t4_hw.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. /*
  2. * This file is part of the Chelsio T4 Ethernet driver for Linux.
  3. *
  4. * Copyright (c) 2003-2010 Chelsio Communications, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #ifndef __T4_HW_H
  35. #define __T4_HW_H
  36. #include <linux/types.h>
  37. enum {
  38. NCHAN = 4, /* # of HW channels */
  39. MAX_MTU = 9600, /* max MAC MTU, excluding header + FCS */
  40. EEPROMSIZE = 17408, /* Serial EEPROM physical size */
  41. EEPROMVSIZE = 32768, /* Serial EEPROM virtual address space size */
  42. EEPROMPFSIZE = 1024, /* EEPROM writable area size for PFn, n>0 */
  43. RSS_NENTRIES = 2048, /* # of entries in RSS mapping table */
  44. TCB_SIZE = 128, /* TCB size */
  45. NMTUS = 16, /* size of MTU table */
  46. NCCTRL_WIN = 32, /* # of congestion control windows */
  47. NEXACT_MAC = 336, /* # of exact MAC address filters */
  48. L2T_SIZE = 4096, /* # of L2T entries */
  49. MBOX_LEN = 64, /* mailbox size in bytes */
  50. TRACE_LEN = 112, /* length of trace data and mask */
  51. FILTER_OPT_LEN = 36, /* filter tuple width for optional components */
  52. NWOL_PAT = 8, /* # of WoL patterns */
  53. WOL_PAT_LEN = 128, /* length of WoL patterns */
  54. };
  55. enum {
  56. SF_PAGE_SIZE = 256, /* serial flash page size */
  57. SF_SEC_SIZE = 64 * 1024, /* serial flash sector size */
  58. };
  59. enum { RSP_TYPE_FLBUF, RSP_TYPE_CPL, RSP_TYPE_INTR }; /* response entry types */
  60. enum { MBOX_OWNER_NONE, MBOX_OWNER_FW, MBOX_OWNER_DRV }; /* mailbox owners */
  61. enum {
  62. SGE_MAX_WR_LEN = 512, /* max WR size in bytes */
  63. SGE_NTIMERS = 6, /* # of interrupt holdoff timer values */
  64. SGE_NCOUNTERS = 4, /* # of interrupt packet counter values */
  65. SGE_TIMER_RSTRT_CNTR = 6, /* restart RX packet threshold counter */
  66. SGE_TIMER_UPD_CIDX = 7, /* update cidx only */
  67. SGE_EQ_IDXSIZE = 64, /* egress queue pidx/cidx unit size */
  68. SGE_INTRDST_PCI = 0, /* interrupt destination is PCI-E */
  69. SGE_INTRDST_IQ = 1, /* destination is an ingress queue */
  70. SGE_UPDATEDEL_NONE = 0, /* ingress queue pidx update delivery */
  71. SGE_UPDATEDEL_INTR = 1, /* interrupt */
  72. SGE_UPDATEDEL_STPG = 2, /* status page */
  73. SGE_UPDATEDEL_BOTH = 3, /* interrupt and status page */
  74. SGE_HOSTFCMODE_NONE = 0, /* egress queue cidx updates */
  75. SGE_HOSTFCMODE_IQ = 1, /* sent to ingress queue */
  76. SGE_HOSTFCMODE_STPG = 2, /* sent to status page */
  77. SGE_HOSTFCMODE_BOTH = 3, /* ingress queue and status page */
  78. SGE_FETCHBURSTMIN_16B = 0,/* egress queue descriptor fetch minimum */
  79. SGE_FETCHBURSTMIN_32B = 1,
  80. SGE_FETCHBURSTMIN_64B = 2,
  81. SGE_FETCHBURSTMIN_128B = 3,
  82. SGE_FETCHBURSTMAX_64B = 0,/* egress queue descriptor fetch maximum */
  83. SGE_FETCHBURSTMAX_128B = 1,
  84. SGE_FETCHBURSTMAX_256B = 2,
  85. SGE_FETCHBURSTMAX_512B = 3,
  86. SGE_CIDXFLUSHTHRESH_1 = 0,/* egress queue cidx flush threshold */
  87. SGE_CIDXFLUSHTHRESH_2 = 1,
  88. SGE_CIDXFLUSHTHRESH_4 = 2,
  89. SGE_CIDXFLUSHTHRESH_8 = 3,
  90. SGE_CIDXFLUSHTHRESH_16 = 4,
  91. SGE_CIDXFLUSHTHRESH_32 = 5,
  92. SGE_CIDXFLUSHTHRESH_64 = 6,
  93. SGE_CIDXFLUSHTHRESH_128 = 7,
  94. SGE_INGPADBOUNDARY_SHIFT = 5,/* ingress queue pad boundary */
  95. };
  96. struct sge_qstat { /* data written to SGE queue status entries */
  97. __be32 qid;
  98. __be16 cidx;
  99. __be16 pidx;
  100. };
  101. /*
  102. * Structure for last 128 bits of response descriptors
  103. */
  104. struct rsp_ctrl {
  105. __be32 hdrbuflen_pidx;
  106. __be32 pldbuflen_qid;
  107. union {
  108. u8 type_gen;
  109. __be64 last_flit;
  110. };
  111. };
  112. #define RSPD_NEWBUF 0x80000000U
  113. #define RSPD_LEN(x) (((x) >> 0) & 0x7fffffffU)
  114. #define RSPD_QID(x) RSPD_LEN(x)
  115. #define RSPD_GEN(x) ((x) >> 7)
  116. #define RSPD_TYPE(x) (((x) >> 4) & 3)
  117. #define QINTR_CNT_EN 0x1
  118. #define QINTR_TIMER_IDX(x) ((x) << 1)
  119. #define QINTR_TIMER_IDX_GET(x) (((x) >> 1) & 0x7)
  120. /*
  121. * Flash layout.
  122. */
  123. #define FLASH_START(start) ((start) * SF_SEC_SIZE)
  124. #define FLASH_MAX_SIZE(nsecs) ((nsecs) * SF_SEC_SIZE)
  125. enum {
  126. /*
  127. * Various Expansion-ROM boot images, etc.
  128. */
  129. FLASH_EXP_ROM_START_SEC = 0,
  130. FLASH_EXP_ROM_NSECS = 6,
  131. FLASH_EXP_ROM_START = FLASH_START(FLASH_EXP_ROM_START_SEC),
  132. FLASH_EXP_ROM_MAX_SIZE = FLASH_MAX_SIZE(FLASH_EXP_ROM_NSECS),
  133. /*
  134. * iSCSI Boot Firmware Table (iBFT) and other driver-related
  135. * parameters ...
  136. */
  137. FLASH_IBFT_START_SEC = 6,
  138. FLASH_IBFT_NSECS = 1,
  139. FLASH_IBFT_START = FLASH_START(FLASH_IBFT_START_SEC),
  140. FLASH_IBFT_MAX_SIZE = FLASH_MAX_SIZE(FLASH_IBFT_NSECS),
  141. /*
  142. * Boot configuration data.
  143. */
  144. FLASH_BOOTCFG_START_SEC = 7,
  145. FLASH_BOOTCFG_NSECS = 1,
  146. FLASH_BOOTCFG_START = FLASH_START(FLASH_BOOTCFG_START_SEC),
  147. FLASH_BOOTCFG_MAX_SIZE = FLASH_MAX_SIZE(FLASH_BOOTCFG_NSECS),
  148. /*
  149. * Location of firmware image in FLASH.
  150. */
  151. FLASH_FW_START_SEC = 8,
  152. FLASH_FW_NSECS = 8,
  153. FLASH_FW_START = FLASH_START(FLASH_FW_START_SEC),
  154. FLASH_FW_MAX_SIZE = FLASH_MAX_SIZE(FLASH_FW_NSECS),
  155. /*
  156. * iSCSI persistent/crash information.
  157. */
  158. FLASH_ISCSI_CRASH_START_SEC = 29,
  159. FLASH_ISCSI_CRASH_NSECS = 1,
  160. FLASH_ISCSI_CRASH_START = FLASH_START(FLASH_ISCSI_CRASH_START_SEC),
  161. FLASH_ISCSI_CRASH_MAX_SIZE = FLASH_MAX_SIZE(FLASH_ISCSI_CRASH_NSECS),
  162. /*
  163. * FCoE persistent/crash information.
  164. */
  165. FLASH_FCOE_CRASH_START_SEC = 30,
  166. FLASH_FCOE_CRASH_NSECS = 1,
  167. FLASH_FCOE_CRASH_START = FLASH_START(FLASH_FCOE_CRASH_START_SEC),
  168. FLASH_FCOE_CRASH_MAX_SIZE = FLASH_MAX_SIZE(FLASH_FCOE_CRASH_NSECS),
  169. /*
  170. * Location of Firmware Configuration File in FLASH. Since the FPGA
  171. * "FLASH" is smaller we need to store the Configuration File in a
  172. * different location -- which will overlap the end of the firmware
  173. * image if firmware ever gets that large ...
  174. */
  175. FLASH_CFG_START_SEC = 31,
  176. FLASH_CFG_NSECS = 1,
  177. FLASH_CFG_START = FLASH_START(FLASH_CFG_START_SEC),
  178. FLASH_CFG_MAX_SIZE = FLASH_MAX_SIZE(FLASH_CFG_NSECS),
  179. FLASH_FPGA_CFG_START_SEC = 15,
  180. FLASH_FPGA_CFG_START = FLASH_START(FLASH_FPGA_CFG_START_SEC),
  181. /*
  182. * Sectors 32-63 are reserved for FLASH failover.
  183. */
  184. };
  185. #undef FLASH_START
  186. #undef FLASH_MAX_SIZE
  187. #endif /* __T4_HW_H */