cxgb4.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943
  1. /*
  2. * This file is part of the Chelsio T4 Ethernet driver for Linux.
  3. *
  4. * Copyright (c) 2003-2010 Chelsio Communications, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #ifndef __CXGB4_H__
  35. #define __CXGB4_H__
  36. #include "t4_hw.h"
  37. #include <linux/bitops.h>
  38. #include <linux/cache.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/list.h>
  41. #include <linux/netdevice.h>
  42. #include <linux/pci.h>
  43. #include <linux/spinlock.h>
  44. #include <linux/timer.h>
  45. #include <linux/vmalloc.h>
  46. #include <asm/io.h>
  47. #include "cxgb4_uld.h"
  48. #include "t4_hw.h"
  49. #define FW_VERSION_MAJOR 1
  50. #define FW_VERSION_MINOR 1
  51. #define FW_VERSION_MICRO 0
  52. #define CH_WARN(adap, fmt, ...) dev_warn(adap->pdev_dev, fmt, ## __VA_ARGS__)
  53. enum {
  54. MAX_NPORTS = 4, /* max # of ports */
  55. SERNUM_LEN = 24, /* Serial # length */
  56. EC_LEN = 16, /* E/C length */
  57. ID_LEN = 16, /* ID length */
  58. };
  59. enum {
  60. MEM_EDC0,
  61. MEM_EDC1,
  62. MEM_MC
  63. };
  64. enum {
  65. MEMWIN0_APERTURE = 2048,
  66. MEMWIN0_BASE = 0x1b800,
  67. MEMWIN1_APERTURE = 32768,
  68. MEMWIN1_BASE = 0x28000,
  69. MEMWIN2_APERTURE = 65536,
  70. MEMWIN2_BASE = 0x30000,
  71. };
  72. enum dev_master {
  73. MASTER_CANT,
  74. MASTER_MAY,
  75. MASTER_MUST
  76. };
  77. enum dev_state {
  78. DEV_STATE_UNINIT,
  79. DEV_STATE_INIT,
  80. DEV_STATE_ERR
  81. };
  82. enum {
  83. PAUSE_RX = 1 << 0,
  84. PAUSE_TX = 1 << 1,
  85. PAUSE_AUTONEG = 1 << 2
  86. };
  87. struct port_stats {
  88. u64 tx_octets; /* total # of octets in good frames */
  89. u64 tx_frames; /* all good frames */
  90. u64 tx_bcast_frames; /* all broadcast frames */
  91. u64 tx_mcast_frames; /* all multicast frames */
  92. u64 tx_ucast_frames; /* all unicast frames */
  93. u64 tx_error_frames; /* all error frames */
  94. u64 tx_frames_64; /* # of Tx frames in a particular range */
  95. u64 tx_frames_65_127;
  96. u64 tx_frames_128_255;
  97. u64 tx_frames_256_511;
  98. u64 tx_frames_512_1023;
  99. u64 tx_frames_1024_1518;
  100. u64 tx_frames_1519_max;
  101. u64 tx_drop; /* # of dropped Tx frames */
  102. u64 tx_pause; /* # of transmitted pause frames */
  103. u64 tx_ppp0; /* # of transmitted PPP prio 0 frames */
  104. u64 tx_ppp1; /* # of transmitted PPP prio 1 frames */
  105. u64 tx_ppp2; /* # of transmitted PPP prio 2 frames */
  106. u64 tx_ppp3; /* # of transmitted PPP prio 3 frames */
  107. u64 tx_ppp4; /* # of transmitted PPP prio 4 frames */
  108. u64 tx_ppp5; /* # of transmitted PPP prio 5 frames */
  109. u64 tx_ppp6; /* # of transmitted PPP prio 6 frames */
  110. u64 tx_ppp7; /* # of transmitted PPP prio 7 frames */
  111. u64 rx_octets; /* total # of octets in good frames */
  112. u64 rx_frames; /* all good frames */
  113. u64 rx_bcast_frames; /* all broadcast frames */
  114. u64 rx_mcast_frames; /* all multicast frames */
  115. u64 rx_ucast_frames; /* all unicast frames */
  116. u64 rx_too_long; /* # of frames exceeding MTU */
  117. u64 rx_jabber; /* # of jabber frames */
  118. u64 rx_fcs_err; /* # of received frames with bad FCS */
  119. u64 rx_len_err; /* # of received frames with length error */
  120. u64 rx_symbol_err; /* symbol errors */
  121. u64 rx_runt; /* # of short frames */
  122. u64 rx_frames_64; /* # of Rx frames in a particular range */
  123. u64 rx_frames_65_127;
  124. u64 rx_frames_128_255;
  125. u64 rx_frames_256_511;
  126. u64 rx_frames_512_1023;
  127. u64 rx_frames_1024_1518;
  128. u64 rx_frames_1519_max;
  129. u64 rx_pause; /* # of received pause frames */
  130. u64 rx_ppp0; /* # of received PPP prio 0 frames */
  131. u64 rx_ppp1; /* # of received PPP prio 1 frames */
  132. u64 rx_ppp2; /* # of received PPP prio 2 frames */
  133. u64 rx_ppp3; /* # of received PPP prio 3 frames */
  134. u64 rx_ppp4; /* # of received PPP prio 4 frames */
  135. u64 rx_ppp5; /* # of received PPP prio 5 frames */
  136. u64 rx_ppp6; /* # of received PPP prio 6 frames */
  137. u64 rx_ppp7; /* # of received PPP prio 7 frames */
  138. u64 rx_ovflow0; /* drops due to buffer-group 0 overflows */
  139. u64 rx_ovflow1; /* drops due to buffer-group 1 overflows */
  140. u64 rx_ovflow2; /* drops due to buffer-group 2 overflows */
  141. u64 rx_ovflow3; /* drops due to buffer-group 3 overflows */
  142. u64 rx_trunc0; /* buffer-group 0 truncated packets */
  143. u64 rx_trunc1; /* buffer-group 1 truncated packets */
  144. u64 rx_trunc2; /* buffer-group 2 truncated packets */
  145. u64 rx_trunc3; /* buffer-group 3 truncated packets */
  146. };
  147. struct lb_port_stats {
  148. u64 octets;
  149. u64 frames;
  150. u64 bcast_frames;
  151. u64 mcast_frames;
  152. u64 ucast_frames;
  153. u64 error_frames;
  154. u64 frames_64;
  155. u64 frames_65_127;
  156. u64 frames_128_255;
  157. u64 frames_256_511;
  158. u64 frames_512_1023;
  159. u64 frames_1024_1518;
  160. u64 frames_1519_max;
  161. u64 drop;
  162. u64 ovflow0;
  163. u64 ovflow1;
  164. u64 ovflow2;
  165. u64 ovflow3;
  166. u64 trunc0;
  167. u64 trunc1;
  168. u64 trunc2;
  169. u64 trunc3;
  170. };
  171. struct tp_tcp_stats {
  172. u32 tcpOutRsts;
  173. u64 tcpInSegs;
  174. u64 tcpOutSegs;
  175. u64 tcpRetransSegs;
  176. };
  177. struct tp_err_stats {
  178. u32 macInErrs[4];
  179. u32 hdrInErrs[4];
  180. u32 tcpInErrs[4];
  181. u32 tnlCongDrops[4];
  182. u32 ofldChanDrops[4];
  183. u32 tnlTxDrops[4];
  184. u32 ofldVlanDrops[4];
  185. u32 tcp6InErrs[4];
  186. u32 ofldNoNeigh;
  187. u32 ofldCongDefer;
  188. };
  189. struct tp_params {
  190. unsigned int ntxchan; /* # of Tx channels */
  191. unsigned int tre; /* log2 of core clocks per TP tick */
  192. unsigned short tx_modq_map; /* TX modulation scheduler queue to */
  193. /* channel map */
  194. uint32_t dack_re; /* DACK timer resolution */
  195. unsigned short tx_modq[NCHAN]; /* channel to modulation queue map */
  196. };
  197. struct vpd_params {
  198. unsigned int cclk;
  199. u8 ec[EC_LEN + 1];
  200. u8 sn[SERNUM_LEN + 1];
  201. u8 id[ID_LEN + 1];
  202. };
  203. struct pci_params {
  204. unsigned char speed;
  205. unsigned char width;
  206. };
  207. struct adapter_params {
  208. struct tp_params tp;
  209. struct vpd_params vpd;
  210. struct pci_params pci;
  211. unsigned int sf_size; /* serial flash size in bytes */
  212. unsigned int sf_nsec; /* # of flash sectors */
  213. unsigned int sf_fw_start; /* start of FW image in flash */
  214. unsigned int fw_vers;
  215. unsigned int tp_vers;
  216. u8 api_vers[7];
  217. unsigned short mtus[NMTUS];
  218. unsigned short a_wnd[NCCTRL_WIN];
  219. unsigned short b_wnd[NCCTRL_WIN];
  220. unsigned char nports; /* # of ethernet ports */
  221. unsigned char portvec;
  222. unsigned char rev; /* chip revision */
  223. unsigned char offload;
  224. unsigned char bypass;
  225. unsigned int ofldq_wr_cred;
  226. };
  227. struct trace_params {
  228. u32 data[TRACE_LEN / 4];
  229. u32 mask[TRACE_LEN / 4];
  230. unsigned short snap_len;
  231. unsigned short min_len;
  232. unsigned char skip_ofst;
  233. unsigned char skip_len;
  234. unsigned char invert;
  235. unsigned char port;
  236. };
  237. struct link_config {
  238. unsigned short supported; /* link capabilities */
  239. unsigned short advertising; /* advertised capabilities */
  240. unsigned short requested_speed; /* speed user has requested */
  241. unsigned short speed; /* actual link speed */
  242. unsigned char requested_fc; /* flow control user has requested */
  243. unsigned char fc; /* actual link flow control */
  244. unsigned char autoneg; /* autonegotiating? */
  245. unsigned char link_ok; /* link up? */
  246. };
  247. #define FW_LEN16(fw_struct) FW_CMD_LEN16(sizeof(fw_struct) / 16)
  248. enum {
  249. MAX_ETH_QSETS = 32, /* # of Ethernet Tx/Rx queue sets */
  250. MAX_OFLD_QSETS = 16, /* # of offload Tx/Rx queue sets */
  251. MAX_CTRL_QUEUES = NCHAN, /* # of control Tx queues */
  252. MAX_RDMA_QUEUES = NCHAN, /* # of streaming RDMA Rx queues */
  253. };
  254. enum {
  255. MAX_EGRQ = 128, /* max # of egress queues, including FLs */
  256. MAX_INGQ = 64 /* max # of interrupt-capable ingress queues */
  257. };
  258. struct adapter;
  259. struct sge_rspq;
  260. struct port_info {
  261. struct adapter *adapter;
  262. u16 viid;
  263. s16 xact_addr_filt; /* index of exact MAC address filter */
  264. u16 rss_size; /* size of VI's RSS table slice */
  265. s8 mdio_addr;
  266. u8 port_type;
  267. u8 mod_type;
  268. u8 port_id;
  269. u8 tx_chan;
  270. u8 lport; /* associated offload logical port */
  271. u8 nqsets; /* # of qsets */
  272. u8 first_qset; /* index of first qset */
  273. u8 rss_mode;
  274. struct link_config link_cfg;
  275. u16 *rss;
  276. };
  277. struct dentry;
  278. struct work_struct;
  279. enum { /* adapter flags */
  280. FULL_INIT_DONE = (1 << 0),
  281. USING_MSI = (1 << 1),
  282. USING_MSIX = (1 << 2),
  283. FW_OK = (1 << 4),
  284. RSS_TNLALLLOOKUP = (1 << 5),
  285. USING_SOFT_PARAMS = (1 << 6),
  286. MASTER_PF = (1 << 7),
  287. FW_OFLD_CONN = (1 << 9),
  288. };
  289. struct rx_sw_desc;
  290. struct sge_fl { /* SGE free-buffer queue state */
  291. unsigned int avail; /* # of available Rx buffers */
  292. unsigned int pend_cred; /* new buffers since last FL DB ring */
  293. unsigned int cidx; /* consumer index */
  294. unsigned int pidx; /* producer index */
  295. unsigned long alloc_failed; /* # of times buffer allocation failed */
  296. unsigned long large_alloc_failed;
  297. unsigned long starving;
  298. /* RO fields */
  299. unsigned int cntxt_id; /* SGE context id for the free list */
  300. unsigned int size; /* capacity of free list */
  301. struct rx_sw_desc *sdesc; /* address of SW Rx descriptor ring */
  302. __be64 *desc; /* address of HW Rx descriptor ring */
  303. dma_addr_t addr; /* bus address of HW ring start */
  304. };
  305. /* A packet gather list */
  306. struct pkt_gl {
  307. struct page_frag frags[MAX_SKB_FRAGS];
  308. void *va; /* virtual address of first byte */
  309. unsigned int nfrags; /* # of fragments */
  310. unsigned int tot_len; /* total length of fragments */
  311. };
  312. typedef int (*rspq_handler_t)(struct sge_rspq *q, const __be64 *rsp,
  313. const struct pkt_gl *gl);
  314. struct sge_rspq { /* state for an SGE response queue */
  315. struct napi_struct napi;
  316. const __be64 *cur_desc; /* current descriptor in queue */
  317. unsigned int cidx; /* consumer index */
  318. u8 gen; /* current generation bit */
  319. u8 intr_params; /* interrupt holdoff parameters */
  320. u8 next_intr_params; /* holdoff params for next interrupt */
  321. u8 pktcnt_idx; /* interrupt packet threshold */
  322. u8 uld; /* ULD handling this queue */
  323. u8 idx; /* queue index within its group */
  324. int offset; /* offset into current Rx buffer */
  325. u16 cntxt_id; /* SGE context id for the response q */
  326. u16 abs_id; /* absolute SGE id for the response q */
  327. __be64 *desc; /* address of HW response ring */
  328. dma_addr_t phys_addr; /* physical address of the ring */
  329. unsigned int iqe_len; /* entry size */
  330. unsigned int size; /* capacity of response queue */
  331. struct adapter *adap;
  332. struct net_device *netdev; /* associated net device */
  333. rspq_handler_t handler;
  334. };
  335. struct sge_eth_stats { /* Ethernet queue statistics */
  336. unsigned long pkts; /* # of ethernet packets */
  337. unsigned long lro_pkts; /* # of LRO super packets */
  338. unsigned long lro_merged; /* # of wire packets merged by LRO */
  339. unsigned long rx_cso; /* # of Rx checksum offloads */
  340. unsigned long vlan_ex; /* # of Rx VLAN extractions */
  341. unsigned long rx_drops; /* # of packets dropped due to no mem */
  342. };
  343. struct sge_eth_rxq { /* SW Ethernet Rx queue */
  344. struct sge_rspq rspq;
  345. struct sge_fl fl;
  346. struct sge_eth_stats stats;
  347. } ____cacheline_aligned_in_smp;
  348. struct sge_ofld_stats { /* offload queue statistics */
  349. unsigned long pkts; /* # of packets */
  350. unsigned long imm; /* # of immediate-data packets */
  351. unsigned long an; /* # of asynchronous notifications */
  352. unsigned long nomem; /* # of responses deferred due to no mem */
  353. };
  354. struct sge_ofld_rxq { /* SW offload Rx queue */
  355. struct sge_rspq rspq;
  356. struct sge_fl fl;
  357. struct sge_ofld_stats stats;
  358. } ____cacheline_aligned_in_smp;
  359. struct tx_desc {
  360. __be64 flit[8];
  361. };
  362. struct tx_sw_desc;
  363. struct sge_txq {
  364. unsigned int in_use; /* # of in-use Tx descriptors */
  365. unsigned int size; /* # of descriptors */
  366. unsigned int cidx; /* SW consumer index */
  367. unsigned int pidx; /* producer index */
  368. unsigned long stops; /* # of times q has been stopped */
  369. unsigned long restarts; /* # of queue restarts */
  370. unsigned int cntxt_id; /* SGE context id for the Tx q */
  371. struct tx_desc *desc; /* address of HW Tx descriptor ring */
  372. struct tx_sw_desc *sdesc; /* address of SW Tx descriptor ring */
  373. struct sge_qstat *stat; /* queue status entry */
  374. dma_addr_t phys_addr; /* physical address of the ring */
  375. spinlock_t db_lock;
  376. int db_disabled;
  377. unsigned short db_pidx;
  378. };
  379. struct sge_eth_txq { /* state for an SGE Ethernet Tx queue */
  380. struct sge_txq q;
  381. struct netdev_queue *txq; /* associated netdev TX queue */
  382. unsigned long tso; /* # of TSO requests */
  383. unsigned long tx_cso; /* # of Tx checksum offloads */
  384. unsigned long vlan_ins; /* # of Tx VLAN insertions */
  385. unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
  386. } ____cacheline_aligned_in_smp;
  387. struct sge_ofld_txq { /* state for an SGE offload Tx queue */
  388. struct sge_txq q;
  389. struct adapter *adap;
  390. struct sk_buff_head sendq; /* list of backpressured packets */
  391. struct tasklet_struct qresume_tsk; /* restarts the queue */
  392. u8 full; /* the Tx ring is full */
  393. unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
  394. } ____cacheline_aligned_in_smp;
  395. struct sge_ctrl_txq { /* state for an SGE control Tx queue */
  396. struct sge_txq q;
  397. struct adapter *adap;
  398. struct sk_buff_head sendq; /* list of backpressured packets */
  399. struct tasklet_struct qresume_tsk; /* restarts the queue */
  400. u8 full; /* the Tx ring is full */
  401. } ____cacheline_aligned_in_smp;
  402. struct sge {
  403. struct sge_eth_txq ethtxq[MAX_ETH_QSETS];
  404. struct sge_ofld_txq ofldtxq[MAX_OFLD_QSETS];
  405. struct sge_ctrl_txq ctrlq[MAX_CTRL_QUEUES];
  406. struct sge_eth_rxq ethrxq[MAX_ETH_QSETS];
  407. struct sge_ofld_rxq ofldrxq[MAX_OFLD_QSETS];
  408. struct sge_ofld_rxq rdmarxq[MAX_RDMA_QUEUES];
  409. struct sge_rspq fw_evtq ____cacheline_aligned_in_smp;
  410. struct sge_rspq intrq ____cacheline_aligned_in_smp;
  411. spinlock_t intrq_lock;
  412. u16 max_ethqsets; /* # of available Ethernet queue sets */
  413. u16 ethqsets; /* # of active Ethernet queue sets */
  414. u16 ethtxq_rover; /* Tx queue to clean up next */
  415. u16 ofldqsets; /* # of active offload queue sets */
  416. u16 rdmaqs; /* # of available RDMA Rx queues */
  417. u16 ofld_rxq[MAX_OFLD_QSETS];
  418. u16 rdma_rxq[NCHAN];
  419. u16 timer_val[SGE_NTIMERS];
  420. u8 counter_val[SGE_NCOUNTERS];
  421. u32 fl_pg_order; /* large page allocation size */
  422. u32 stat_len; /* length of status page at ring end */
  423. u32 pktshift; /* padding between CPL & packet data */
  424. u32 fl_align; /* response queue message alignment */
  425. u32 fl_starve_thres; /* Free List starvation threshold */
  426. unsigned int starve_thres;
  427. u8 idma_state[2];
  428. unsigned int egr_start;
  429. unsigned int ingr_start;
  430. void *egr_map[MAX_EGRQ]; /* qid->queue egress queue map */
  431. struct sge_rspq *ingr_map[MAX_INGQ]; /* qid->queue ingress queue map */
  432. DECLARE_BITMAP(starving_fl, MAX_EGRQ);
  433. DECLARE_BITMAP(txq_maperr, MAX_EGRQ);
  434. struct timer_list rx_timer; /* refills starving FLs */
  435. struct timer_list tx_timer; /* checks Tx queues */
  436. };
  437. #define for_each_ethrxq(sge, i) for (i = 0; i < (sge)->ethqsets; i++)
  438. #define for_each_ofldrxq(sge, i) for (i = 0; i < (sge)->ofldqsets; i++)
  439. #define for_each_rdmarxq(sge, i) for (i = 0; i < (sge)->rdmaqs; i++)
  440. struct l2t_data;
  441. struct adapter {
  442. void __iomem *regs;
  443. struct pci_dev *pdev;
  444. struct device *pdev_dev;
  445. unsigned int mbox;
  446. unsigned int fn;
  447. unsigned int flags;
  448. int msg_enable;
  449. struct adapter_params params;
  450. struct cxgb4_virt_res vres;
  451. unsigned int swintr;
  452. unsigned int wol;
  453. struct {
  454. unsigned short vec;
  455. char desc[IFNAMSIZ + 10];
  456. } msix_info[MAX_INGQ + 1];
  457. struct sge sge;
  458. struct net_device *port[MAX_NPORTS];
  459. u8 chan_map[NCHAN]; /* channel -> port map */
  460. u32 filter_mode;
  461. unsigned int l2t_start;
  462. unsigned int l2t_end;
  463. struct l2t_data *l2t;
  464. void *uld_handle[CXGB4_ULD_MAX];
  465. struct list_head list_node;
  466. struct tid_info tids;
  467. void **tid_release_head;
  468. spinlock_t tid_release_lock;
  469. struct work_struct tid_release_task;
  470. struct work_struct db_full_task;
  471. struct work_struct db_drop_task;
  472. bool tid_release_task_busy;
  473. struct dentry *debugfs_root;
  474. spinlock_t stats_lock;
  475. };
  476. /* Defined bit width of user definable filter tuples
  477. */
  478. #define ETHTYPE_BITWIDTH 16
  479. #define FRAG_BITWIDTH 1
  480. #define MACIDX_BITWIDTH 9
  481. #define FCOE_BITWIDTH 1
  482. #define IPORT_BITWIDTH 3
  483. #define MATCHTYPE_BITWIDTH 3
  484. #define PROTO_BITWIDTH 8
  485. #define TOS_BITWIDTH 8
  486. #define PF_BITWIDTH 8
  487. #define VF_BITWIDTH 8
  488. #define IVLAN_BITWIDTH 16
  489. #define OVLAN_BITWIDTH 16
  490. /* Filter matching rules. These consist of a set of ingress packet field
  491. * (value, mask) tuples. The associated ingress packet field matches the
  492. * tuple when ((field & mask) == value). (Thus a wildcard "don't care" field
  493. * rule can be constructed by specifying a tuple of (0, 0).) A filter rule
  494. * matches an ingress packet when all of the individual individual field
  495. * matching rules are true.
  496. *
  497. * Partial field masks are always valid, however, while it may be easy to
  498. * understand their meanings for some fields (e.g. IP address to match a
  499. * subnet), for others making sensible partial masks is less intuitive (e.g.
  500. * MPS match type) ...
  501. *
  502. * Most of the following data structures are modeled on T4 capabilities.
  503. * Drivers for earlier chips use the subsets which make sense for those chips.
  504. * We really need to come up with a hardware-independent mechanism to
  505. * represent hardware filter capabilities ...
  506. */
  507. struct ch_filter_tuple {
  508. /* Compressed header matching field rules. The TP_VLAN_PRI_MAP
  509. * register selects which of these fields will participate in the
  510. * filter match rules -- up to a maximum of 36 bits. Because
  511. * TP_VLAN_PRI_MAP is a global register, all filters must use the same
  512. * set of fields.
  513. */
  514. uint32_t ethtype:ETHTYPE_BITWIDTH; /* Ethernet type */
  515. uint32_t frag:FRAG_BITWIDTH; /* IP fragmentation header */
  516. uint32_t ivlan_vld:1; /* inner VLAN valid */
  517. uint32_t ovlan_vld:1; /* outer VLAN valid */
  518. uint32_t pfvf_vld:1; /* PF/VF valid */
  519. uint32_t macidx:MACIDX_BITWIDTH; /* exact match MAC index */
  520. uint32_t fcoe:FCOE_BITWIDTH; /* FCoE packet */
  521. uint32_t iport:IPORT_BITWIDTH; /* ingress port */
  522. uint32_t matchtype:MATCHTYPE_BITWIDTH; /* MPS match type */
  523. uint32_t proto:PROTO_BITWIDTH; /* protocol type */
  524. uint32_t tos:TOS_BITWIDTH; /* TOS/Traffic Type */
  525. uint32_t pf:PF_BITWIDTH; /* PCI-E PF ID */
  526. uint32_t vf:VF_BITWIDTH; /* PCI-E VF ID */
  527. uint32_t ivlan:IVLAN_BITWIDTH; /* inner VLAN */
  528. uint32_t ovlan:OVLAN_BITWIDTH; /* outer VLAN */
  529. /* Uncompressed header matching field rules. These are always
  530. * available for field rules.
  531. */
  532. uint8_t lip[16]; /* local IP address (IPv4 in [3:0]) */
  533. uint8_t fip[16]; /* foreign IP address (IPv4 in [3:0]) */
  534. uint16_t lport; /* local port */
  535. uint16_t fport; /* foreign port */
  536. };
  537. /* A filter ioctl command.
  538. */
  539. struct ch_filter_specification {
  540. /* Administrative fields for filter.
  541. */
  542. uint32_t hitcnts:1; /* count filter hits in TCB */
  543. uint32_t prio:1; /* filter has priority over active/server */
  544. /* Fundamental filter typing. This is the one element of filter
  545. * matching that doesn't exist as a (value, mask) tuple.
  546. */
  547. uint32_t type:1; /* 0 => IPv4, 1 => IPv6 */
  548. /* Packet dispatch information. Ingress packets which match the
  549. * filter rules will be dropped, passed to the host or switched back
  550. * out as egress packets.
  551. */
  552. uint32_t action:2; /* drop, pass, switch */
  553. uint32_t rpttid:1; /* report TID in RSS hash field */
  554. uint32_t dirsteer:1; /* 0 => RSS, 1 => steer to iq */
  555. uint32_t iq:10; /* ingress queue */
  556. uint32_t maskhash:1; /* dirsteer=0: store RSS hash in TCB */
  557. uint32_t dirsteerhash:1;/* dirsteer=1: 0 => TCB contains RSS hash */
  558. /* 1 => TCB contains IQ ID */
  559. /* Switch proxy/rewrite fields. An ingress packet which matches a
  560. * filter with "switch" set will be looped back out as an egress
  561. * packet -- potentially with some Ethernet header rewriting.
  562. */
  563. uint32_t eport:2; /* egress port to switch packet out */
  564. uint32_t newdmac:1; /* rewrite destination MAC address */
  565. uint32_t newsmac:1; /* rewrite source MAC address */
  566. uint32_t newvlan:2; /* rewrite VLAN Tag */
  567. uint8_t dmac[ETH_ALEN]; /* new destination MAC address */
  568. uint8_t smac[ETH_ALEN]; /* new source MAC address */
  569. uint16_t vlan; /* VLAN Tag to insert */
  570. /* Filter rule value/mask pairs.
  571. */
  572. struct ch_filter_tuple val;
  573. struct ch_filter_tuple mask;
  574. };
  575. enum {
  576. FILTER_PASS = 0, /* default */
  577. FILTER_DROP,
  578. FILTER_SWITCH
  579. };
  580. enum {
  581. VLAN_NOCHANGE = 0, /* default */
  582. VLAN_REMOVE,
  583. VLAN_INSERT,
  584. VLAN_REWRITE
  585. };
  586. static inline u32 t4_read_reg(struct adapter *adap, u32 reg_addr)
  587. {
  588. return readl(adap->regs + reg_addr);
  589. }
  590. static inline void t4_write_reg(struct adapter *adap, u32 reg_addr, u32 val)
  591. {
  592. writel(val, adap->regs + reg_addr);
  593. }
  594. #ifndef readq
  595. static inline u64 readq(const volatile void __iomem *addr)
  596. {
  597. return readl(addr) + ((u64)readl(addr + 4) << 32);
  598. }
  599. static inline void writeq(u64 val, volatile void __iomem *addr)
  600. {
  601. writel(val, addr);
  602. writel(val >> 32, addr + 4);
  603. }
  604. #endif
  605. static inline u64 t4_read_reg64(struct adapter *adap, u32 reg_addr)
  606. {
  607. return readq(adap->regs + reg_addr);
  608. }
  609. static inline void t4_write_reg64(struct adapter *adap, u32 reg_addr, u64 val)
  610. {
  611. writeq(val, adap->regs + reg_addr);
  612. }
  613. /**
  614. * netdev2pinfo - return the port_info structure associated with a net_device
  615. * @dev: the netdev
  616. *
  617. * Return the struct port_info associated with a net_device
  618. */
  619. static inline struct port_info *netdev2pinfo(const struct net_device *dev)
  620. {
  621. return netdev_priv(dev);
  622. }
  623. /**
  624. * adap2pinfo - return the port_info of a port
  625. * @adap: the adapter
  626. * @idx: the port index
  627. *
  628. * Return the port_info structure for the port of the given index.
  629. */
  630. static inline struct port_info *adap2pinfo(struct adapter *adap, int idx)
  631. {
  632. return netdev_priv(adap->port[idx]);
  633. }
  634. /**
  635. * netdev2adap - return the adapter structure associated with a net_device
  636. * @dev: the netdev
  637. *
  638. * Return the struct adapter associated with a net_device
  639. */
  640. static inline struct adapter *netdev2adap(const struct net_device *dev)
  641. {
  642. return netdev2pinfo(dev)->adapter;
  643. }
  644. void t4_os_portmod_changed(const struct adapter *adap, int port_id);
  645. void t4_os_link_changed(struct adapter *adap, int port_id, int link_stat);
  646. void *t4_alloc_mem(size_t size);
  647. void t4_free_sge_resources(struct adapter *adap);
  648. irq_handler_t t4_intr_handler(struct adapter *adap);
  649. netdev_tx_t t4_eth_xmit(struct sk_buff *skb, struct net_device *dev);
  650. int t4_ethrx_handler(struct sge_rspq *q, const __be64 *rsp,
  651. const struct pkt_gl *gl);
  652. int t4_mgmt_tx(struct adapter *adap, struct sk_buff *skb);
  653. int t4_ofld_send(struct adapter *adap, struct sk_buff *skb);
  654. int t4_sge_alloc_rxq(struct adapter *adap, struct sge_rspq *iq, bool fwevtq,
  655. struct net_device *dev, int intr_idx,
  656. struct sge_fl *fl, rspq_handler_t hnd);
  657. int t4_sge_alloc_eth_txq(struct adapter *adap, struct sge_eth_txq *txq,
  658. struct net_device *dev, struct netdev_queue *netdevq,
  659. unsigned int iqid);
  660. int t4_sge_alloc_ctrl_txq(struct adapter *adap, struct sge_ctrl_txq *txq,
  661. struct net_device *dev, unsigned int iqid,
  662. unsigned int cmplqid);
  663. int t4_sge_alloc_ofld_txq(struct adapter *adap, struct sge_ofld_txq *txq,
  664. struct net_device *dev, unsigned int iqid);
  665. irqreturn_t t4_sge_intr_msix(int irq, void *cookie);
  666. int t4_sge_init(struct adapter *adap);
  667. void t4_sge_start(struct adapter *adap);
  668. void t4_sge_stop(struct adapter *adap);
  669. extern int dbfifo_int_thresh;
  670. #define for_each_port(adapter, iter) \
  671. for (iter = 0; iter < (adapter)->params.nports; ++iter)
  672. static inline int is_bypass(struct adapter *adap)
  673. {
  674. return adap->params.bypass;
  675. }
  676. static inline int is_bypass_device(int device)
  677. {
  678. /* this should be set based upon device capabilities */
  679. switch (device) {
  680. case 0x440b:
  681. case 0x440c:
  682. return 1;
  683. default:
  684. return 0;
  685. }
  686. }
  687. static inline unsigned int core_ticks_per_usec(const struct adapter *adap)
  688. {
  689. return adap->params.vpd.cclk / 1000;
  690. }
  691. static inline unsigned int us_to_core_ticks(const struct adapter *adap,
  692. unsigned int us)
  693. {
  694. return (us * adap->params.vpd.cclk) / 1000;
  695. }
  696. static inline unsigned int core_ticks_to_us(const struct adapter *adapter,
  697. unsigned int ticks)
  698. {
  699. /* add Core Clock / 2 to round ticks to nearest uS */
  700. return ((ticks * 1000 + adapter->params.vpd.cclk/2) /
  701. adapter->params.vpd.cclk);
  702. }
  703. void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask,
  704. u32 val);
  705. int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size,
  706. void *rpl, bool sleep_ok);
  707. static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd,
  708. int size, void *rpl)
  709. {
  710. return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true);
  711. }
  712. static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd,
  713. int size, void *rpl)
  714. {
  715. return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false);
  716. }
  717. void t4_write_indirect(struct adapter *adap, unsigned int addr_reg,
  718. unsigned int data_reg, const u32 *vals,
  719. unsigned int nregs, unsigned int start_idx);
  720. void t4_read_indirect(struct adapter *adap, unsigned int addr_reg,
  721. unsigned int data_reg, u32 *vals, unsigned int nregs,
  722. unsigned int start_idx);
  723. struct fw_filter_wr;
  724. void t4_intr_enable(struct adapter *adapter);
  725. void t4_intr_disable(struct adapter *adapter);
  726. int t4_slow_intr_handler(struct adapter *adapter);
  727. int t4_wait_dev_ready(struct adapter *adap);
  728. int t4_link_start(struct adapter *adap, unsigned int mbox, unsigned int port,
  729. struct link_config *lc);
  730. int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port);
  731. int t4_memory_write(struct adapter *adap, int mtype, u32 addr, u32 len,
  732. __be32 *buf);
  733. int t4_seeprom_wp(struct adapter *adapter, bool enable);
  734. int get_vpd_params(struct adapter *adapter, struct vpd_params *p);
  735. int t4_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size);
  736. unsigned int t4_flash_cfg_addr(struct adapter *adapter);
  737. int t4_load_cfg(struct adapter *adapter, const u8 *cfg_data, unsigned int size);
  738. int t4_check_fw_version(struct adapter *adapter);
  739. int t4_prep_adapter(struct adapter *adapter);
  740. int t4_port_init(struct adapter *adap, int mbox, int pf, int vf);
  741. void t4_fatal_err(struct adapter *adapter);
  742. int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
  743. int start, int n, const u16 *rspq, unsigned int nrspq);
  744. int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode,
  745. unsigned int flags);
  746. int t4_mc_read(struct adapter *adap, u32 addr, __be32 *data, u64 *parity);
  747. int t4_edc_read(struct adapter *adap, int idx, u32 addr, __be32 *data,
  748. u64 *parity);
  749. void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p);
  750. void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log);
  751. void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr,
  752. unsigned int mask, unsigned int val);
  753. void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4,
  754. struct tp_tcp_stats *v6);
  755. void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
  756. const unsigned short *alpha, const unsigned short *beta);
  757. void t4_mk_filtdelwr(unsigned int ftid, struct fw_filter_wr *wr, int qid);
  758. void t4_wol_magic_enable(struct adapter *adap, unsigned int port,
  759. const u8 *addr);
  760. int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map,
  761. u64 mask0, u64 mask1, unsigned int crc, bool enable);
  762. int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
  763. enum dev_master master, enum dev_state *state);
  764. int t4_fw_bye(struct adapter *adap, unsigned int mbox);
  765. int t4_early_init(struct adapter *adap, unsigned int mbox);
  766. int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset);
  767. int t4_fw_halt(struct adapter *adap, unsigned int mbox, int force);
  768. int t4_fw_restart(struct adapter *adap, unsigned int mbox, int reset);
  769. int t4_fw_upgrade(struct adapter *adap, unsigned int mbox,
  770. const u8 *fw_data, unsigned int size, int force);
  771. int t4_fw_config_file(struct adapter *adap, unsigned int mbox,
  772. unsigned int mtype, unsigned int maddr,
  773. u32 *finiver, u32 *finicsum, u32 *cfcsum);
  774. int t4_fixup_host_params(struct adapter *adap, unsigned int page_size,
  775. unsigned int cache_line_size);
  776. int t4_fw_initialize(struct adapter *adap, unsigned int mbox);
  777. int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
  778. unsigned int vf, unsigned int nparams, const u32 *params,
  779. u32 *val);
  780. int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
  781. unsigned int vf, unsigned int nparams, const u32 *params,
  782. const u32 *val);
  783. int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf,
  784. unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl,
  785. unsigned int rxqi, unsigned int rxq, unsigned int tc,
  786. unsigned int vi, unsigned int cmask, unsigned int pmask,
  787. unsigned int nexact, unsigned int rcaps, unsigned int wxcaps);
  788. int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
  789. unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
  790. unsigned int *rss_size);
  791. int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
  792. int mtu, int promisc, int all_multi, int bcast, int vlanex,
  793. bool sleep_ok);
  794. int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox,
  795. unsigned int viid, bool free, unsigned int naddr,
  796. const u8 **addr, u16 *idx, u64 *hash, bool sleep_ok);
  797. int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
  798. int idx, const u8 *addr, bool persist, bool add_smt);
  799. int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid,
  800. bool ucast, u64 vec, bool sleep_ok);
  801. int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
  802. bool rx_en, bool tx_en);
  803. int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid,
  804. unsigned int nblinks);
  805. int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
  806. unsigned int mmd, unsigned int reg, u16 *valp);
  807. int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
  808. unsigned int mmd, unsigned int reg, u16 val);
  809. int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  810. unsigned int vf, unsigned int iqtype, unsigned int iqid,
  811. unsigned int fl0id, unsigned int fl1id);
  812. int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  813. unsigned int vf, unsigned int eqid);
  814. int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  815. unsigned int vf, unsigned int eqid);
  816. int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  817. unsigned int vf, unsigned int eqid);
  818. int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl);
  819. void t4_db_full(struct adapter *adapter);
  820. void t4_db_dropped(struct adapter *adapter);
  821. int t4_mem_win_read_len(struct adapter *adap, u32 addr, __be32 *data, int len);
  822. int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox,
  823. u32 addr, u32 val);
  824. #endif /* __CXGB4_H__ */