atl2.c 80 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099
  1. /*
  2. * Copyright(c) 2006 - 2007 Atheros Corporation. All rights reserved.
  3. * Copyright(c) 2007 - 2008 Chris Snook <csnook@redhat.com>
  4. *
  5. * Derived from Intel e1000 driver
  6. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the Free
  10. * Software Foundation; either version 2 of the License, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program; if not, write to the Free Software Foundation, Inc., 59
  20. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  21. */
  22. #include <linux/atomic.h>
  23. #include <linux/crc32.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/hardirq.h>
  28. #include <linux/if_vlan.h>
  29. #include <linux/in.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/ip.h>
  32. #include <linux/irqflags.h>
  33. #include <linux/irqreturn.h>
  34. #include <linux/mii.h>
  35. #include <linux/net.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/pm.h>
  40. #include <linux/skbuff.h>
  41. #include <linux/slab.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/string.h>
  44. #include <linux/tcp.h>
  45. #include <linux/timer.h>
  46. #include <linux/types.h>
  47. #include <linux/workqueue.h>
  48. #include "atl2.h"
  49. #define ATL2_DRV_VERSION "2.2.3"
  50. static const char atl2_driver_name[] = "atl2";
  51. static const char atl2_driver_string[] = "Atheros(R) L2 Ethernet Driver";
  52. static const char atl2_copyright[] = "Copyright (c) 2007 Atheros Corporation.";
  53. static const char atl2_driver_version[] = ATL2_DRV_VERSION;
  54. MODULE_AUTHOR("Atheros Corporation <xiong.huang@atheros.com>, Chris Snook <csnook@redhat.com>");
  55. MODULE_DESCRIPTION("Atheros Fast Ethernet Network Driver");
  56. MODULE_LICENSE("GPL");
  57. MODULE_VERSION(ATL2_DRV_VERSION);
  58. /*
  59. * atl2_pci_tbl - PCI Device ID Table
  60. */
  61. static DEFINE_PCI_DEVICE_TABLE(atl2_pci_tbl) = {
  62. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L2)},
  63. /* required last entry */
  64. {0,}
  65. };
  66. MODULE_DEVICE_TABLE(pci, atl2_pci_tbl);
  67. static void atl2_set_ethtool_ops(struct net_device *netdev);
  68. static void atl2_check_options(struct atl2_adapter *adapter);
  69. /**
  70. * atl2_sw_init - Initialize general software structures (struct atl2_adapter)
  71. * @adapter: board private structure to initialize
  72. *
  73. * atl2_sw_init initializes the Adapter private data structure.
  74. * Fields are initialized based on PCI device information and
  75. * OS network device settings (MTU size).
  76. */
  77. static int atl2_sw_init(struct atl2_adapter *adapter)
  78. {
  79. struct atl2_hw *hw = &adapter->hw;
  80. struct pci_dev *pdev = adapter->pdev;
  81. /* PCI config space info */
  82. hw->vendor_id = pdev->vendor;
  83. hw->device_id = pdev->device;
  84. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  85. hw->subsystem_id = pdev->subsystem_device;
  86. hw->revision_id = pdev->revision;
  87. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  88. adapter->wol = 0;
  89. adapter->ict = 50000; /* ~100ms */
  90. adapter->link_speed = SPEED_0; /* hardware init */
  91. adapter->link_duplex = FULL_DUPLEX;
  92. hw->phy_configured = false;
  93. hw->preamble_len = 7;
  94. hw->ipgt = 0x60;
  95. hw->min_ifg = 0x50;
  96. hw->ipgr1 = 0x40;
  97. hw->ipgr2 = 0x60;
  98. hw->retry_buf = 2;
  99. hw->max_retry = 0xf;
  100. hw->lcol = 0x37;
  101. hw->jam_ipg = 7;
  102. hw->fc_rxd_hi = 0;
  103. hw->fc_rxd_lo = 0;
  104. hw->max_frame_size = adapter->netdev->mtu;
  105. spin_lock_init(&adapter->stats_lock);
  106. set_bit(__ATL2_DOWN, &adapter->flags);
  107. return 0;
  108. }
  109. /**
  110. * atl2_set_multi - Multicast and Promiscuous mode set
  111. * @netdev: network interface device structure
  112. *
  113. * The set_multi entry point is called whenever the multicast address
  114. * list or the network interface flags are updated. This routine is
  115. * responsible for configuring the hardware for proper multicast,
  116. * promiscuous mode, and all-multi behavior.
  117. */
  118. static void atl2_set_multi(struct net_device *netdev)
  119. {
  120. struct atl2_adapter *adapter = netdev_priv(netdev);
  121. struct atl2_hw *hw = &adapter->hw;
  122. struct netdev_hw_addr *ha;
  123. u32 rctl;
  124. u32 hash_value;
  125. /* Check for Promiscuous and All Multicast modes */
  126. rctl = ATL2_READ_REG(hw, REG_MAC_CTRL);
  127. if (netdev->flags & IFF_PROMISC) {
  128. rctl |= MAC_CTRL_PROMIS_EN;
  129. } else if (netdev->flags & IFF_ALLMULTI) {
  130. rctl |= MAC_CTRL_MC_ALL_EN;
  131. rctl &= ~MAC_CTRL_PROMIS_EN;
  132. } else
  133. rctl &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  134. ATL2_WRITE_REG(hw, REG_MAC_CTRL, rctl);
  135. /* clear the old settings from the multicast hash table */
  136. ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  137. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  138. /* comoute mc addresses' hash value ,and put it into hash table */
  139. netdev_for_each_mc_addr(ha, netdev) {
  140. hash_value = atl2_hash_mc_addr(hw, ha->addr);
  141. atl2_hash_set(hw, hash_value);
  142. }
  143. }
  144. static void init_ring_ptrs(struct atl2_adapter *adapter)
  145. {
  146. /* Read / Write Ptr Initialize: */
  147. adapter->txd_write_ptr = 0;
  148. atomic_set(&adapter->txd_read_ptr, 0);
  149. adapter->rxd_read_ptr = 0;
  150. adapter->rxd_write_ptr = 0;
  151. atomic_set(&adapter->txs_write_ptr, 0);
  152. adapter->txs_next_clear = 0;
  153. }
  154. /**
  155. * atl2_configure - Configure Transmit&Receive Unit after Reset
  156. * @adapter: board private structure
  157. *
  158. * Configure the Tx /Rx unit of the MAC after a reset.
  159. */
  160. static int atl2_configure(struct atl2_adapter *adapter)
  161. {
  162. struct atl2_hw *hw = &adapter->hw;
  163. u32 value;
  164. /* clear interrupt status */
  165. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0xffffffff);
  166. /* set MAC Address */
  167. value = (((u32)hw->mac_addr[2]) << 24) |
  168. (((u32)hw->mac_addr[3]) << 16) |
  169. (((u32)hw->mac_addr[4]) << 8) |
  170. (((u32)hw->mac_addr[5]));
  171. ATL2_WRITE_REG(hw, REG_MAC_STA_ADDR, value);
  172. value = (((u32)hw->mac_addr[0]) << 8) |
  173. (((u32)hw->mac_addr[1]));
  174. ATL2_WRITE_REG(hw, (REG_MAC_STA_ADDR+4), value);
  175. /* HI base address */
  176. ATL2_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
  177. (u32)((adapter->ring_dma & 0xffffffff00000000ULL) >> 32));
  178. /* LO base address */
  179. ATL2_WRITE_REG(hw, REG_TXD_BASE_ADDR_LO,
  180. (u32)(adapter->txd_dma & 0x00000000ffffffffULL));
  181. ATL2_WRITE_REG(hw, REG_TXS_BASE_ADDR_LO,
  182. (u32)(adapter->txs_dma & 0x00000000ffffffffULL));
  183. ATL2_WRITE_REG(hw, REG_RXD_BASE_ADDR_LO,
  184. (u32)(adapter->rxd_dma & 0x00000000ffffffffULL));
  185. /* element count */
  186. ATL2_WRITE_REGW(hw, REG_TXD_MEM_SIZE, (u16)(adapter->txd_ring_size/4));
  187. ATL2_WRITE_REGW(hw, REG_TXS_MEM_SIZE, (u16)adapter->txs_ring_size);
  188. ATL2_WRITE_REGW(hw, REG_RXD_BUF_NUM, (u16)adapter->rxd_ring_size);
  189. /* config Internal SRAM */
  190. /*
  191. ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_tx_end);
  192. ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_rx_end);
  193. */
  194. /* config IPG/IFG */
  195. value = (((u32)hw->ipgt & MAC_IPG_IFG_IPGT_MASK) <<
  196. MAC_IPG_IFG_IPGT_SHIFT) |
  197. (((u32)hw->min_ifg & MAC_IPG_IFG_MIFG_MASK) <<
  198. MAC_IPG_IFG_MIFG_SHIFT) |
  199. (((u32)hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK) <<
  200. MAC_IPG_IFG_IPGR1_SHIFT)|
  201. (((u32)hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK) <<
  202. MAC_IPG_IFG_IPGR2_SHIFT);
  203. ATL2_WRITE_REG(hw, REG_MAC_IPG_IFG, value);
  204. /* config Half-Duplex Control */
  205. value = ((u32)hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  206. (((u32)hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK) <<
  207. MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  208. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  209. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  210. (((u32)hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK) <<
  211. MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  212. ATL2_WRITE_REG(hw, REG_MAC_HALF_DUPLX_CTRL, value);
  213. /* set Interrupt Moderator Timer */
  214. ATL2_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, adapter->imt);
  215. ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_ITIMER_EN);
  216. /* set Interrupt Clear Timer */
  217. ATL2_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, adapter->ict);
  218. /* set MTU */
  219. ATL2_WRITE_REG(hw, REG_MTU, adapter->netdev->mtu +
  220. ENET_HEADER_SIZE + VLAN_SIZE + ETHERNET_FCS_SIZE);
  221. /* 1590 */
  222. ATL2_WRITE_REG(hw, REG_TX_CUT_THRESH, 0x177);
  223. /* flow control */
  224. ATL2_WRITE_REGW(hw, REG_PAUSE_ON_TH, hw->fc_rxd_hi);
  225. ATL2_WRITE_REGW(hw, REG_PAUSE_OFF_TH, hw->fc_rxd_lo);
  226. /* Init mailbox */
  227. ATL2_WRITE_REGW(hw, REG_MB_TXD_WR_IDX, (u16)adapter->txd_write_ptr);
  228. ATL2_WRITE_REGW(hw, REG_MB_RXD_RD_IDX, (u16)adapter->rxd_read_ptr);
  229. /* enable DMA read/write */
  230. ATL2_WRITE_REGB(hw, REG_DMAR, DMAR_EN);
  231. ATL2_WRITE_REGB(hw, REG_DMAW, DMAW_EN);
  232. value = ATL2_READ_REG(&adapter->hw, REG_ISR);
  233. if ((value & ISR_PHY_LINKDOWN) != 0)
  234. value = 1; /* config failed */
  235. else
  236. value = 0;
  237. /* clear all interrupt status */
  238. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0x3fffffff);
  239. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
  240. return value;
  241. }
  242. /**
  243. * atl2_setup_ring_resources - allocate Tx / RX descriptor resources
  244. * @adapter: board private structure
  245. *
  246. * Return 0 on success, negative on failure
  247. */
  248. static s32 atl2_setup_ring_resources(struct atl2_adapter *adapter)
  249. {
  250. struct pci_dev *pdev = adapter->pdev;
  251. int size;
  252. u8 offset = 0;
  253. /* real ring DMA buffer */
  254. adapter->ring_size = size =
  255. adapter->txd_ring_size * 1 + 7 + /* dword align */
  256. adapter->txs_ring_size * 4 + 7 + /* dword align */
  257. adapter->rxd_ring_size * 1536 + 127; /* 128bytes align */
  258. adapter->ring_vir_addr = pci_alloc_consistent(pdev, size,
  259. &adapter->ring_dma);
  260. if (!adapter->ring_vir_addr)
  261. return -ENOMEM;
  262. memset(adapter->ring_vir_addr, 0, adapter->ring_size);
  263. /* Init TXD Ring */
  264. adapter->txd_dma = adapter->ring_dma ;
  265. offset = (adapter->txd_dma & 0x7) ? (8 - (adapter->txd_dma & 0x7)) : 0;
  266. adapter->txd_dma += offset;
  267. adapter->txd_ring = adapter->ring_vir_addr + offset;
  268. /* Init TXS Ring */
  269. adapter->txs_dma = adapter->txd_dma + adapter->txd_ring_size;
  270. offset = (adapter->txs_dma & 0x7) ? (8 - (adapter->txs_dma & 0x7)) : 0;
  271. adapter->txs_dma += offset;
  272. adapter->txs_ring = (struct tx_pkt_status *)
  273. (((u8 *)adapter->txd_ring) + (adapter->txd_ring_size + offset));
  274. /* Init RXD Ring */
  275. adapter->rxd_dma = adapter->txs_dma + adapter->txs_ring_size * 4;
  276. offset = (adapter->rxd_dma & 127) ?
  277. (128 - (adapter->rxd_dma & 127)) : 0;
  278. if (offset > 7)
  279. offset -= 8;
  280. else
  281. offset += (128 - 8);
  282. adapter->rxd_dma += offset;
  283. adapter->rxd_ring = (struct rx_desc *) (((u8 *)adapter->txs_ring) +
  284. (adapter->txs_ring_size * 4 + offset));
  285. /*
  286. * Read / Write Ptr Initialize:
  287. * init_ring_ptrs(adapter);
  288. */
  289. return 0;
  290. }
  291. /**
  292. * atl2_irq_enable - Enable default interrupt generation settings
  293. * @adapter: board private structure
  294. */
  295. static inline void atl2_irq_enable(struct atl2_adapter *adapter)
  296. {
  297. ATL2_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
  298. ATL2_WRITE_FLUSH(&adapter->hw);
  299. }
  300. /**
  301. * atl2_irq_disable - Mask off interrupt generation on the NIC
  302. * @adapter: board private structure
  303. */
  304. static inline void atl2_irq_disable(struct atl2_adapter *adapter)
  305. {
  306. ATL2_WRITE_REG(&adapter->hw, REG_IMR, 0);
  307. ATL2_WRITE_FLUSH(&adapter->hw);
  308. synchronize_irq(adapter->pdev->irq);
  309. }
  310. static void __atl2_vlan_mode(netdev_features_t features, u32 *ctrl)
  311. {
  312. if (features & NETIF_F_HW_VLAN_RX) {
  313. /* enable VLAN tag insert/strip */
  314. *ctrl |= MAC_CTRL_RMV_VLAN;
  315. } else {
  316. /* disable VLAN tag insert/strip */
  317. *ctrl &= ~MAC_CTRL_RMV_VLAN;
  318. }
  319. }
  320. static void atl2_vlan_mode(struct net_device *netdev,
  321. netdev_features_t features)
  322. {
  323. struct atl2_adapter *adapter = netdev_priv(netdev);
  324. u32 ctrl;
  325. atl2_irq_disable(adapter);
  326. ctrl = ATL2_READ_REG(&adapter->hw, REG_MAC_CTRL);
  327. __atl2_vlan_mode(features, &ctrl);
  328. ATL2_WRITE_REG(&adapter->hw, REG_MAC_CTRL, ctrl);
  329. atl2_irq_enable(adapter);
  330. }
  331. static void atl2_restore_vlan(struct atl2_adapter *adapter)
  332. {
  333. atl2_vlan_mode(adapter->netdev, adapter->netdev->features);
  334. }
  335. static netdev_features_t atl2_fix_features(struct net_device *netdev,
  336. netdev_features_t features)
  337. {
  338. /*
  339. * Since there is no support for separate rx/tx vlan accel
  340. * enable/disable make sure tx flag is always in same state as rx.
  341. */
  342. if (features & NETIF_F_HW_VLAN_RX)
  343. features |= NETIF_F_HW_VLAN_TX;
  344. else
  345. features &= ~NETIF_F_HW_VLAN_TX;
  346. return features;
  347. }
  348. static int atl2_set_features(struct net_device *netdev,
  349. netdev_features_t features)
  350. {
  351. netdev_features_t changed = netdev->features ^ features;
  352. if (changed & NETIF_F_HW_VLAN_RX)
  353. atl2_vlan_mode(netdev, features);
  354. return 0;
  355. }
  356. static void atl2_intr_rx(struct atl2_adapter *adapter)
  357. {
  358. struct net_device *netdev = adapter->netdev;
  359. struct rx_desc *rxd;
  360. struct sk_buff *skb;
  361. do {
  362. rxd = adapter->rxd_ring+adapter->rxd_write_ptr;
  363. if (!rxd->status.update)
  364. break; /* end of tx */
  365. /* clear this flag at once */
  366. rxd->status.update = 0;
  367. if (rxd->status.ok && rxd->status.pkt_size >= 60) {
  368. int rx_size = (int)(rxd->status.pkt_size - 4);
  369. /* alloc new buffer */
  370. skb = netdev_alloc_skb_ip_align(netdev, rx_size);
  371. if (NULL == skb) {
  372. printk(KERN_WARNING
  373. "%s: Mem squeeze, deferring packet.\n",
  374. netdev->name);
  375. /*
  376. * Check that some rx space is free. If not,
  377. * free one and mark stats->rx_dropped++.
  378. */
  379. netdev->stats.rx_dropped++;
  380. break;
  381. }
  382. memcpy(skb->data, rxd->packet, rx_size);
  383. skb_put(skb, rx_size);
  384. skb->protocol = eth_type_trans(skb, netdev);
  385. if (rxd->status.vlan) {
  386. u16 vlan_tag = (rxd->status.vtag>>4) |
  387. ((rxd->status.vtag&7) << 13) |
  388. ((rxd->status.vtag&8) << 9);
  389. __vlan_hwaccel_put_tag(skb, vlan_tag);
  390. }
  391. netif_rx(skb);
  392. netdev->stats.rx_bytes += rx_size;
  393. netdev->stats.rx_packets++;
  394. } else {
  395. netdev->stats.rx_errors++;
  396. if (rxd->status.ok && rxd->status.pkt_size <= 60)
  397. netdev->stats.rx_length_errors++;
  398. if (rxd->status.mcast)
  399. netdev->stats.multicast++;
  400. if (rxd->status.crc)
  401. netdev->stats.rx_crc_errors++;
  402. if (rxd->status.align)
  403. netdev->stats.rx_frame_errors++;
  404. }
  405. /* advance write ptr */
  406. if (++adapter->rxd_write_ptr == adapter->rxd_ring_size)
  407. adapter->rxd_write_ptr = 0;
  408. } while (1);
  409. /* update mailbox? */
  410. adapter->rxd_read_ptr = adapter->rxd_write_ptr;
  411. ATL2_WRITE_REGW(&adapter->hw, REG_MB_RXD_RD_IDX, adapter->rxd_read_ptr);
  412. }
  413. static void atl2_intr_tx(struct atl2_adapter *adapter)
  414. {
  415. struct net_device *netdev = adapter->netdev;
  416. u32 txd_read_ptr;
  417. u32 txs_write_ptr;
  418. struct tx_pkt_status *txs;
  419. struct tx_pkt_header *txph;
  420. int free_hole = 0;
  421. do {
  422. txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
  423. txs = adapter->txs_ring + txs_write_ptr;
  424. if (!txs->update)
  425. break; /* tx stop here */
  426. free_hole = 1;
  427. txs->update = 0;
  428. if (++txs_write_ptr == adapter->txs_ring_size)
  429. txs_write_ptr = 0;
  430. atomic_set(&adapter->txs_write_ptr, (int)txs_write_ptr);
  431. txd_read_ptr = (u32) atomic_read(&adapter->txd_read_ptr);
  432. txph = (struct tx_pkt_header *)
  433. (((u8 *)adapter->txd_ring) + txd_read_ptr);
  434. if (txph->pkt_size != txs->pkt_size) {
  435. struct tx_pkt_status *old_txs = txs;
  436. printk(KERN_WARNING
  437. "%s: txs packet size not consistent with txd"
  438. " txd_:0x%08x, txs_:0x%08x!\n",
  439. adapter->netdev->name,
  440. *(u32 *)txph, *(u32 *)txs);
  441. printk(KERN_WARNING
  442. "txd read ptr: 0x%x\n",
  443. txd_read_ptr);
  444. txs = adapter->txs_ring + txs_write_ptr;
  445. printk(KERN_WARNING
  446. "txs-behind:0x%08x\n",
  447. *(u32 *)txs);
  448. if (txs_write_ptr < 2) {
  449. txs = adapter->txs_ring +
  450. (adapter->txs_ring_size +
  451. txs_write_ptr - 2);
  452. } else {
  453. txs = adapter->txs_ring + (txs_write_ptr - 2);
  454. }
  455. printk(KERN_WARNING
  456. "txs-before:0x%08x\n",
  457. *(u32 *)txs);
  458. txs = old_txs;
  459. }
  460. /* 4for TPH */
  461. txd_read_ptr += (((u32)(txph->pkt_size) + 7) & ~3);
  462. if (txd_read_ptr >= adapter->txd_ring_size)
  463. txd_read_ptr -= adapter->txd_ring_size;
  464. atomic_set(&adapter->txd_read_ptr, (int)txd_read_ptr);
  465. /* tx statistics: */
  466. if (txs->ok) {
  467. netdev->stats.tx_bytes += txs->pkt_size;
  468. netdev->stats.tx_packets++;
  469. }
  470. else
  471. netdev->stats.tx_errors++;
  472. if (txs->defer)
  473. netdev->stats.collisions++;
  474. if (txs->abort_col)
  475. netdev->stats.tx_aborted_errors++;
  476. if (txs->late_col)
  477. netdev->stats.tx_window_errors++;
  478. if (txs->underun)
  479. netdev->stats.tx_fifo_errors++;
  480. } while (1);
  481. if (free_hole) {
  482. if (netif_queue_stopped(adapter->netdev) &&
  483. netif_carrier_ok(adapter->netdev))
  484. netif_wake_queue(adapter->netdev);
  485. }
  486. }
  487. static void atl2_check_for_link(struct atl2_adapter *adapter)
  488. {
  489. struct net_device *netdev = adapter->netdev;
  490. u16 phy_data = 0;
  491. spin_lock(&adapter->stats_lock);
  492. atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  493. atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  494. spin_unlock(&adapter->stats_lock);
  495. /* notify upper layer link down ASAP */
  496. if (!(phy_data & BMSR_LSTATUS)) { /* Link Down */
  497. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  498. printk(KERN_INFO "%s: %s NIC Link is Down\n",
  499. atl2_driver_name, netdev->name);
  500. adapter->link_speed = SPEED_0;
  501. netif_carrier_off(netdev);
  502. netif_stop_queue(netdev);
  503. }
  504. }
  505. schedule_work(&adapter->link_chg_task);
  506. }
  507. static inline void atl2_clear_phy_int(struct atl2_adapter *adapter)
  508. {
  509. u16 phy_data;
  510. spin_lock(&adapter->stats_lock);
  511. atl2_read_phy_reg(&adapter->hw, 19, &phy_data);
  512. spin_unlock(&adapter->stats_lock);
  513. }
  514. /**
  515. * atl2_intr - Interrupt Handler
  516. * @irq: interrupt number
  517. * @data: pointer to a network interface device structure
  518. */
  519. static irqreturn_t atl2_intr(int irq, void *data)
  520. {
  521. struct atl2_adapter *adapter = netdev_priv(data);
  522. struct atl2_hw *hw = &adapter->hw;
  523. u32 status;
  524. status = ATL2_READ_REG(hw, REG_ISR);
  525. if (0 == status)
  526. return IRQ_NONE;
  527. /* link event */
  528. if (status & ISR_PHY)
  529. atl2_clear_phy_int(adapter);
  530. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  531. ATL2_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  532. /* check if PCIE PHY Link down */
  533. if (status & ISR_PHY_LINKDOWN) {
  534. if (netif_running(adapter->netdev)) { /* reset MAC */
  535. ATL2_WRITE_REG(hw, REG_ISR, 0);
  536. ATL2_WRITE_REG(hw, REG_IMR, 0);
  537. ATL2_WRITE_FLUSH(hw);
  538. schedule_work(&adapter->reset_task);
  539. return IRQ_HANDLED;
  540. }
  541. }
  542. /* check if DMA read/write error? */
  543. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  544. ATL2_WRITE_REG(hw, REG_ISR, 0);
  545. ATL2_WRITE_REG(hw, REG_IMR, 0);
  546. ATL2_WRITE_FLUSH(hw);
  547. schedule_work(&adapter->reset_task);
  548. return IRQ_HANDLED;
  549. }
  550. /* link event */
  551. if (status & (ISR_PHY | ISR_MANUAL)) {
  552. adapter->netdev->stats.tx_carrier_errors++;
  553. atl2_check_for_link(adapter);
  554. }
  555. /* transmit event */
  556. if (status & ISR_TX_EVENT)
  557. atl2_intr_tx(adapter);
  558. /* rx exception */
  559. if (status & ISR_RX_EVENT)
  560. atl2_intr_rx(adapter);
  561. /* re-enable Interrupt */
  562. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
  563. return IRQ_HANDLED;
  564. }
  565. static int atl2_request_irq(struct atl2_adapter *adapter)
  566. {
  567. struct net_device *netdev = adapter->netdev;
  568. int flags, err = 0;
  569. flags = IRQF_SHARED;
  570. adapter->have_msi = true;
  571. err = pci_enable_msi(adapter->pdev);
  572. if (err)
  573. adapter->have_msi = false;
  574. if (adapter->have_msi)
  575. flags &= ~IRQF_SHARED;
  576. return request_irq(adapter->pdev->irq, atl2_intr, flags, netdev->name,
  577. netdev);
  578. }
  579. /**
  580. * atl2_free_ring_resources - Free Tx / RX descriptor Resources
  581. * @adapter: board private structure
  582. *
  583. * Free all transmit software resources
  584. */
  585. static void atl2_free_ring_resources(struct atl2_adapter *adapter)
  586. {
  587. struct pci_dev *pdev = adapter->pdev;
  588. pci_free_consistent(pdev, adapter->ring_size, adapter->ring_vir_addr,
  589. adapter->ring_dma);
  590. }
  591. /**
  592. * atl2_open - Called when a network interface is made active
  593. * @netdev: network interface device structure
  594. *
  595. * Returns 0 on success, negative value on failure
  596. *
  597. * The open entry point is called when a network interface is made
  598. * active by the system (IFF_UP). At this point all resources needed
  599. * for transmit and receive operations are allocated, the interrupt
  600. * handler is registered with the OS, the watchdog timer is started,
  601. * and the stack is notified that the interface is ready.
  602. */
  603. static int atl2_open(struct net_device *netdev)
  604. {
  605. struct atl2_adapter *adapter = netdev_priv(netdev);
  606. int err;
  607. u32 val;
  608. /* disallow open during test */
  609. if (test_bit(__ATL2_TESTING, &adapter->flags))
  610. return -EBUSY;
  611. /* allocate transmit descriptors */
  612. err = atl2_setup_ring_resources(adapter);
  613. if (err)
  614. return err;
  615. err = atl2_init_hw(&adapter->hw);
  616. if (err) {
  617. err = -EIO;
  618. goto err_init_hw;
  619. }
  620. /* hardware has been reset, we need to reload some things */
  621. atl2_set_multi(netdev);
  622. init_ring_ptrs(adapter);
  623. atl2_restore_vlan(adapter);
  624. if (atl2_configure(adapter)) {
  625. err = -EIO;
  626. goto err_config;
  627. }
  628. err = atl2_request_irq(adapter);
  629. if (err)
  630. goto err_req_irq;
  631. clear_bit(__ATL2_DOWN, &adapter->flags);
  632. mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 4*HZ));
  633. val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  634. ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
  635. val | MASTER_CTRL_MANUAL_INT);
  636. atl2_irq_enable(adapter);
  637. return 0;
  638. err_init_hw:
  639. err_req_irq:
  640. err_config:
  641. atl2_free_ring_resources(adapter);
  642. atl2_reset_hw(&adapter->hw);
  643. return err;
  644. }
  645. static void atl2_down(struct atl2_adapter *adapter)
  646. {
  647. struct net_device *netdev = adapter->netdev;
  648. /* signal that we're down so the interrupt handler does not
  649. * reschedule our watchdog timer */
  650. set_bit(__ATL2_DOWN, &adapter->flags);
  651. netif_tx_disable(netdev);
  652. /* reset MAC to disable all RX/TX */
  653. atl2_reset_hw(&adapter->hw);
  654. msleep(1);
  655. atl2_irq_disable(adapter);
  656. del_timer_sync(&adapter->watchdog_timer);
  657. del_timer_sync(&adapter->phy_config_timer);
  658. clear_bit(0, &adapter->cfg_phy);
  659. netif_carrier_off(netdev);
  660. adapter->link_speed = SPEED_0;
  661. adapter->link_duplex = -1;
  662. }
  663. static void atl2_free_irq(struct atl2_adapter *adapter)
  664. {
  665. struct net_device *netdev = adapter->netdev;
  666. free_irq(adapter->pdev->irq, netdev);
  667. #ifdef CONFIG_PCI_MSI
  668. if (adapter->have_msi)
  669. pci_disable_msi(adapter->pdev);
  670. #endif
  671. }
  672. /**
  673. * atl2_close - Disables a network interface
  674. * @netdev: network interface device structure
  675. *
  676. * Returns 0, this is not allowed to fail
  677. *
  678. * The close entry point is called when an interface is de-activated
  679. * by the OS. The hardware is still under the drivers control, but
  680. * needs to be disabled. A global MAC reset is issued to stop the
  681. * hardware, and all transmit and receive resources are freed.
  682. */
  683. static int atl2_close(struct net_device *netdev)
  684. {
  685. struct atl2_adapter *adapter = netdev_priv(netdev);
  686. WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
  687. atl2_down(adapter);
  688. atl2_free_irq(adapter);
  689. atl2_free_ring_resources(adapter);
  690. return 0;
  691. }
  692. static inline int TxsFreeUnit(struct atl2_adapter *adapter)
  693. {
  694. u32 txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
  695. return (adapter->txs_next_clear >= txs_write_ptr) ?
  696. (int) (adapter->txs_ring_size - adapter->txs_next_clear +
  697. txs_write_ptr - 1) :
  698. (int) (txs_write_ptr - adapter->txs_next_clear - 1);
  699. }
  700. static inline int TxdFreeBytes(struct atl2_adapter *adapter)
  701. {
  702. u32 txd_read_ptr = (u32)atomic_read(&adapter->txd_read_ptr);
  703. return (adapter->txd_write_ptr >= txd_read_ptr) ?
  704. (int) (adapter->txd_ring_size - adapter->txd_write_ptr +
  705. txd_read_ptr - 1) :
  706. (int) (txd_read_ptr - adapter->txd_write_ptr - 1);
  707. }
  708. static netdev_tx_t atl2_xmit_frame(struct sk_buff *skb,
  709. struct net_device *netdev)
  710. {
  711. struct atl2_adapter *adapter = netdev_priv(netdev);
  712. struct tx_pkt_header *txph;
  713. u32 offset, copy_len;
  714. int txs_unused;
  715. int txbuf_unused;
  716. if (test_bit(__ATL2_DOWN, &adapter->flags)) {
  717. dev_kfree_skb_any(skb);
  718. return NETDEV_TX_OK;
  719. }
  720. if (unlikely(skb->len <= 0)) {
  721. dev_kfree_skb_any(skb);
  722. return NETDEV_TX_OK;
  723. }
  724. txs_unused = TxsFreeUnit(adapter);
  725. txbuf_unused = TxdFreeBytes(adapter);
  726. if (skb->len + sizeof(struct tx_pkt_header) + 4 > txbuf_unused ||
  727. txs_unused < 1) {
  728. /* not enough resources */
  729. netif_stop_queue(netdev);
  730. return NETDEV_TX_BUSY;
  731. }
  732. offset = adapter->txd_write_ptr;
  733. txph = (struct tx_pkt_header *) (((u8 *)adapter->txd_ring) + offset);
  734. *(u32 *)txph = 0;
  735. txph->pkt_size = skb->len;
  736. offset += 4;
  737. if (offset >= adapter->txd_ring_size)
  738. offset -= adapter->txd_ring_size;
  739. copy_len = adapter->txd_ring_size - offset;
  740. if (copy_len >= skb->len) {
  741. memcpy(((u8 *)adapter->txd_ring) + offset, skb->data, skb->len);
  742. offset += ((u32)(skb->len + 3) & ~3);
  743. } else {
  744. memcpy(((u8 *)adapter->txd_ring)+offset, skb->data, copy_len);
  745. memcpy((u8 *)adapter->txd_ring, skb->data+copy_len,
  746. skb->len-copy_len);
  747. offset = ((u32)(skb->len-copy_len + 3) & ~3);
  748. }
  749. #ifdef NETIF_F_HW_VLAN_TX
  750. if (vlan_tx_tag_present(skb)) {
  751. u16 vlan_tag = vlan_tx_tag_get(skb);
  752. vlan_tag = (vlan_tag << 4) |
  753. (vlan_tag >> 13) |
  754. ((vlan_tag >> 9) & 0x8);
  755. txph->ins_vlan = 1;
  756. txph->vlan = vlan_tag;
  757. }
  758. #endif
  759. if (offset >= adapter->txd_ring_size)
  760. offset -= adapter->txd_ring_size;
  761. adapter->txd_write_ptr = offset;
  762. /* clear txs before send */
  763. adapter->txs_ring[adapter->txs_next_clear].update = 0;
  764. if (++adapter->txs_next_clear == adapter->txs_ring_size)
  765. adapter->txs_next_clear = 0;
  766. ATL2_WRITE_REGW(&adapter->hw, REG_MB_TXD_WR_IDX,
  767. (adapter->txd_write_ptr >> 2));
  768. mmiowb();
  769. dev_kfree_skb_any(skb);
  770. return NETDEV_TX_OK;
  771. }
  772. /**
  773. * atl2_change_mtu - Change the Maximum Transfer Unit
  774. * @netdev: network interface device structure
  775. * @new_mtu: new value for maximum frame size
  776. *
  777. * Returns 0 on success, negative on failure
  778. */
  779. static int atl2_change_mtu(struct net_device *netdev, int new_mtu)
  780. {
  781. struct atl2_adapter *adapter = netdev_priv(netdev);
  782. struct atl2_hw *hw = &adapter->hw;
  783. if ((new_mtu < 40) || (new_mtu > (ETH_DATA_LEN + VLAN_SIZE)))
  784. return -EINVAL;
  785. /* set MTU */
  786. if (hw->max_frame_size != new_mtu) {
  787. netdev->mtu = new_mtu;
  788. ATL2_WRITE_REG(hw, REG_MTU, new_mtu + ENET_HEADER_SIZE +
  789. VLAN_SIZE + ETHERNET_FCS_SIZE);
  790. }
  791. return 0;
  792. }
  793. /**
  794. * atl2_set_mac - Change the Ethernet Address of the NIC
  795. * @netdev: network interface device structure
  796. * @p: pointer to an address structure
  797. *
  798. * Returns 0 on success, negative on failure
  799. */
  800. static int atl2_set_mac(struct net_device *netdev, void *p)
  801. {
  802. struct atl2_adapter *adapter = netdev_priv(netdev);
  803. struct sockaddr *addr = p;
  804. if (!is_valid_ether_addr(addr->sa_data))
  805. return -EADDRNOTAVAIL;
  806. if (netif_running(netdev))
  807. return -EBUSY;
  808. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  809. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  810. atl2_set_mac_addr(&adapter->hw);
  811. return 0;
  812. }
  813. static int atl2_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  814. {
  815. struct atl2_adapter *adapter = netdev_priv(netdev);
  816. struct mii_ioctl_data *data = if_mii(ifr);
  817. unsigned long flags;
  818. switch (cmd) {
  819. case SIOCGMIIPHY:
  820. data->phy_id = 0;
  821. break;
  822. case SIOCGMIIREG:
  823. spin_lock_irqsave(&adapter->stats_lock, flags);
  824. if (atl2_read_phy_reg(&adapter->hw,
  825. data->reg_num & 0x1F, &data->val_out)) {
  826. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  827. return -EIO;
  828. }
  829. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  830. break;
  831. case SIOCSMIIREG:
  832. if (data->reg_num & ~(0x1F))
  833. return -EFAULT;
  834. spin_lock_irqsave(&adapter->stats_lock, flags);
  835. if (atl2_write_phy_reg(&adapter->hw, data->reg_num,
  836. data->val_in)) {
  837. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  838. return -EIO;
  839. }
  840. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  841. break;
  842. default:
  843. return -EOPNOTSUPP;
  844. }
  845. return 0;
  846. }
  847. static int atl2_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  848. {
  849. switch (cmd) {
  850. case SIOCGMIIPHY:
  851. case SIOCGMIIREG:
  852. case SIOCSMIIREG:
  853. return atl2_mii_ioctl(netdev, ifr, cmd);
  854. #ifdef ETHTOOL_OPS_COMPAT
  855. case SIOCETHTOOL:
  856. return ethtool_ioctl(ifr);
  857. #endif
  858. default:
  859. return -EOPNOTSUPP;
  860. }
  861. }
  862. /**
  863. * atl2_tx_timeout - Respond to a Tx Hang
  864. * @netdev: network interface device structure
  865. */
  866. static void atl2_tx_timeout(struct net_device *netdev)
  867. {
  868. struct atl2_adapter *adapter = netdev_priv(netdev);
  869. /* Do the reset outside of interrupt context */
  870. schedule_work(&adapter->reset_task);
  871. }
  872. /**
  873. * atl2_watchdog - Timer Call-back
  874. * @data: pointer to netdev cast into an unsigned long
  875. */
  876. static void atl2_watchdog(unsigned long data)
  877. {
  878. struct atl2_adapter *adapter = (struct atl2_adapter *) data;
  879. if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
  880. u32 drop_rxd, drop_rxs;
  881. unsigned long flags;
  882. spin_lock_irqsave(&adapter->stats_lock, flags);
  883. drop_rxd = ATL2_READ_REG(&adapter->hw, REG_STS_RXD_OV);
  884. drop_rxs = ATL2_READ_REG(&adapter->hw, REG_STS_RXS_OV);
  885. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  886. adapter->netdev->stats.rx_over_errors += drop_rxd + drop_rxs;
  887. /* Reset the timer */
  888. mod_timer(&adapter->watchdog_timer,
  889. round_jiffies(jiffies + 4 * HZ));
  890. }
  891. }
  892. /**
  893. * atl2_phy_config - Timer Call-back
  894. * @data: pointer to netdev cast into an unsigned long
  895. */
  896. static void atl2_phy_config(unsigned long data)
  897. {
  898. struct atl2_adapter *adapter = (struct atl2_adapter *) data;
  899. struct atl2_hw *hw = &adapter->hw;
  900. unsigned long flags;
  901. spin_lock_irqsave(&adapter->stats_lock, flags);
  902. atl2_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  903. atl2_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN |
  904. MII_CR_RESTART_AUTO_NEG);
  905. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  906. clear_bit(0, &adapter->cfg_phy);
  907. }
  908. static int atl2_up(struct atl2_adapter *adapter)
  909. {
  910. struct net_device *netdev = adapter->netdev;
  911. int err = 0;
  912. u32 val;
  913. /* hardware has been reset, we need to reload some things */
  914. err = atl2_init_hw(&adapter->hw);
  915. if (err) {
  916. err = -EIO;
  917. return err;
  918. }
  919. atl2_set_multi(netdev);
  920. init_ring_ptrs(adapter);
  921. atl2_restore_vlan(adapter);
  922. if (atl2_configure(adapter)) {
  923. err = -EIO;
  924. goto err_up;
  925. }
  926. clear_bit(__ATL2_DOWN, &adapter->flags);
  927. val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  928. ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL, val |
  929. MASTER_CTRL_MANUAL_INT);
  930. atl2_irq_enable(adapter);
  931. err_up:
  932. return err;
  933. }
  934. static void atl2_reinit_locked(struct atl2_adapter *adapter)
  935. {
  936. WARN_ON(in_interrupt());
  937. while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
  938. msleep(1);
  939. atl2_down(adapter);
  940. atl2_up(adapter);
  941. clear_bit(__ATL2_RESETTING, &adapter->flags);
  942. }
  943. static void atl2_reset_task(struct work_struct *work)
  944. {
  945. struct atl2_adapter *adapter;
  946. adapter = container_of(work, struct atl2_adapter, reset_task);
  947. atl2_reinit_locked(adapter);
  948. }
  949. static void atl2_setup_mac_ctrl(struct atl2_adapter *adapter)
  950. {
  951. u32 value;
  952. struct atl2_hw *hw = &adapter->hw;
  953. struct net_device *netdev = adapter->netdev;
  954. /* Config MAC CTRL Register */
  955. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
  956. /* duplex */
  957. if (FULL_DUPLEX == adapter->link_duplex)
  958. value |= MAC_CTRL_DUPLX;
  959. /* flow control */
  960. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  961. /* PAD & CRC */
  962. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  963. /* preamble length */
  964. value |= (((u32)adapter->hw.preamble_len & MAC_CTRL_PRMLEN_MASK) <<
  965. MAC_CTRL_PRMLEN_SHIFT);
  966. /* vlan */
  967. __atl2_vlan_mode(netdev->features, &value);
  968. /* filter mode */
  969. value |= MAC_CTRL_BC_EN;
  970. if (netdev->flags & IFF_PROMISC)
  971. value |= MAC_CTRL_PROMIS_EN;
  972. else if (netdev->flags & IFF_ALLMULTI)
  973. value |= MAC_CTRL_MC_ALL_EN;
  974. /* half retry buffer */
  975. value |= (((u32)(adapter->hw.retry_buf &
  976. MAC_CTRL_HALF_LEFT_BUF_MASK)) << MAC_CTRL_HALF_LEFT_BUF_SHIFT);
  977. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  978. }
  979. static int atl2_check_link(struct atl2_adapter *adapter)
  980. {
  981. struct atl2_hw *hw = &adapter->hw;
  982. struct net_device *netdev = adapter->netdev;
  983. int ret_val;
  984. u16 speed, duplex, phy_data;
  985. int reconfig = 0;
  986. /* MII_BMSR must read twise */
  987. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  988. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  989. if (!(phy_data&BMSR_LSTATUS)) { /* link down */
  990. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  991. u32 value;
  992. /* disable rx */
  993. value = ATL2_READ_REG(hw, REG_MAC_CTRL);
  994. value &= ~MAC_CTRL_RX_EN;
  995. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  996. adapter->link_speed = SPEED_0;
  997. netif_carrier_off(netdev);
  998. netif_stop_queue(netdev);
  999. }
  1000. return 0;
  1001. }
  1002. /* Link Up */
  1003. ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
  1004. if (ret_val)
  1005. return ret_val;
  1006. switch (hw->MediaType) {
  1007. case MEDIA_TYPE_100M_FULL:
  1008. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1009. reconfig = 1;
  1010. break;
  1011. case MEDIA_TYPE_100M_HALF:
  1012. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1013. reconfig = 1;
  1014. break;
  1015. case MEDIA_TYPE_10M_FULL:
  1016. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1017. reconfig = 1;
  1018. break;
  1019. case MEDIA_TYPE_10M_HALF:
  1020. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1021. reconfig = 1;
  1022. break;
  1023. }
  1024. /* link result is our setting */
  1025. if (reconfig == 0) {
  1026. if (adapter->link_speed != speed ||
  1027. adapter->link_duplex != duplex) {
  1028. adapter->link_speed = speed;
  1029. adapter->link_duplex = duplex;
  1030. atl2_setup_mac_ctrl(adapter);
  1031. printk(KERN_INFO "%s: %s NIC Link is Up<%d Mbps %s>\n",
  1032. atl2_driver_name, netdev->name,
  1033. adapter->link_speed,
  1034. adapter->link_duplex == FULL_DUPLEX ?
  1035. "Full Duplex" : "Half Duplex");
  1036. }
  1037. if (!netif_carrier_ok(netdev)) { /* Link down -> Up */
  1038. netif_carrier_on(netdev);
  1039. netif_wake_queue(netdev);
  1040. }
  1041. return 0;
  1042. }
  1043. /* change original link status */
  1044. if (netif_carrier_ok(netdev)) {
  1045. u32 value;
  1046. /* disable rx */
  1047. value = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1048. value &= ~MAC_CTRL_RX_EN;
  1049. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  1050. adapter->link_speed = SPEED_0;
  1051. netif_carrier_off(netdev);
  1052. netif_stop_queue(netdev);
  1053. }
  1054. /* auto-neg, insert timer to re-config phy
  1055. * (if interval smaller than 5 seconds, something strange) */
  1056. if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
  1057. if (!test_and_set_bit(0, &adapter->cfg_phy))
  1058. mod_timer(&adapter->phy_config_timer,
  1059. round_jiffies(jiffies + 5 * HZ));
  1060. }
  1061. return 0;
  1062. }
  1063. /**
  1064. * atl2_link_chg_task - deal with link change event Out of interrupt context
  1065. */
  1066. static void atl2_link_chg_task(struct work_struct *work)
  1067. {
  1068. struct atl2_adapter *adapter;
  1069. unsigned long flags;
  1070. adapter = container_of(work, struct atl2_adapter, link_chg_task);
  1071. spin_lock_irqsave(&adapter->stats_lock, flags);
  1072. atl2_check_link(adapter);
  1073. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1074. }
  1075. static void atl2_setup_pcicmd(struct pci_dev *pdev)
  1076. {
  1077. u16 cmd;
  1078. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1079. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1080. cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1081. if (cmd & PCI_COMMAND_IO)
  1082. cmd &= ~PCI_COMMAND_IO;
  1083. if (0 == (cmd & PCI_COMMAND_MEMORY))
  1084. cmd |= PCI_COMMAND_MEMORY;
  1085. if (0 == (cmd & PCI_COMMAND_MASTER))
  1086. cmd |= PCI_COMMAND_MASTER;
  1087. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  1088. /*
  1089. * some motherboards BIOS(PXE/EFI) driver may set PME
  1090. * while they transfer control to OS (Windows/Linux)
  1091. * so we should clear this bit before NIC work normally
  1092. */
  1093. pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
  1094. }
  1095. #ifdef CONFIG_NET_POLL_CONTROLLER
  1096. static void atl2_poll_controller(struct net_device *netdev)
  1097. {
  1098. disable_irq(netdev->irq);
  1099. atl2_intr(netdev->irq, netdev);
  1100. enable_irq(netdev->irq);
  1101. }
  1102. #endif
  1103. static const struct net_device_ops atl2_netdev_ops = {
  1104. .ndo_open = atl2_open,
  1105. .ndo_stop = atl2_close,
  1106. .ndo_start_xmit = atl2_xmit_frame,
  1107. .ndo_set_rx_mode = atl2_set_multi,
  1108. .ndo_validate_addr = eth_validate_addr,
  1109. .ndo_set_mac_address = atl2_set_mac,
  1110. .ndo_change_mtu = atl2_change_mtu,
  1111. .ndo_fix_features = atl2_fix_features,
  1112. .ndo_set_features = atl2_set_features,
  1113. .ndo_do_ioctl = atl2_ioctl,
  1114. .ndo_tx_timeout = atl2_tx_timeout,
  1115. #ifdef CONFIG_NET_POLL_CONTROLLER
  1116. .ndo_poll_controller = atl2_poll_controller,
  1117. #endif
  1118. };
  1119. /**
  1120. * atl2_probe - Device Initialization Routine
  1121. * @pdev: PCI device information struct
  1122. * @ent: entry in atl2_pci_tbl
  1123. *
  1124. * Returns 0 on success, negative on failure
  1125. *
  1126. * atl2_probe initializes an adapter identified by a pci_dev structure.
  1127. * The OS initialization, configuring of the adapter private structure,
  1128. * and a hardware reset occur.
  1129. */
  1130. static int atl2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1131. {
  1132. struct net_device *netdev;
  1133. struct atl2_adapter *adapter;
  1134. static int cards_found;
  1135. unsigned long mmio_start;
  1136. int mmio_len;
  1137. int err;
  1138. cards_found = 0;
  1139. err = pci_enable_device(pdev);
  1140. if (err)
  1141. return err;
  1142. /*
  1143. * atl2 is a shared-high-32-bit device, so we're stuck with 32-bit DMA
  1144. * until the kernel has the proper infrastructure to support 64-bit DMA
  1145. * on these devices.
  1146. */
  1147. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) &&
  1148. pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1149. printk(KERN_ERR "atl2: No usable DMA configuration, aborting\n");
  1150. goto err_dma;
  1151. }
  1152. /* Mark all PCI regions associated with PCI device
  1153. * pdev as being reserved by owner atl2_driver_name */
  1154. err = pci_request_regions(pdev, atl2_driver_name);
  1155. if (err)
  1156. goto err_pci_reg;
  1157. /* Enables bus-mastering on the device and calls
  1158. * pcibios_set_master to do the needed arch specific settings */
  1159. pci_set_master(pdev);
  1160. err = -ENOMEM;
  1161. netdev = alloc_etherdev(sizeof(struct atl2_adapter));
  1162. if (!netdev)
  1163. goto err_alloc_etherdev;
  1164. SET_NETDEV_DEV(netdev, &pdev->dev);
  1165. pci_set_drvdata(pdev, netdev);
  1166. adapter = netdev_priv(netdev);
  1167. adapter->netdev = netdev;
  1168. adapter->pdev = pdev;
  1169. adapter->hw.back = adapter;
  1170. mmio_start = pci_resource_start(pdev, 0x0);
  1171. mmio_len = pci_resource_len(pdev, 0x0);
  1172. adapter->hw.mem_rang = (u32)mmio_len;
  1173. adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
  1174. if (!adapter->hw.hw_addr) {
  1175. err = -EIO;
  1176. goto err_ioremap;
  1177. }
  1178. atl2_setup_pcicmd(pdev);
  1179. netdev->netdev_ops = &atl2_netdev_ops;
  1180. atl2_set_ethtool_ops(netdev);
  1181. netdev->watchdog_timeo = 5 * HZ;
  1182. strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
  1183. netdev->mem_start = mmio_start;
  1184. netdev->mem_end = mmio_start + mmio_len;
  1185. adapter->bd_number = cards_found;
  1186. adapter->pci_using_64 = false;
  1187. /* setup the private structure */
  1188. err = atl2_sw_init(adapter);
  1189. if (err)
  1190. goto err_sw_init;
  1191. err = -EIO;
  1192. netdev->hw_features = NETIF_F_SG | NETIF_F_HW_VLAN_RX;
  1193. netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  1194. /* Init PHY as early as possible due to power saving issue */
  1195. atl2_phy_init(&adapter->hw);
  1196. /* reset the controller to
  1197. * put the device in a known good starting state */
  1198. if (atl2_reset_hw(&adapter->hw)) {
  1199. err = -EIO;
  1200. goto err_reset;
  1201. }
  1202. /* copy the MAC address out of the EEPROM */
  1203. atl2_read_mac_addr(&adapter->hw);
  1204. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  1205. if (!is_valid_ether_addr(netdev->dev_addr)) {
  1206. err = -EIO;
  1207. goto err_eeprom;
  1208. }
  1209. atl2_check_options(adapter);
  1210. init_timer(&adapter->watchdog_timer);
  1211. adapter->watchdog_timer.function = atl2_watchdog;
  1212. adapter->watchdog_timer.data = (unsigned long) adapter;
  1213. init_timer(&adapter->phy_config_timer);
  1214. adapter->phy_config_timer.function = atl2_phy_config;
  1215. adapter->phy_config_timer.data = (unsigned long) adapter;
  1216. INIT_WORK(&adapter->reset_task, atl2_reset_task);
  1217. INIT_WORK(&adapter->link_chg_task, atl2_link_chg_task);
  1218. strcpy(netdev->name, "eth%d"); /* ?? */
  1219. err = register_netdev(netdev);
  1220. if (err)
  1221. goto err_register;
  1222. /* assume we have no link for now */
  1223. netif_carrier_off(netdev);
  1224. netif_stop_queue(netdev);
  1225. cards_found++;
  1226. return 0;
  1227. err_reset:
  1228. err_register:
  1229. err_sw_init:
  1230. err_eeprom:
  1231. iounmap(adapter->hw.hw_addr);
  1232. err_ioremap:
  1233. free_netdev(netdev);
  1234. err_alloc_etherdev:
  1235. pci_release_regions(pdev);
  1236. err_pci_reg:
  1237. err_dma:
  1238. pci_disable_device(pdev);
  1239. return err;
  1240. }
  1241. /**
  1242. * atl2_remove - Device Removal Routine
  1243. * @pdev: PCI device information struct
  1244. *
  1245. * atl2_remove is called by the PCI subsystem to alert the driver
  1246. * that it should release a PCI device. The could be caused by a
  1247. * Hot-Plug event, or because the driver is going to be removed from
  1248. * memory.
  1249. */
  1250. /* FIXME: write the original MAC address back in case it was changed from a
  1251. * BIOS-set value, as in atl1 -- CHS */
  1252. static void atl2_remove(struct pci_dev *pdev)
  1253. {
  1254. struct net_device *netdev = pci_get_drvdata(pdev);
  1255. struct atl2_adapter *adapter = netdev_priv(netdev);
  1256. /* flush_scheduled work may reschedule our watchdog task, so
  1257. * explicitly disable watchdog tasks from being rescheduled */
  1258. set_bit(__ATL2_DOWN, &adapter->flags);
  1259. del_timer_sync(&adapter->watchdog_timer);
  1260. del_timer_sync(&adapter->phy_config_timer);
  1261. cancel_work_sync(&adapter->reset_task);
  1262. cancel_work_sync(&adapter->link_chg_task);
  1263. unregister_netdev(netdev);
  1264. atl2_force_ps(&adapter->hw);
  1265. iounmap(adapter->hw.hw_addr);
  1266. pci_release_regions(pdev);
  1267. free_netdev(netdev);
  1268. pci_disable_device(pdev);
  1269. }
  1270. static int atl2_suspend(struct pci_dev *pdev, pm_message_t state)
  1271. {
  1272. struct net_device *netdev = pci_get_drvdata(pdev);
  1273. struct atl2_adapter *adapter = netdev_priv(netdev);
  1274. struct atl2_hw *hw = &adapter->hw;
  1275. u16 speed, duplex;
  1276. u32 ctrl = 0;
  1277. u32 wufc = adapter->wol;
  1278. #ifdef CONFIG_PM
  1279. int retval = 0;
  1280. #endif
  1281. netif_device_detach(netdev);
  1282. if (netif_running(netdev)) {
  1283. WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
  1284. atl2_down(adapter);
  1285. }
  1286. #ifdef CONFIG_PM
  1287. retval = pci_save_state(pdev);
  1288. if (retval)
  1289. return retval;
  1290. #endif
  1291. atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
  1292. atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
  1293. if (ctrl & BMSR_LSTATUS)
  1294. wufc &= ~ATLX_WUFC_LNKC;
  1295. if (0 != (ctrl & BMSR_LSTATUS) && 0 != wufc) {
  1296. u32 ret_val;
  1297. /* get current link speed & duplex */
  1298. ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
  1299. if (ret_val) {
  1300. printk(KERN_DEBUG
  1301. "%s: get speed&duplex error while suspend\n",
  1302. atl2_driver_name);
  1303. goto wol_dis;
  1304. }
  1305. ctrl = 0;
  1306. /* turn on magic packet wol */
  1307. if (wufc & ATLX_WUFC_MAG)
  1308. ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
  1309. /* ignore Link Chg event when Link is up */
  1310. ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
  1311. /* Config MAC CTRL Register */
  1312. ctrl = MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
  1313. if (FULL_DUPLEX == adapter->link_duplex)
  1314. ctrl |= MAC_CTRL_DUPLX;
  1315. ctrl |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1316. ctrl |= (((u32)adapter->hw.preamble_len &
  1317. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1318. ctrl |= (((u32)(adapter->hw.retry_buf &
  1319. MAC_CTRL_HALF_LEFT_BUF_MASK)) <<
  1320. MAC_CTRL_HALF_LEFT_BUF_SHIFT);
  1321. if (wufc & ATLX_WUFC_MAG) {
  1322. /* magic packet maybe Broadcast&multicast&Unicast */
  1323. ctrl |= MAC_CTRL_BC_EN;
  1324. }
  1325. ATL2_WRITE_REG(hw, REG_MAC_CTRL, ctrl);
  1326. /* pcie patch */
  1327. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1328. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1329. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1330. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1331. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1332. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1333. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1334. goto suspend_exit;
  1335. }
  1336. if (0 == (ctrl&BMSR_LSTATUS) && 0 != (wufc&ATLX_WUFC_LNKC)) {
  1337. /* link is down, so only LINK CHG WOL event enable */
  1338. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  1339. ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
  1340. ATL2_WRITE_REG(hw, REG_MAC_CTRL, 0);
  1341. /* pcie patch */
  1342. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1343. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1344. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1345. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1346. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1347. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1348. hw->phy_configured = false; /* re-init PHY when resume */
  1349. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1350. goto suspend_exit;
  1351. }
  1352. wol_dis:
  1353. /* WOL disabled */
  1354. ATL2_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1355. /* pcie patch */
  1356. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1357. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1358. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1359. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1360. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1361. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1362. atl2_force_ps(hw);
  1363. hw->phy_configured = false; /* re-init PHY when resume */
  1364. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1365. suspend_exit:
  1366. if (netif_running(netdev))
  1367. atl2_free_irq(adapter);
  1368. pci_disable_device(pdev);
  1369. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1370. return 0;
  1371. }
  1372. #ifdef CONFIG_PM
  1373. static int atl2_resume(struct pci_dev *pdev)
  1374. {
  1375. struct net_device *netdev = pci_get_drvdata(pdev);
  1376. struct atl2_adapter *adapter = netdev_priv(netdev);
  1377. u32 err;
  1378. pci_set_power_state(pdev, PCI_D0);
  1379. pci_restore_state(pdev);
  1380. err = pci_enable_device(pdev);
  1381. if (err) {
  1382. printk(KERN_ERR
  1383. "atl2: Cannot enable PCI device from suspend\n");
  1384. return err;
  1385. }
  1386. pci_set_master(pdev);
  1387. ATL2_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
  1388. pci_enable_wake(pdev, PCI_D3hot, 0);
  1389. pci_enable_wake(pdev, PCI_D3cold, 0);
  1390. ATL2_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  1391. if (netif_running(netdev)) {
  1392. err = atl2_request_irq(adapter);
  1393. if (err)
  1394. return err;
  1395. }
  1396. atl2_reset_hw(&adapter->hw);
  1397. if (netif_running(netdev))
  1398. atl2_up(adapter);
  1399. netif_device_attach(netdev);
  1400. return 0;
  1401. }
  1402. #endif
  1403. static void atl2_shutdown(struct pci_dev *pdev)
  1404. {
  1405. atl2_suspend(pdev, PMSG_SUSPEND);
  1406. }
  1407. static struct pci_driver atl2_driver = {
  1408. .name = atl2_driver_name,
  1409. .id_table = atl2_pci_tbl,
  1410. .probe = atl2_probe,
  1411. .remove = atl2_remove,
  1412. /* Power Management Hooks */
  1413. .suspend = atl2_suspend,
  1414. #ifdef CONFIG_PM
  1415. .resume = atl2_resume,
  1416. #endif
  1417. .shutdown = atl2_shutdown,
  1418. };
  1419. /**
  1420. * atl2_init_module - Driver Registration Routine
  1421. *
  1422. * atl2_init_module is the first routine called when the driver is
  1423. * loaded. All it does is register with the PCI subsystem.
  1424. */
  1425. static int __init atl2_init_module(void)
  1426. {
  1427. printk(KERN_INFO "%s - version %s\n", atl2_driver_string,
  1428. atl2_driver_version);
  1429. printk(KERN_INFO "%s\n", atl2_copyright);
  1430. return pci_register_driver(&atl2_driver);
  1431. }
  1432. module_init(atl2_init_module);
  1433. /**
  1434. * atl2_exit_module - Driver Exit Cleanup Routine
  1435. *
  1436. * atl2_exit_module is called just before the driver is removed
  1437. * from memory.
  1438. */
  1439. static void __exit atl2_exit_module(void)
  1440. {
  1441. pci_unregister_driver(&atl2_driver);
  1442. }
  1443. module_exit(atl2_exit_module);
  1444. static void atl2_read_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
  1445. {
  1446. struct atl2_adapter *adapter = hw->back;
  1447. pci_read_config_word(adapter->pdev, reg, value);
  1448. }
  1449. static void atl2_write_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
  1450. {
  1451. struct atl2_adapter *adapter = hw->back;
  1452. pci_write_config_word(adapter->pdev, reg, *value);
  1453. }
  1454. static int atl2_get_settings(struct net_device *netdev,
  1455. struct ethtool_cmd *ecmd)
  1456. {
  1457. struct atl2_adapter *adapter = netdev_priv(netdev);
  1458. struct atl2_hw *hw = &adapter->hw;
  1459. ecmd->supported = (SUPPORTED_10baseT_Half |
  1460. SUPPORTED_10baseT_Full |
  1461. SUPPORTED_100baseT_Half |
  1462. SUPPORTED_100baseT_Full |
  1463. SUPPORTED_Autoneg |
  1464. SUPPORTED_TP);
  1465. ecmd->advertising = ADVERTISED_TP;
  1466. ecmd->advertising |= ADVERTISED_Autoneg;
  1467. ecmd->advertising |= hw->autoneg_advertised;
  1468. ecmd->port = PORT_TP;
  1469. ecmd->phy_address = 0;
  1470. ecmd->transceiver = XCVR_INTERNAL;
  1471. if (adapter->link_speed != SPEED_0) {
  1472. ethtool_cmd_speed_set(ecmd, adapter->link_speed);
  1473. if (adapter->link_duplex == FULL_DUPLEX)
  1474. ecmd->duplex = DUPLEX_FULL;
  1475. else
  1476. ecmd->duplex = DUPLEX_HALF;
  1477. } else {
  1478. ethtool_cmd_speed_set(ecmd, -1);
  1479. ecmd->duplex = -1;
  1480. }
  1481. ecmd->autoneg = AUTONEG_ENABLE;
  1482. return 0;
  1483. }
  1484. static int atl2_set_settings(struct net_device *netdev,
  1485. struct ethtool_cmd *ecmd)
  1486. {
  1487. struct atl2_adapter *adapter = netdev_priv(netdev);
  1488. struct atl2_hw *hw = &adapter->hw;
  1489. while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
  1490. msleep(1);
  1491. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1492. #define MY_ADV_MASK (ADVERTISE_10_HALF | \
  1493. ADVERTISE_10_FULL | \
  1494. ADVERTISE_100_HALF| \
  1495. ADVERTISE_100_FULL)
  1496. if ((ecmd->advertising & MY_ADV_MASK) == MY_ADV_MASK) {
  1497. hw->MediaType = MEDIA_TYPE_AUTO_SENSOR;
  1498. hw->autoneg_advertised = MY_ADV_MASK;
  1499. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1500. ADVERTISE_100_FULL) {
  1501. hw->MediaType = MEDIA_TYPE_100M_FULL;
  1502. hw->autoneg_advertised = ADVERTISE_100_FULL;
  1503. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1504. ADVERTISE_100_HALF) {
  1505. hw->MediaType = MEDIA_TYPE_100M_HALF;
  1506. hw->autoneg_advertised = ADVERTISE_100_HALF;
  1507. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1508. ADVERTISE_10_FULL) {
  1509. hw->MediaType = MEDIA_TYPE_10M_FULL;
  1510. hw->autoneg_advertised = ADVERTISE_10_FULL;
  1511. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1512. ADVERTISE_10_HALF) {
  1513. hw->MediaType = MEDIA_TYPE_10M_HALF;
  1514. hw->autoneg_advertised = ADVERTISE_10_HALF;
  1515. } else {
  1516. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1517. return -EINVAL;
  1518. }
  1519. ecmd->advertising = hw->autoneg_advertised |
  1520. ADVERTISED_TP | ADVERTISED_Autoneg;
  1521. } else {
  1522. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1523. return -EINVAL;
  1524. }
  1525. /* reset the link */
  1526. if (netif_running(adapter->netdev)) {
  1527. atl2_down(adapter);
  1528. atl2_up(adapter);
  1529. } else
  1530. atl2_reset_hw(&adapter->hw);
  1531. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1532. return 0;
  1533. }
  1534. static u32 atl2_get_msglevel(struct net_device *netdev)
  1535. {
  1536. return 0;
  1537. }
  1538. /*
  1539. * It's sane for this to be empty, but we might want to take advantage of this.
  1540. */
  1541. static void atl2_set_msglevel(struct net_device *netdev, u32 data)
  1542. {
  1543. }
  1544. static int atl2_get_regs_len(struct net_device *netdev)
  1545. {
  1546. #define ATL2_REGS_LEN 42
  1547. return sizeof(u32) * ATL2_REGS_LEN;
  1548. }
  1549. static void atl2_get_regs(struct net_device *netdev,
  1550. struct ethtool_regs *regs, void *p)
  1551. {
  1552. struct atl2_adapter *adapter = netdev_priv(netdev);
  1553. struct atl2_hw *hw = &adapter->hw;
  1554. u32 *regs_buff = p;
  1555. u16 phy_data;
  1556. memset(p, 0, sizeof(u32) * ATL2_REGS_LEN);
  1557. regs->version = (1 << 24) | (hw->revision_id << 16) | hw->device_id;
  1558. regs_buff[0] = ATL2_READ_REG(hw, REG_VPD_CAP);
  1559. regs_buff[1] = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  1560. regs_buff[2] = ATL2_READ_REG(hw, REG_SPI_FLASH_CONFIG);
  1561. regs_buff[3] = ATL2_READ_REG(hw, REG_TWSI_CTRL);
  1562. regs_buff[4] = ATL2_READ_REG(hw, REG_PCIE_DEV_MISC_CTRL);
  1563. regs_buff[5] = ATL2_READ_REG(hw, REG_MASTER_CTRL);
  1564. regs_buff[6] = ATL2_READ_REG(hw, REG_MANUAL_TIMER_INIT);
  1565. regs_buff[7] = ATL2_READ_REG(hw, REG_IRQ_MODU_TIMER_INIT);
  1566. regs_buff[8] = ATL2_READ_REG(hw, REG_PHY_ENABLE);
  1567. regs_buff[9] = ATL2_READ_REG(hw, REG_CMBDISDMA_TIMER);
  1568. regs_buff[10] = ATL2_READ_REG(hw, REG_IDLE_STATUS);
  1569. regs_buff[11] = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  1570. regs_buff[12] = ATL2_READ_REG(hw, REG_SERDES_LOCK);
  1571. regs_buff[13] = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1572. regs_buff[14] = ATL2_READ_REG(hw, REG_MAC_IPG_IFG);
  1573. regs_buff[15] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
  1574. regs_buff[16] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR+4);
  1575. regs_buff[17] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE);
  1576. regs_buff[18] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE+4);
  1577. regs_buff[19] = ATL2_READ_REG(hw, REG_MAC_HALF_DUPLX_CTRL);
  1578. regs_buff[20] = ATL2_READ_REG(hw, REG_MTU);
  1579. regs_buff[21] = ATL2_READ_REG(hw, REG_WOL_CTRL);
  1580. regs_buff[22] = ATL2_READ_REG(hw, REG_SRAM_TXRAM_END);
  1581. regs_buff[23] = ATL2_READ_REG(hw, REG_DESC_BASE_ADDR_HI);
  1582. regs_buff[24] = ATL2_READ_REG(hw, REG_TXD_BASE_ADDR_LO);
  1583. regs_buff[25] = ATL2_READ_REG(hw, REG_TXD_MEM_SIZE);
  1584. regs_buff[26] = ATL2_READ_REG(hw, REG_TXS_BASE_ADDR_LO);
  1585. regs_buff[27] = ATL2_READ_REG(hw, REG_TXS_MEM_SIZE);
  1586. regs_buff[28] = ATL2_READ_REG(hw, REG_RXD_BASE_ADDR_LO);
  1587. regs_buff[29] = ATL2_READ_REG(hw, REG_RXD_BUF_NUM);
  1588. regs_buff[30] = ATL2_READ_REG(hw, REG_DMAR);
  1589. regs_buff[31] = ATL2_READ_REG(hw, REG_TX_CUT_THRESH);
  1590. regs_buff[32] = ATL2_READ_REG(hw, REG_DMAW);
  1591. regs_buff[33] = ATL2_READ_REG(hw, REG_PAUSE_ON_TH);
  1592. regs_buff[34] = ATL2_READ_REG(hw, REG_PAUSE_OFF_TH);
  1593. regs_buff[35] = ATL2_READ_REG(hw, REG_MB_TXD_WR_IDX);
  1594. regs_buff[36] = ATL2_READ_REG(hw, REG_MB_RXD_RD_IDX);
  1595. regs_buff[38] = ATL2_READ_REG(hw, REG_ISR);
  1596. regs_buff[39] = ATL2_READ_REG(hw, REG_IMR);
  1597. atl2_read_phy_reg(hw, MII_BMCR, &phy_data);
  1598. regs_buff[40] = (u32)phy_data;
  1599. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  1600. regs_buff[41] = (u32)phy_data;
  1601. }
  1602. static int atl2_get_eeprom_len(struct net_device *netdev)
  1603. {
  1604. struct atl2_adapter *adapter = netdev_priv(netdev);
  1605. if (!atl2_check_eeprom_exist(&adapter->hw))
  1606. return 512;
  1607. else
  1608. return 0;
  1609. }
  1610. static int atl2_get_eeprom(struct net_device *netdev,
  1611. struct ethtool_eeprom *eeprom, u8 *bytes)
  1612. {
  1613. struct atl2_adapter *adapter = netdev_priv(netdev);
  1614. struct atl2_hw *hw = &adapter->hw;
  1615. u32 *eeprom_buff;
  1616. int first_dword, last_dword;
  1617. int ret_val = 0;
  1618. int i;
  1619. if (eeprom->len == 0)
  1620. return -EINVAL;
  1621. if (atl2_check_eeprom_exist(hw))
  1622. return -EINVAL;
  1623. eeprom->magic = hw->vendor_id | (hw->device_id << 16);
  1624. first_dword = eeprom->offset >> 2;
  1625. last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
  1626. eeprom_buff = kmalloc(sizeof(u32) * (last_dword - first_dword + 1),
  1627. GFP_KERNEL);
  1628. if (!eeprom_buff)
  1629. return -ENOMEM;
  1630. for (i = first_dword; i < last_dword; i++) {
  1631. if (!atl2_read_eeprom(hw, i*4, &(eeprom_buff[i-first_dword]))) {
  1632. ret_val = -EIO;
  1633. goto free;
  1634. }
  1635. }
  1636. memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 3),
  1637. eeprom->len);
  1638. free:
  1639. kfree(eeprom_buff);
  1640. return ret_val;
  1641. }
  1642. static int atl2_set_eeprom(struct net_device *netdev,
  1643. struct ethtool_eeprom *eeprom, u8 *bytes)
  1644. {
  1645. struct atl2_adapter *adapter = netdev_priv(netdev);
  1646. struct atl2_hw *hw = &adapter->hw;
  1647. u32 *eeprom_buff;
  1648. u32 *ptr;
  1649. int max_len, first_dword, last_dword, ret_val = 0;
  1650. int i;
  1651. if (eeprom->len == 0)
  1652. return -EOPNOTSUPP;
  1653. if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
  1654. return -EFAULT;
  1655. max_len = 512;
  1656. first_dword = eeprom->offset >> 2;
  1657. last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
  1658. eeprom_buff = kmalloc(max_len, GFP_KERNEL);
  1659. if (!eeprom_buff)
  1660. return -ENOMEM;
  1661. ptr = eeprom_buff;
  1662. if (eeprom->offset & 3) {
  1663. /* need read/modify/write of first changed EEPROM word */
  1664. /* only the second byte of the word is being modified */
  1665. if (!atl2_read_eeprom(hw, first_dword*4, &(eeprom_buff[0]))) {
  1666. ret_val = -EIO;
  1667. goto out;
  1668. }
  1669. ptr++;
  1670. }
  1671. if (((eeprom->offset + eeprom->len) & 3)) {
  1672. /*
  1673. * need read/modify/write of last changed EEPROM word
  1674. * only the first byte of the word is being modified
  1675. */
  1676. if (!atl2_read_eeprom(hw, last_dword * 4,
  1677. &(eeprom_buff[last_dword - first_dword]))) {
  1678. ret_val = -EIO;
  1679. goto out;
  1680. }
  1681. }
  1682. /* Device's eeprom is always little-endian, word addressable */
  1683. memcpy(ptr, bytes, eeprom->len);
  1684. for (i = 0; i < last_dword - first_dword + 1; i++) {
  1685. if (!atl2_write_eeprom(hw, ((first_dword+i)*4), eeprom_buff[i])) {
  1686. ret_val = -EIO;
  1687. goto out;
  1688. }
  1689. }
  1690. out:
  1691. kfree(eeprom_buff);
  1692. return ret_val;
  1693. }
  1694. static void atl2_get_drvinfo(struct net_device *netdev,
  1695. struct ethtool_drvinfo *drvinfo)
  1696. {
  1697. struct atl2_adapter *adapter = netdev_priv(netdev);
  1698. strlcpy(drvinfo->driver, atl2_driver_name, sizeof(drvinfo->driver));
  1699. strlcpy(drvinfo->version, atl2_driver_version,
  1700. sizeof(drvinfo->version));
  1701. strlcpy(drvinfo->fw_version, "L2", sizeof(drvinfo->fw_version));
  1702. strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
  1703. sizeof(drvinfo->bus_info));
  1704. drvinfo->n_stats = 0;
  1705. drvinfo->testinfo_len = 0;
  1706. drvinfo->regdump_len = atl2_get_regs_len(netdev);
  1707. drvinfo->eedump_len = atl2_get_eeprom_len(netdev);
  1708. }
  1709. static void atl2_get_wol(struct net_device *netdev,
  1710. struct ethtool_wolinfo *wol)
  1711. {
  1712. struct atl2_adapter *adapter = netdev_priv(netdev);
  1713. wol->supported = WAKE_MAGIC;
  1714. wol->wolopts = 0;
  1715. if (adapter->wol & ATLX_WUFC_EX)
  1716. wol->wolopts |= WAKE_UCAST;
  1717. if (adapter->wol & ATLX_WUFC_MC)
  1718. wol->wolopts |= WAKE_MCAST;
  1719. if (adapter->wol & ATLX_WUFC_BC)
  1720. wol->wolopts |= WAKE_BCAST;
  1721. if (adapter->wol & ATLX_WUFC_MAG)
  1722. wol->wolopts |= WAKE_MAGIC;
  1723. if (adapter->wol & ATLX_WUFC_LNKC)
  1724. wol->wolopts |= WAKE_PHY;
  1725. }
  1726. static int atl2_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
  1727. {
  1728. struct atl2_adapter *adapter = netdev_priv(netdev);
  1729. if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
  1730. return -EOPNOTSUPP;
  1731. if (wol->wolopts & (WAKE_UCAST | WAKE_BCAST | WAKE_MCAST))
  1732. return -EOPNOTSUPP;
  1733. /* these settings will always override what we currently have */
  1734. adapter->wol = 0;
  1735. if (wol->wolopts & WAKE_MAGIC)
  1736. adapter->wol |= ATLX_WUFC_MAG;
  1737. if (wol->wolopts & WAKE_PHY)
  1738. adapter->wol |= ATLX_WUFC_LNKC;
  1739. return 0;
  1740. }
  1741. static int atl2_nway_reset(struct net_device *netdev)
  1742. {
  1743. struct atl2_adapter *adapter = netdev_priv(netdev);
  1744. if (netif_running(netdev))
  1745. atl2_reinit_locked(adapter);
  1746. return 0;
  1747. }
  1748. static const struct ethtool_ops atl2_ethtool_ops = {
  1749. .get_settings = atl2_get_settings,
  1750. .set_settings = atl2_set_settings,
  1751. .get_drvinfo = atl2_get_drvinfo,
  1752. .get_regs_len = atl2_get_regs_len,
  1753. .get_regs = atl2_get_regs,
  1754. .get_wol = atl2_get_wol,
  1755. .set_wol = atl2_set_wol,
  1756. .get_msglevel = atl2_get_msglevel,
  1757. .set_msglevel = atl2_set_msglevel,
  1758. .nway_reset = atl2_nway_reset,
  1759. .get_link = ethtool_op_get_link,
  1760. .get_eeprom_len = atl2_get_eeprom_len,
  1761. .get_eeprom = atl2_get_eeprom,
  1762. .set_eeprom = atl2_set_eeprom,
  1763. };
  1764. static void atl2_set_ethtool_ops(struct net_device *netdev)
  1765. {
  1766. SET_ETHTOOL_OPS(netdev, &atl2_ethtool_ops);
  1767. }
  1768. #define LBYTESWAP(a) ((((a) & 0x00ff00ff) << 8) | \
  1769. (((a) & 0xff00ff00) >> 8))
  1770. #define LONGSWAP(a) ((LBYTESWAP(a) << 16) | (LBYTESWAP(a) >> 16))
  1771. #define SHORTSWAP(a) (((a) << 8) | ((a) >> 8))
  1772. /*
  1773. * Reset the transmit and receive units; mask and clear all interrupts.
  1774. *
  1775. * hw - Struct containing variables accessed by shared code
  1776. * return : 0 or idle status (if error)
  1777. */
  1778. static s32 atl2_reset_hw(struct atl2_hw *hw)
  1779. {
  1780. u32 icr;
  1781. u16 pci_cfg_cmd_word;
  1782. int i;
  1783. /* Workaround for PCI problem when BIOS sets MMRBC incorrectly. */
  1784. atl2_read_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
  1785. if ((pci_cfg_cmd_word &
  1786. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) !=
  1787. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) {
  1788. pci_cfg_cmd_word |=
  1789. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER);
  1790. atl2_write_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
  1791. }
  1792. /* Clear Interrupt mask to stop board from generating
  1793. * interrupts & Clear any pending interrupt events
  1794. */
  1795. /* FIXME */
  1796. /* ATL2_WRITE_REG(hw, REG_IMR, 0); */
  1797. /* ATL2_WRITE_REG(hw, REG_ISR, 0xffffffff); */
  1798. /* Issue Soft Reset to the MAC. This will reset the chip's
  1799. * transmit, receive, DMA. It will not effect
  1800. * the current PCI configuration. The global reset bit is self-
  1801. * clearing, and should clear within a microsecond.
  1802. */
  1803. ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_SOFT_RST);
  1804. wmb();
  1805. msleep(1); /* delay about 1ms */
  1806. /* Wait at least 10ms for All module to be Idle */
  1807. for (i = 0; i < 10; i++) {
  1808. icr = ATL2_READ_REG(hw, REG_IDLE_STATUS);
  1809. if (!icr)
  1810. break;
  1811. msleep(1); /* delay 1 ms */
  1812. cpu_relax();
  1813. }
  1814. if (icr)
  1815. return icr;
  1816. return 0;
  1817. }
  1818. #define CUSTOM_SPI_CS_SETUP 2
  1819. #define CUSTOM_SPI_CLK_HI 2
  1820. #define CUSTOM_SPI_CLK_LO 2
  1821. #define CUSTOM_SPI_CS_HOLD 2
  1822. #define CUSTOM_SPI_CS_HI 3
  1823. static struct atl2_spi_flash_dev flash_table[] =
  1824. {
  1825. /* MFR WRSR READ PROGRAM WREN WRDI RDSR RDID SECTOR_ERASE CHIP_ERASE */
  1826. {"Atmel", 0x0, 0x03, 0x02, 0x06, 0x04, 0x05, 0x15, 0x52, 0x62 },
  1827. {"SST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0x90, 0x20, 0x60 },
  1828. {"ST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0xAB, 0xD8, 0xC7 },
  1829. };
  1830. static bool atl2_spi_read(struct atl2_hw *hw, u32 addr, u32 *buf)
  1831. {
  1832. int i;
  1833. u32 value;
  1834. ATL2_WRITE_REG(hw, REG_SPI_DATA, 0);
  1835. ATL2_WRITE_REG(hw, REG_SPI_ADDR, addr);
  1836. value = SPI_FLASH_CTRL_WAIT_READY |
  1837. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  1838. SPI_FLASH_CTRL_CS_SETUP_SHIFT |
  1839. (CUSTOM_SPI_CLK_HI & SPI_FLASH_CTRL_CLK_HI_MASK) <<
  1840. SPI_FLASH_CTRL_CLK_HI_SHIFT |
  1841. (CUSTOM_SPI_CLK_LO & SPI_FLASH_CTRL_CLK_LO_MASK) <<
  1842. SPI_FLASH_CTRL_CLK_LO_SHIFT |
  1843. (CUSTOM_SPI_CS_HOLD & SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  1844. SPI_FLASH_CTRL_CS_HOLD_SHIFT |
  1845. (CUSTOM_SPI_CS_HI & SPI_FLASH_CTRL_CS_HI_MASK) <<
  1846. SPI_FLASH_CTRL_CS_HI_SHIFT |
  1847. (0x1 & SPI_FLASH_CTRL_INS_MASK) << SPI_FLASH_CTRL_INS_SHIFT;
  1848. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  1849. value |= SPI_FLASH_CTRL_START;
  1850. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  1851. for (i = 0; i < 10; i++) {
  1852. msleep(1);
  1853. value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  1854. if (!(value & SPI_FLASH_CTRL_START))
  1855. break;
  1856. }
  1857. if (value & SPI_FLASH_CTRL_START)
  1858. return false;
  1859. *buf = ATL2_READ_REG(hw, REG_SPI_DATA);
  1860. return true;
  1861. }
  1862. /*
  1863. * get_permanent_address
  1864. * return 0 if get valid mac address,
  1865. */
  1866. static int get_permanent_address(struct atl2_hw *hw)
  1867. {
  1868. u32 Addr[2];
  1869. u32 i, Control;
  1870. u16 Register;
  1871. u8 EthAddr[ETH_ALEN];
  1872. bool KeyValid;
  1873. if (is_valid_ether_addr(hw->perm_mac_addr))
  1874. return 0;
  1875. Addr[0] = 0;
  1876. Addr[1] = 0;
  1877. if (!atl2_check_eeprom_exist(hw)) { /* eeprom exists */
  1878. Register = 0;
  1879. KeyValid = false;
  1880. /* Read out all EEPROM content */
  1881. i = 0;
  1882. while (1) {
  1883. if (atl2_read_eeprom(hw, i + 0x100, &Control)) {
  1884. if (KeyValid) {
  1885. if (Register == REG_MAC_STA_ADDR)
  1886. Addr[0] = Control;
  1887. else if (Register ==
  1888. (REG_MAC_STA_ADDR + 4))
  1889. Addr[1] = Control;
  1890. KeyValid = false;
  1891. } else if ((Control & 0xff) == 0x5A) {
  1892. KeyValid = true;
  1893. Register = (u16) (Control >> 16);
  1894. } else {
  1895. /* assume data end while encount an invalid KEYWORD */
  1896. break;
  1897. }
  1898. } else {
  1899. break; /* read error */
  1900. }
  1901. i += 4;
  1902. }
  1903. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1904. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
  1905. if (is_valid_ether_addr(EthAddr)) {
  1906. memcpy(hw->perm_mac_addr, EthAddr, ETH_ALEN);
  1907. return 0;
  1908. }
  1909. return 1;
  1910. }
  1911. /* see if SPI flash exists? */
  1912. Addr[0] = 0;
  1913. Addr[1] = 0;
  1914. Register = 0;
  1915. KeyValid = false;
  1916. i = 0;
  1917. while (1) {
  1918. if (atl2_spi_read(hw, i + 0x1f000, &Control)) {
  1919. if (KeyValid) {
  1920. if (Register == REG_MAC_STA_ADDR)
  1921. Addr[0] = Control;
  1922. else if (Register == (REG_MAC_STA_ADDR + 4))
  1923. Addr[1] = Control;
  1924. KeyValid = false;
  1925. } else if ((Control & 0xff) == 0x5A) {
  1926. KeyValid = true;
  1927. Register = (u16) (Control >> 16);
  1928. } else {
  1929. break; /* data end */
  1930. }
  1931. } else {
  1932. break; /* read error */
  1933. }
  1934. i += 4;
  1935. }
  1936. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1937. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *)&Addr[1]);
  1938. if (is_valid_ether_addr(EthAddr)) {
  1939. memcpy(hw->perm_mac_addr, EthAddr, ETH_ALEN);
  1940. return 0;
  1941. }
  1942. /* maybe MAC-address is from BIOS */
  1943. Addr[0] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
  1944. Addr[1] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR + 4);
  1945. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1946. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
  1947. if (is_valid_ether_addr(EthAddr)) {
  1948. memcpy(hw->perm_mac_addr, EthAddr, ETH_ALEN);
  1949. return 0;
  1950. }
  1951. return 1;
  1952. }
  1953. /*
  1954. * Reads the adapter's MAC address from the EEPROM
  1955. *
  1956. * hw - Struct containing variables accessed by shared code
  1957. */
  1958. static s32 atl2_read_mac_addr(struct atl2_hw *hw)
  1959. {
  1960. if (get_permanent_address(hw)) {
  1961. /* for test */
  1962. /* FIXME: shouldn't we use eth_random_addr() here? */
  1963. hw->perm_mac_addr[0] = 0x00;
  1964. hw->perm_mac_addr[1] = 0x13;
  1965. hw->perm_mac_addr[2] = 0x74;
  1966. hw->perm_mac_addr[3] = 0x00;
  1967. hw->perm_mac_addr[4] = 0x5c;
  1968. hw->perm_mac_addr[5] = 0x38;
  1969. }
  1970. memcpy(hw->mac_addr, hw->perm_mac_addr, ETH_ALEN);
  1971. return 0;
  1972. }
  1973. /*
  1974. * Hashes an address to determine its location in the multicast table
  1975. *
  1976. * hw - Struct containing variables accessed by shared code
  1977. * mc_addr - the multicast address to hash
  1978. *
  1979. * atl2_hash_mc_addr
  1980. * purpose
  1981. * set hash value for a multicast address
  1982. * hash calcu processing :
  1983. * 1. calcu 32bit CRC for multicast address
  1984. * 2. reverse crc with MSB to LSB
  1985. */
  1986. static u32 atl2_hash_mc_addr(struct atl2_hw *hw, u8 *mc_addr)
  1987. {
  1988. u32 crc32, value;
  1989. int i;
  1990. value = 0;
  1991. crc32 = ether_crc_le(6, mc_addr);
  1992. for (i = 0; i < 32; i++)
  1993. value |= (((crc32 >> i) & 1) << (31 - i));
  1994. return value;
  1995. }
  1996. /*
  1997. * Sets the bit in the multicast table corresponding to the hash value.
  1998. *
  1999. * hw - Struct containing variables accessed by shared code
  2000. * hash_value - Multicast address hash value
  2001. */
  2002. static void atl2_hash_set(struct atl2_hw *hw, u32 hash_value)
  2003. {
  2004. u32 hash_bit, hash_reg;
  2005. u32 mta;
  2006. /* The HASH Table is a register array of 2 32-bit registers.
  2007. * It is treated like an array of 64 bits. We want to set
  2008. * bit BitArray[hash_value]. So we figure out what register
  2009. * the bit is in, read it, OR in the new bit, then write
  2010. * back the new value. The register is determined by the
  2011. * upper 7 bits of the hash value and the bit within that
  2012. * register are determined by the lower 5 bits of the value.
  2013. */
  2014. hash_reg = (hash_value >> 31) & 0x1;
  2015. hash_bit = (hash_value >> 26) & 0x1F;
  2016. mta = ATL2_READ_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg);
  2017. mta |= (1 << hash_bit);
  2018. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg, mta);
  2019. }
  2020. /*
  2021. * atl2_init_pcie - init PCIE module
  2022. */
  2023. static void atl2_init_pcie(struct atl2_hw *hw)
  2024. {
  2025. u32 value;
  2026. value = LTSSM_TEST_MODE_DEF;
  2027. ATL2_WRITE_REG(hw, REG_LTSSM_TEST_MODE, value);
  2028. value = PCIE_DLL_TX_CTRL1_DEF;
  2029. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, value);
  2030. }
  2031. static void atl2_init_flash_opcode(struct atl2_hw *hw)
  2032. {
  2033. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  2034. hw->flash_vendor = 0; /* ATMEL */
  2035. /* Init OP table */
  2036. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_PROGRAM,
  2037. flash_table[hw->flash_vendor].cmdPROGRAM);
  2038. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_SC_ERASE,
  2039. flash_table[hw->flash_vendor].cmdSECTOR_ERASE);
  2040. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_CHIP_ERASE,
  2041. flash_table[hw->flash_vendor].cmdCHIP_ERASE);
  2042. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDID,
  2043. flash_table[hw->flash_vendor].cmdRDID);
  2044. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WREN,
  2045. flash_table[hw->flash_vendor].cmdWREN);
  2046. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDSR,
  2047. flash_table[hw->flash_vendor].cmdRDSR);
  2048. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WRSR,
  2049. flash_table[hw->flash_vendor].cmdWRSR);
  2050. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_READ,
  2051. flash_table[hw->flash_vendor].cmdREAD);
  2052. }
  2053. /********************************************************************
  2054. * Performs basic configuration of the adapter.
  2055. *
  2056. * hw - Struct containing variables accessed by shared code
  2057. * Assumes that the controller has previously been reset and is in a
  2058. * post-reset uninitialized state. Initializes multicast table,
  2059. * and Calls routines to setup link
  2060. * Leaves the transmit and receive units disabled and uninitialized.
  2061. ********************************************************************/
  2062. static s32 atl2_init_hw(struct atl2_hw *hw)
  2063. {
  2064. u32 ret_val = 0;
  2065. atl2_init_pcie(hw);
  2066. /* Zero out the Multicast HASH table */
  2067. /* clear the old settings from the multicast hash table */
  2068. ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  2069. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  2070. atl2_init_flash_opcode(hw);
  2071. ret_val = atl2_phy_init(hw);
  2072. return ret_val;
  2073. }
  2074. /*
  2075. * Detects the current speed and duplex settings of the hardware.
  2076. *
  2077. * hw - Struct containing variables accessed by shared code
  2078. * speed - Speed of the connection
  2079. * duplex - Duplex setting of the connection
  2080. */
  2081. static s32 atl2_get_speed_and_duplex(struct atl2_hw *hw, u16 *speed,
  2082. u16 *duplex)
  2083. {
  2084. s32 ret_val;
  2085. u16 phy_data;
  2086. /* Read PHY Specific Status Register (17) */
  2087. ret_val = atl2_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  2088. if (ret_val)
  2089. return ret_val;
  2090. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  2091. return ATLX_ERR_PHY_RES;
  2092. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  2093. case MII_ATLX_PSSR_100MBS:
  2094. *speed = SPEED_100;
  2095. break;
  2096. case MII_ATLX_PSSR_10MBS:
  2097. *speed = SPEED_10;
  2098. break;
  2099. default:
  2100. return ATLX_ERR_PHY_SPEED;
  2101. break;
  2102. }
  2103. if (phy_data & MII_ATLX_PSSR_DPLX)
  2104. *duplex = FULL_DUPLEX;
  2105. else
  2106. *duplex = HALF_DUPLEX;
  2107. return 0;
  2108. }
  2109. /*
  2110. * Reads the value from a PHY register
  2111. * hw - Struct containing variables accessed by shared code
  2112. * reg_addr - address of the PHY register to read
  2113. */
  2114. static s32 atl2_read_phy_reg(struct atl2_hw *hw, u16 reg_addr, u16 *phy_data)
  2115. {
  2116. u32 val;
  2117. int i;
  2118. val = ((u32)(reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  2119. MDIO_START |
  2120. MDIO_SUP_PREAMBLE |
  2121. MDIO_RW |
  2122. MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  2123. ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
  2124. wmb();
  2125. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  2126. udelay(2);
  2127. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2128. if (!(val & (MDIO_START | MDIO_BUSY)))
  2129. break;
  2130. wmb();
  2131. }
  2132. if (!(val & (MDIO_START | MDIO_BUSY))) {
  2133. *phy_data = (u16)val;
  2134. return 0;
  2135. }
  2136. return ATLX_ERR_PHY;
  2137. }
  2138. /*
  2139. * Writes a value to a PHY register
  2140. * hw - Struct containing variables accessed by shared code
  2141. * reg_addr - address of the PHY register to write
  2142. * data - data to write to the PHY
  2143. */
  2144. static s32 atl2_write_phy_reg(struct atl2_hw *hw, u32 reg_addr, u16 phy_data)
  2145. {
  2146. int i;
  2147. u32 val;
  2148. val = ((u32)(phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  2149. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  2150. MDIO_SUP_PREAMBLE |
  2151. MDIO_START |
  2152. MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  2153. ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
  2154. wmb();
  2155. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  2156. udelay(2);
  2157. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2158. if (!(val & (MDIO_START | MDIO_BUSY)))
  2159. break;
  2160. wmb();
  2161. }
  2162. if (!(val & (MDIO_START | MDIO_BUSY)))
  2163. return 0;
  2164. return ATLX_ERR_PHY;
  2165. }
  2166. /*
  2167. * Configures PHY autoneg and flow control advertisement settings
  2168. *
  2169. * hw - Struct containing variables accessed by shared code
  2170. */
  2171. static s32 atl2_phy_setup_autoneg_adv(struct atl2_hw *hw)
  2172. {
  2173. s32 ret_val;
  2174. s16 mii_autoneg_adv_reg;
  2175. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  2176. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  2177. /* Need to parse autoneg_advertised and set up
  2178. * the appropriate PHY registers. First we will parse for
  2179. * autoneg_advertised software override. Since we can advertise
  2180. * a plethora of combinations, we need to check each bit
  2181. * individually.
  2182. */
  2183. /* First we clear all the 10/100 mb speed bits in the Auto-Neg
  2184. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  2185. * the 1000Base-T Control Register (Address 9). */
  2186. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  2187. /* Need to parse MediaType and setup the
  2188. * appropriate PHY registers. */
  2189. switch (hw->MediaType) {
  2190. case MEDIA_TYPE_AUTO_SENSOR:
  2191. mii_autoneg_adv_reg |=
  2192. (MII_AR_10T_HD_CAPS |
  2193. MII_AR_10T_FD_CAPS |
  2194. MII_AR_100TX_HD_CAPS|
  2195. MII_AR_100TX_FD_CAPS);
  2196. hw->autoneg_advertised =
  2197. ADVERTISE_10_HALF |
  2198. ADVERTISE_10_FULL |
  2199. ADVERTISE_100_HALF|
  2200. ADVERTISE_100_FULL;
  2201. break;
  2202. case MEDIA_TYPE_100M_FULL:
  2203. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  2204. hw->autoneg_advertised = ADVERTISE_100_FULL;
  2205. break;
  2206. case MEDIA_TYPE_100M_HALF:
  2207. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  2208. hw->autoneg_advertised = ADVERTISE_100_HALF;
  2209. break;
  2210. case MEDIA_TYPE_10M_FULL:
  2211. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  2212. hw->autoneg_advertised = ADVERTISE_10_FULL;
  2213. break;
  2214. default:
  2215. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  2216. hw->autoneg_advertised = ADVERTISE_10_HALF;
  2217. break;
  2218. }
  2219. /* flow control fixed to enable all */
  2220. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  2221. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  2222. ret_val = atl2_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  2223. if (ret_val)
  2224. return ret_val;
  2225. return 0;
  2226. }
  2227. /*
  2228. * Resets the PHY and make all config validate
  2229. *
  2230. * hw - Struct containing variables accessed by shared code
  2231. *
  2232. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  2233. */
  2234. static s32 atl2_phy_commit(struct atl2_hw *hw)
  2235. {
  2236. s32 ret_val;
  2237. u16 phy_data;
  2238. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG;
  2239. ret_val = atl2_write_phy_reg(hw, MII_BMCR, phy_data);
  2240. if (ret_val) {
  2241. u32 val;
  2242. int i;
  2243. /* pcie serdes link may be down ! */
  2244. for (i = 0; i < 25; i++) {
  2245. msleep(1);
  2246. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2247. if (!(val & (MDIO_START | MDIO_BUSY)))
  2248. break;
  2249. }
  2250. if (0 != (val & (MDIO_START | MDIO_BUSY))) {
  2251. printk(KERN_ERR "atl2: PCIe link down for at least 25ms !\n");
  2252. return ret_val;
  2253. }
  2254. }
  2255. return 0;
  2256. }
  2257. static s32 atl2_phy_init(struct atl2_hw *hw)
  2258. {
  2259. s32 ret_val;
  2260. u16 phy_val;
  2261. if (hw->phy_configured)
  2262. return 0;
  2263. /* Enable PHY */
  2264. ATL2_WRITE_REGW(hw, REG_PHY_ENABLE, 1);
  2265. ATL2_WRITE_FLUSH(hw);
  2266. msleep(1);
  2267. /* check if the PHY is in powersaving mode */
  2268. atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
  2269. atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
  2270. /* 024E / 124E 0r 0274 / 1274 ? */
  2271. if (phy_val & 0x1000) {
  2272. phy_val &= ~0x1000;
  2273. atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val);
  2274. }
  2275. msleep(1);
  2276. /*Enable PHY LinkChange Interrupt */
  2277. ret_val = atl2_write_phy_reg(hw, 18, 0xC00);
  2278. if (ret_val)
  2279. return ret_val;
  2280. /* setup AutoNeg parameters */
  2281. ret_val = atl2_phy_setup_autoneg_adv(hw);
  2282. if (ret_val)
  2283. return ret_val;
  2284. /* SW.Reset & En-Auto-Neg to restart Auto-Neg */
  2285. ret_val = atl2_phy_commit(hw);
  2286. if (ret_val)
  2287. return ret_val;
  2288. hw->phy_configured = true;
  2289. return ret_val;
  2290. }
  2291. static void atl2_set_mac_addr(struct atl2_hw *hw)
  2292. {
  2293. u32 value;
  2294. /* 00-0B-6A-F6-00-DC
  2295. * 0: 6AF600DC 1: 000B
  2296. * low dword */
  2297. value = (((u32)hw->mac_addr[2]) << 24) |
  2298. (((u32)hw->mac_addr[3]) << 16) |
  2299. (((u32)hw->mac_addr[4]) << 8) |
  2300. (((u32)hw->mac_addr[5]));
  2301. ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 0, value);
  2302. /* hight dword */
  2303. value = (((u32)hw->mac_addr[0]) << 8) |
  2304. (((u32)hw->mac_addr[1]));
  2305. ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 1, value);
  2306. }
  2307. /*
  2308. * check_eeprom_exist
  2309. * return 0 if eeprom exist
  2310. */
  2311. static int atl2_check_eeprom_exist(struct atl2_hw *hw)
  2312. {
  2313. u32 value;
  2314. value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  2315. if (value & SPI_FLASH_CTRL_EN_VPD) {
  2316. value &= ~SPI_FLASH_CTRL_EN_VPD;
  2317. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  2318. }
  2319. value = ATL2_READ_REGW(hw, REG_PCIE_CAP_LIST);
  2320. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  2321. }
  2322. /* FIXME: This doesn't look right. -- CHS */
  2323. static bool atl2_write_eeprom(struct atl2_hw *hw, u32 offset, u32 value)
  2324. {
  2325. return true;
  2326. }
  2327. static bool atl2_read_eeprom(struct atl2_hw *hw, u32 Offset, u32 *pValue)
  2328. {
  2329. int i;
  2330. u32 Control;
  2331. if (Offset & 0x3)
  2332. return false; /* address do not align */
  2333. ATL2_WRITE_REG(hw, REG_VPD_DATA, 0);
  2334. Control = (Offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  2335. ATL2_WRITE_REG(hw, REG_VPD_CAP, Control);
  2336. for (i = 0; i < 10; i++) {
  2337. msleep(2);
  2338. Control = ATL2_READ_REG(hw, REG_VPD_CAP);
  2339. if (Control & VPD_CAP_VPD_FLAG)
  2340. break;
  2341. }
  2342. if (Control & VPD_CAP_VPD_FLAG) {
  2343. *pValue = ATL2_READ_REG(hw, REG_VPD_DATA);
  2344. return true;
  2345. }
  2346. return false; /* timeout */
  2347. }
  2348. static void atl2_force_ps(struct atl2_hw *hw)
  2349. {
  2350. u16 phy_val;
  2351. atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
  2352. atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
  2353. atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val | 0x1000);
  2354. atl2_write_phy_reg(hw, MII_DBG_ADDR, 2);
  2355. atl2_write_phy_reg(hw, MII_DBG_DATA, 0x3000);
  2356. atl2_write_phy_reg(hw, MII_DBG_ADDR, 3);
  2357. atl2_write_phy_reg(hw, MII_DBG_DATA, 0);
  2358. }
  2359. /* This is the only thing that needs to be changed to adjust the
  2360. * maximum number of ports that the driver can manage.
  2361. */
  2362. #define ATL2_MAX_NIC 4
  2363. #define OPTION_UNSET -1
  2364. #define OPTION_DISABLED 0
  2365. #define OPTION_ENABLED 1
  2366. /* All parameters are treated the same, as an integer array of values.
  2367. * This macro just reduces the need to repeat the same declaration code
  2368. * over and over (plus this helps to avoid typo bugs).
  2369. */
  2370. #define ATL2_PARAM_INIT {[0 ... ATL2_MAX_NIC] = OPTION_UNSET}
  2371. #ifndef module_param_array
  2372. /* Module Parameters are always initialized to -1, so that the driver
  2373. * can tell the difference between no user specified value or the
  2374. * user asking for the default value.
  2375. * The true default values are loaded in when atl2_check_options is called.
  2376. *
  2377. * This is a GCC extension to ANSI C.
  2378. * See the item "Labeled Elements in Initializers" in the section
  2379. * "Extensions to the C Language Family" of the GCC documentation.
  2380. */
  2381. #define ATL2_PARAM(X, desc) \
  2382. static const int X[ATL2_MAX_NIC + 1] = ATL2_PARAM_INIT; \
  2383. MODULE_PARM(X, "1-" __MODULE_STRING(ATL2_MAX_NIC) "i"); \
  2384. MODULE_PARM_DESC(X, desc);
  2385. #else
  2386. #define ATL2_PARAM(X, desc) \
  2387. static int X[ATL2_MAX_NIC+1] = ATL2_PARAM_INIT; \
  2388. static unsigned int num_##X; \
  2389. module_param_array_named(X, X, int, &num_##X, 0); \
  2390. MODULE_PARM_DESC(X, desc);
  2391. #endif
  2392. /*
  2393. * Transmit Memory Size
  2394. * Valid Range: 64-2048
  2395. * Default Value: 128
  2396. */
  2397. #define ATL2_MIN_TX_MEMSIZE 4 /* 4KB */
  2398. #define ATL2_MAX_TX_MEMSIZE 64 /* 64KB */
  2399. #define ATL2_DEFAULT_TX_MEMSIZE 8 /* 8KB */
  2400. ATL2_PARAM(TxMemSize, "Bytes of Transmit Memory");
  2401. /*
  2402. * Receive Memory Block Count
  2403. * Valid Range: 16-512
  2404. * Default Value: 128
  2405. */
  2406. #define ATL2_MIN_RXD_COUNT 16
  2407. #define ATL2_MAX_RXD_COUNT 512
  2408. #define ATL2_DEFAULT_RXD_COUNT 64
  2409. ATL2_PARAM(RxMemBlock, "Number of receive memory block");
  2410. /*
  2411. * User Specified MediaType Override
  2412. *
  2413. * Valid Range: 0-5
  2414. * - 0 - auto-negotiate at all supported speeds
  2415. * - 1 - only link at 1000Mbps Full Duplex
  2416. * - 2 - only link at 100Mbps Full Duplex
  2417. * - 3 - only link at 100Mbps Half Duplex
  2418. * - 4 - only link at 10Mbps Full Duplex
  2419. * - 5 - only link at 10Mbps Half Duplex
  2420. * Default Value: 0
  2421. */
  2422. ATL2_PARAM(MediaType, "MediaType Select");
  2423. /*
  2424. * Interrupt Moderate Timer in units of 2048 ns (~2 us)
  2425. * Valid Range: 10-65535
  2426. * Default Value: 45000(90ms)
  2427. */
  2428. #define INT_MOD_DEFAULT_CNT 100 /* 200us */
  2429. #define INT_MOD_MAX_CNT 65000
  2430. #define INT_MOD_MIN_CNT 50
  2431. ATL2_PARAM(IntModTimer, "Interrupt Moderator Timer");
  2432. /*
  2433. * FlashVendor
  2434. * Valid Range: 0-2
  2435. * 0 - Atmel
  2436. * 1 - SST
  2437. * 2 - ST
  2438. */
  2439. ATL2_PARAM(FlashVendor, "SPI Flash Vendor");
  2440. #define AUTONEG_ADV_DEFAULT 0x2F
  2441. #define AUTONEG_ADV_MASK 0x2F
  2442. #define FLOW_CONTROL_DEFAULT FLOW_CONTROL_FULL
  2443. #define FLASH_VENDOR_DEFAULT 0
  2444. #define FLASH_VENDOR_MIN 0
  2445. #define FLASH_VENDOR_MAX 2
  2446. struct atl2_option {
  2447. enum { enable_option, range_option, list_option } type;
  2448. char *name;
  2449. char *err;
  2450. int def;
  2451. union {
  2452. struct { /* range_option info */
  2453. int min;
  2454. int max;
  2455. } r;
  2456. struct { /* list_option info */
  2457. int nr;
  2458. struct atl2_opt_list { int i; char *str; } *p;
  2459. } l;
  2460. } arg;
  2461. };
  2462. static int atl2_validate_option(int *value, struct atl2_option *opt)
  2463. {
  2464. int i;
  2465. struct atl2_opt_list *ent;
  2466. if (*value == OPTION_UNSET) {
  2467. *value = opt->def;
  2468. return 0;
  2469. }
  2470. switch (opt->type) {
  2471. case enable_option:
  2472. switch (*value) {
  2473. case OPTION_ENABLED:
  2474. printk(KERN_INFO "%s Enabled\n", opt->name);
  2475. return 0;
  2476. break;
  2477. case OPTION_DISABLED:
  2478. printk(KERN_INFO "%s Disabled\n", opt->name);
  2479. return 0;
  2480. break;
  2481. }
  2482. break;
  2483. case range_option:
  2484. if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
  2485. printk(KERN_INFO "%s set to %i\n", opt->name, *value);
  2486. return 0;
  2487. }
  2488. break;
  2489. case list_option:
  2490. for (i = 0; i < opt->arg.l.nr; i++) {
  2491. ent = &opt->arg.l.p[i];
  2492. if (*value == ent->i) {
  2493. if (ent->str[0] != '\0')
  2494. printk(KERN_INFO "%s\n", ent->str);
  2495. return 0;
  2496. }
  2497. }
  2498. break;
  2499. default:
  2500. BUG();
  2501. }
  2502. printk(KERN_INFO "Invalid %s specified (%i) %s\n",
  2503. opt->name, *value, opt->err);
  2504. *value = opt->def;
  2505. return -1;
  2506. }
  2507. /**
  2508. * atl2_check_options - Range Checking for Command Line Parameters
  2509. * @adapter: board private structure
  2510. *
  2511. * This routine checks all command line parameters for valid user
  2512. * input. If an invalid value is given, or if no user specified
  2513. * value exists, a default value is used. The final value is stored
  2514. * in a variable in the adapter structure.
  2515. */
  2516. static void atl2_check_options(struct atl2_adapter *adapter)
  2517. {
  2518. int val;
  2519. struct atl2_option opt;
  2520. int bd = adapter->bd_number;
  2521. if (bd >= ATL2_MAX_NIC) {
  2522. printk(KERN_NOTICE "Warning: no configuration for board #%i\n",
  2523. bd);
  2524. printk(KERN_NOTICE "Using defaults for all values\n");
  2525. #ifndef module_param_array
  2526. bd = ATL2_MAX_NIC;
  2527. #endif
  2528. }
  2529. /* Bytes of Transmit Memory */
  2530. opt.type = range_option;
  2531. opt.name = "Bytes of Transmit Memory";
  2532. opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_TX_MEMSIZE);
  2533. opt.def = ATL2_DEFAULT_TX_MEMSIZE;
  2534. opt.arg.r.min = ATL2_MIN_TX_MEMSIZE;
  2535. opt.arg.r.max = ATL2_MAX_TX_MEMSIZE;
  2536. #ifdef module_param_array
  2537. if (num_TxMemSize > bd) {
  2538. #endif
  2539. val = TxMemSize[bd];
  2540. atl2_validate_option(&val, &opt);
  2541. adapter->txd_ring_size = ((u32) val) * 1024;
  2542. #ifdef module_param_array
  2543. } else
  2544. adapter->txd_ring_size = ((u32)opt.def) * 1024;
  2545. #endif
  2546. /* txs ring size: */
  2547. adapter->txs_ring_size = adapter->txd_ring_size / 128;
  2548. if (adapter->txs_ring_size > 160)
  2549. adapter->txs_ring_size = 160;
  2550. /* Receive Memory Block Count */
  2551. opt.type = range_option;
  2552. opt.name = "Number of receive memory block";
  2553. opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_RXD_COUNT);
  2554. opt.def = ATL2_DEFAULT_RXD_COUNT;
  2555. opt.arg.r.min = ATL2_MIN_RXD_COUNT;
  2556. opt.arg.r.max = ATL2_MAX_RXD_COUNT;
  2557. #ifdef module_param_array
  2558. if (num_RxMemBlock > bd) {
  2559. #endif
  2560. val = RxMemBlock[bd];
  2561. atl2_validate_option(&val, &opt);
  2562. adapter->rxd_ring_size = (u32)val;
  2563. /* FIXME */
  2564. /* ((u16)val)&~1; */ /* even number */
  2565. #ifdef module_param_array
  2566. } else
  2567. adapter->rxd_ring_size = (u32)opt.def;
  2568. #endif
  2569. /* init RXD Flow control value */
  2570. adapter->hw.fc_rxd_hi = (adapter->rxd_ring_size / 8) * 7;
  2571. adapter->hw.fc_rxd_lo = (ATL2_MIN_RXD_COUNT / 8) >
  2572. (adapter->rxd_ring_size / 12) ? (ATL2_MIN_RXD_COUNT / 8) :
  2573. (adapter->rxd_ring_size / 12);
  2574. /* Interrupt Moderate Timer */
  2575. opt.type = range_option;
  2576. opt.name = "Interrupt Moderate Timer";
  2577. opt.err = "using default of " __MODULE_STRING(INT_MOD_DEFAULT_CNT);
  2578. opt.def = INT_MOD_DEFAULT_CNT;
  2579. opt.arg.r.min = INT_MOD_MIN_CNT;
  2580. opt.arg.r.max = INT_MOD_MAX_CNT;
  2581. #ifdef module_param_array
  2582. if (num_IntModTimer > bd) {
  2583. #endif
  2584. val = IntModTimer[bd];
  2585. atl2_validate_option(&val, &opt);
  2586. adapter->imt = (u16) val;
  2587. #ifdef module_param_array
  2588. } else
  2589. adapter->imt = (u16)(opt.def);
  2590. #endif
  2591. /* Flash Vendor */
  2592. opt.type = range_option;
  2593. opt.name = "SPI Flash Vendor";
  2594. opt.err = "using default of " __MODULE_STRING(FLASH_VENDOR_DEFAULT);
  2595. opt.def = FLASH_VENDOR_DEFAULT;
  2596. opt.arg.r.min = FLASH_VENDOR_MIN;
  2597. opt.arg.r.max = FLASH_VENDOR_MAX;
  2598. #ifdef module_param_array
  2599. if (num_FlashVendor > bd) {
  2600. #endif
  2601. val = FlashVendor[bd];
  2602. atl2_validate_option(&val, &opt);
  2603. adapter->hw.flash_vendor = (u8) val;
  2604. #ifdef module_param_array
  2605. } else
  2606. adapter->hw.flash_vendor = (u8)(opt.def);
  2607. #endif
  2608. /* MediaType */
  2609. opt.type = range_option;
  2610. opt.name = "Speed/Duplex Selection";
  2611. opt.err = "using default of " __MODULE_STRING(MEDIA_TYPE_AUTO_SENSOR);
  2612. opt.def = MEDIA_TYPE_AUTO_SENSOR;
  2613. opt.arg.r.min = MEDIA_TYPE_AUTO_SENSOR;
  2614. opt.arg.r.max = MEDIA_TYPE_10M_HALF;
  2615. #ifdef module_param_array
  2616. if (num_MediaType > bd) {
  2617. #endif
  2618. val = MediaType[bd];
  2619. atl2_validate_option(&val, &opt);
  2620. adapter->hw.MediaType = (u16) val;
  2621. #ifdef module_param_array
  2622. } else
  2623. adapter->hw.MediaType = (u16)(opt.def);
  2624. #endif
  2625. }