lpc_sch.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178
  1. /*
  2. * lpc_sch.c - LPC interface for Intel Poulsbo SCH
  3. *
  4. * LPC bridge function of the Intel SCH contains many other
  5. * functional units, such as Interrupt controllers, Timers,
  6. * Power Management, System Management, GPIO, RTC, and LPC
  7. * Configuration Registers.
  8. *
  9. * Copyright (c) 2010 CompuLab Ltd
  10. * Author: Denis Turischev <denis@compulab.co.il>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License 2 as published
  14. * by the Free Software Foundation.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/init.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/errno.h>
  29. #include <linux/acpi.h>
  30. #include <linux/pci.h>
  31. #include <linux/mfd/core.h>
  32. #define SMBASE 0x40
  33. #define SMBUS_IO_SIZE 64
  34. #define GPIOBASE 0x44
  35. #define GPIO_IO_SIZE 64
  36. #define GPIO_IO_SIZE_CENTERTON 128
  37. #define WDTBASE 0x84
  38. #define WDT_IO_SIZE 64
  39. static struct resource smbus_sch_resource = {
  40. .flags = IORESOURCE_IO,
  41. };
  42. static struct resource gpio_sch_resource = {
  43. .flags = IORESOURCE_IO,
  44. };
  45. static struct resource wdt_sch_resource = {
  46. .flags = IORESOURCE_IO,
  47. };
  48. static struct mfd_cell lpc_sch_cells[3];
  49. static struct mfd_cell isch_smbus_cell = {
  50. .name = "isch_smbus",
  51. .num_resources = 1,
  52. .resources = &smbus_sch_resource,
  53. };
  54. static struct mfd_cell sch_gpio_cell = {
  55. .name = "sch_gpio",
  56. .num_resources = 1,
  57. .resources = &gpio_sch_resource,
  58. };
  59. static struct mfd_cell wdt_sch_cell = {
  60. .name = "ie6xx_wdt",
  61. .num_resources = 1,
  62. .resources = &wdt_sch_resource,
  63. };
  64. static DEFINE_PCI_DEVICE_TABLE(lpc_sch_ids) = {
  65. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SCH_LPC) },
  66. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ITC_LPC) },
  67. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CENTERTON_ILB) },
  68. { 0, }
  69. };
  70. MODULE_DEVICE_TABLE(pci, lpc_sch_ids);
  71. static int lpc_sch_probe(struct pci_dev *dev,
  72. const struct pci_device_id *id)
  73. {
  74. unsigned int base_addr_cfg;
  75. unsigned short base_addr;
  76. int i, cells = 0;
  77. int ret;
  78. pci_read_config_dword(dev, SMBASE, &base_addr_cfg);
  79. base_addr = 0;
  80. if (!(base_addr_cfg & (1 << 31)))
  81. dev_warn(&dev->dev, "Decode of the SMBus I/O range disabled\n");
  82. else
  83. base_addr = (unsigned short)base_addr_cfg;
  84. if (base_addr == 0) {
  85. dev_warn(&dev->dev, "I/O space for SMBus uninitialized\n");
  86. } else {
  87. lpc_sch_cells[cells++] = isch_smbus_cell;
  88. smbus_sch_resource.start = base_addr;
  89. smbus_sch_resource.end = base_addr + SMBUS_IO_SIZE - 1;
  90. }
  91. pci_read_config_dword(dev, GPIOBASE, &base_addr_cfg);
  92. base_addr = 0;
  93. if (!(base_addr_cfg & (1 << 31)))
  94. dev_warn(&dev->dev, "Decode of the GPIO I/O range disabled\n");
  95. else
  96. base_addr = (unsigned short)base_addr_cfg;
  97. if (base_addr == 0) {
  98. dev_warn(&dev->dev, "I/O space for GPIO uninitialized\n");
  99. } else {
  100. lpc_sch_cells[cells++] = sch_gpio_cell;
  101. gpio_sch_resource.start = base_addr;
  102. if (id->device == PCI_DEVICE_ID_INTEL_CENTERTON_ILB)
  103. gpio_sch_resource.end = base_addr + GPIO_IO_SIZE_CENTERTON - 1;
  104. else
  105. gpio_sch_resource.end = base_addr + GPIO_IO_SIZE - 1;
  106. }
  107. if (id->device == PCI_DEVICE_ID_INTEL_ITC_LPC
  108. || id->device == PCI_DEVICE_ID_INTEL_CENTERTON_ILB) {
  109. pci_read_config_dword(dev, WDTBASE, &base_addr_cfg);
  110. base_addr = 0;
  111. if (!(base_addr_cfg & (1 << 31)))
  112. dev_warn(&dev->dev, "Decode of the WDT I/O range disabled\n");
  113. else
  114. base_addr = (unsigned short)base_addr_cfg;
  115. if (base_addr == 0)
  116. dev_warn(&dev->dev, "I/O space for WDT uninitialized\n");
  117. else {
  118. lpc_sch_cells[cells++] = wdt_sch_cell;
  119. wdt_sch_resource.start = base_addr;
  120. wdt_sch_resource.end = base_addr + WDT_IO_SIZE - 1;
  121. }
  122. }
  123. if (WARN_ON(cells > ARRAY_SIZE(lpc_sch_cells))) {
  124. dev_err(&dev->dev, "Cell count exceeds array size");
  125. return -ENODEV;
  126. }
  127. if (cells == 0) {
  128. dev_err(&dev->dev, "All decode registers disabled.\n");
  129. return -ENODEV;
  130. }
  131. for (i = 0; i < cells; i++)
  132. lpc_sch_cells[i].id = id->device;
  133. ret = mfd_add_devices(&dev->dev, 0, lpc_sch_cells, cells, NULL, 0, NULL);
  134. if (ret)
  135. mfd_remove_devices(&dev->dev);
  136. return ret;
  137. }
  138. static void lpc_sch_remove(struct pci_dev *dev)
  139. {
  140. mfd_remove_devices(&dev->dev);
  141. }
  142. static struct pci_driver lpc_sch_driver = {
  143. .name = "lpc_sch",
  144. .id_table = lpc_sch_ids,
  145. .probe = lpc_sch_probe,
  146. .remove = lpc_sch_remove,
  147. };
  148. module_pci_driver(lpc_sch_driver);
  149. MODULE_AUTHOR("Denis Turischev <denis@compulab.co.il>");
  150. MODULE_DESCRIPTION("LPC interface for Intel Poulsbo SCH");
  151. MODULE_LICENSE("GPL");