fimc-reg.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786
  1. /*
  2. * Register interface file for Samsung Camera Interface (FIMC) driver
  3. *
  4. * Copyright (C) 2010 - 2012 Samsung Electronics Co., Ltd.
  5. * Sylwester Nawrocki, <s.nawrocki@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/io.h>
  12. #include <linux/delay.h>
  13. #include <media/s5p_fimc.h>
  14. #include "fimc-reg.h"
  15. #include "fimc-core.h"
  16. void fimc_hw_reset(struct fimc_dev *dev)
  17. {
  18. u32 cfg;
  19. cfg = readl(dev->regs + FIMC_REG_CISRCFMT);
  20. cfg |= FIMC_REG_CISRCFMT_ITU601_8BIT;
  21. writel(cfg, dev->regs + FIMC_REG_CISRCFMT);
  22. /* Software reset. */
  23. cfg = readl(dev->regs + FIMC_REG_CIGCTRL);
  24. cfg |= (FIMC_REG_CIGCTRL_SWRST | FIMC_REG_CIGCTRL_IRQ_LEVEL);
  25. writel(cfg, dev->regs + FIMC_REG_CIGCTRL);
  26. udelay(10);
  27. cfg = readl(dev->regs + FIMC_REG_CIGCTRL);
  28. cfg &= ~FIMC_REG_CIGCTRL_SWRST;
  29. writel(cfg, dev->regs + FIMC_REG_CIGCTRL);
  30. if (dev->variant->out_buf_count > 4)
  31. fimc_hw_set_dma_seq(dev, 0xF);
  32. }
  33. static u32 fimc_hw_get_in_flip(struct fimc_ctx *ctx)
  34. {
  35. u32 flip = FIMC_REG_MSCTRL_FLIP_NORMAL;
  36. if (ctx->hflip)
  37. flip = FIMC_REG_MSCTRL_FLIP_Y_MIRROR;
  38. if (ctx->vflip)
  39. flip = FIMC_REG_MSCTRL_FLIP_X_MIRROR;
  40. if (ctx->rotation <= 90)
  41. return flip;
  42. return (flip ^ FIMC_REG_MSCTRL_FLIP_180) & FIMC_REG_MSCTRL_FLIP_180;
  43. }
  44. static u32 fimc_hw_get_target_flip(struct fimc_ctx *ctx)
  45. {
  46. u32 flip = FIMC_REG_CITRGFMT_FLIP_NORMAL;
  47. if (ctx->hflip)
  48. flip |= FIMC_REG_CITRGFMT_FLIP_Y_MIRROR;
  49. if (ctx->vflip)
  50. flip |= FIMC_REG_CITRGFMT_FLIP_X_MIRROR;
  51. if (ctx->rotation <= 90)
  52. return flip;
  53. return (flip ^ FIMC_REG_CITRGFMT_FLIP_180) & FIMC_REG_CITRGFMT_FLIP_180;
  54. }
  55. void fimc_hw_set_rotation(struct fimc_ctx *ctx)
  56. {
  57. u32 cfg, flip;
  58. struct fimc_dev *dev = ctx->fimc_dev;
  59. cfg = readl(dev->regs + FIMC_REG_CITRGFMT);
  60. cfg &= ~(FIMC_REG_CITRGFMT_INROT90 | FIMC_REG_CITRGFMT_OUTROT90 |
  61. FIMC_REG_CITRGFMT_FLIP_180);
  62. /*
  63. * The input and output rotator cannot work simultaneously.
  64. * Use the output rotator in output DMA mode or the input rotator
  65. * in direct fifo output mode.
  66. */
  67. if (ctx->rotation == 90 || ctx->rotation == 270) {
  68. if (ctx->out_path == FIMC_IO_LCDFIFO)
  69. cfg |= FIMC_REG_CITRGFMT_INROT90;
  70. else
  71. cfg |= FIMC_REG_CITRGFMT_OUTROT90;
  72. }
  73. if (ctx->out_path == FIMC_IO_DMA) {
  74. cfg |= fimc_hw_get_target_flip(ctx);
  75. writel(cfg, dev->regs + FIMC_REG_CITRGFMT);
  76. } else {
  77. /* LCD FIFO path */
  78. flip = readl(dev->regs + FIMC_REG_MSCTRL);
  79. flip &= ~FIMC_REG_MSCTRL_FLIP_MASK;
  80. flip |= fimc_hw_get_in_flip(ctx);
  81. writel(flip, dev->regs + FIMC_REG_MSCTRL);
  82. }
  83. }
  84. void fimc_hw_set_target_format(struct fimc_ctx *ctx)
  85. {
  86. u32 cfg;
  87. struct fimc_dev *dev = ctx->fimc_dev;
  88. struct fimc_frame *frame = &ctx->d_frame;
  89. dbg("w= %d, h= %d color: %d", frame->width,
  90. frame->height, frame->fmt->color);
  91. cfg = readl(dev->regs + FIMC_REG_CITRGFMT);
  92. cfg &= ~(FIMC_REG_CITRGFMT_FMT_MASK | FIMC_REG_CITRGFMT_HSIZE_MASK |
  93. FIMC_REG_CITRGFMT_VSIZE_MASK);
  94. switch (frame->fmt->color) {
  95. case FIMC_FMT_RGB444...FIMC_FMT_RGB888:
  96. cfg |= FIMC_REG_CITRGFMT_RGB;
  97. break;
  98. case FIMC_FMT_YCBCR420:
  99. cfg |= FIMC_REG_CITRGFMT_YCBCR420;
  100. break;
  101. case FIMC_FMT_YCBYCR422...FIMC_FMT_CRYCBY422:
  102. if (frame->fmt->colplanes == 1)
  103. cfg |= FIMC_REG_CITRGFMT_YCBCR422_1P;
  104. else
  105. cfg |= FIMC_REG_CITRGFMT_YCBCR422;
  106. break;
  107. default:
  108. break;
  109. }
  110. if (ctx->rotation == 90 || ctx->rotation == 270)
  111. cfg |= (frame->height << 16) | frame->width;
  112. else
  113. cfg |= (frame->width << 16) | frame->height;
  114. writel(cfg, dev->regs + FIMC_REG_CITRGFMT);
  115. cfg = readl(dev->regs + FIMC_REG_CITAREA);
  116. cfg &= ~FIMC_REG_CITAREA_MASK;
  117. cfg |= (frame->width * frame->height);
  118. writel(cfg, dev->regs + FIMC_REG_CITAREA);
  119. }
  120. static void fimc_hw_set_out_dma_size(struct fimc_ctx *ctx)
  121. {
  122. struct fimc_dev *dev = ctx->fimc_dev;
  123. struct fimc_frame *frame = &ctx->d_frame;
  124. u32 cfg;
  125. cfg = (frame->f_height << 16) | frame->f_width;
  126. writel(cfg, dev->regs + FIMC_REG_ORGOSIZE);
  127. /* Select color space conversion equation (HD/SD size).*/
  128. cfg = readl(dev->regs + FIMC_REG_CIGCTRL);
  129. if (frame->f_width >= 1280) /* HD */
  130. cfg |= FIMC_REG_CIGCTRL_CSC_ITU601_709;
  131. else /* SD */
  132. cfg &= ~FIMC_REG_CIGCTRL_CSC_ITU601_709;
  133. writel(cfg, dev->regs + FIMC_REG_CIGCTRL);
  134. }
  135. void fimc_hw_set_out_dma(struct fimc_ctx *ctx)
  136. {
  137. struct fimc_dev *dev = ctx->fimc_dev;
  138. struct fimc_frame *frame = &ctx->d_frame;
  139. struct fimc_dma_offset *offset = &frame->dma_offset;
  140. struct fimc_fmt *fmt = frame->fmt;
  141. u32 cfg;
  142. /* Set the input dma offsets. */
  143. cfg = (offset->y_v << 16) | offset->y_h;
  144. writel(cfg, dev->regs + FIMC_REG_CIOYOFF);
  145. cfg = (offset->cb_v << 16) | offset->cb_h;
  146. writel(cfg, dev->regs + FIMC_REG_CIOCBOFF);
  147. cfg = (offset->cr_v << 16) | offset->cr_h;
  148. writel(cfg, dev->regs + FIMC_REG_CIOCROFF);
  149. fimc_hw_set_out_dma_size(ctx);
  150. /* Configure chroma components order. */
  151. cfg = readl(dev->regs + FIMC_REG_CIOCTRL);
  152. cfg &= ~(FIMC_REG_CIOCTRL_ORDER2P_MASK |
  153. FIMC_REG_CIOCTRL_ORDER422_MASK |
  154. FIMC_REG_CIOCTRL_YCBCR_PLANE_MASK |
  155. FIMC_REG_CIOCTRL_RGB16FMT_MASK);
  156. if (fmt->colplanes == 1)
  157. cfg |= ctx->out_order_1p;
  158. else if (fmt->colplanes == 2)
  159. cfg |= ctx->out_order_2p | FIMC_REG_CIOCTRL_YCBCR_2PLANE;
  160. else if (fmt->colplanes == 3)
  161. cfg |= FIMC_REG_CIOCTRL_YCBCR_3PLANE;
  162. if (fmt->color == FIMC_FMT_RGB565)
  163. cfg |= FIMC_REG_CIOCTRL_RGB565;
  164. else if (fmt->color == FIMC_FMT_RGB555)
  165. cfg |= FIMC_REG_CIOCTRL_ARGB1555;
  166. else if (fmt->color == FIMC_FMT_RGB444)
  167. cfg |= FIMC_REG_CIOCTRL_ARGB4444;
  168. writel(cfg, dev->regs + FIMC_REG_CIOCTRL);
  169. }
  170. static void fimc_hw_en_autoload(struct fimc_dev *dev, int enable)
  171. {
  172. u32 cfg = readl(dev->regs + FIMC_REG_ORGISIZE);
  173. if (enable)
  174. cfg |= FIMC_REG_CIREAL_ISIZE_AUTOLOAD_EN;
  175. else
  176. cfg &= ~FIMC_REG_CIREAL_ISIZE_AUTOLOAD_EN;
  177. writel(cfg, dev->regs + FIMC_REG_ORGISIZE);
  178. }
  179. void fimc_hw_en_lastirq(struct fimc_dev *dev, int enable)
  180. {
  181. u32 cfg = readl(dev->regs + FIMC_REG_CIOCTRL);
  182. if (enable)
  183. cfg |= FIMC_REG_CIOCTRL_LASTIRQ_ENABLE;
  184. else
  185. cfg &= ~FIMC_REG_CIOCTRL_LASTIRQ_ENABLE;
  186. writel(cfg, dev->regs + FIMC_REG_CIOCTRL);
  187. }
  188. void fimc_hw_set_prescaler(struct fimc_ctx *ctx)
  189. {
  190. struct fimc_dev *dev = ctx->fimc_dev;
  191. struct fimc_scaler *sc = &ctx->scaler;
  192. u32 cfg, shfactor;
  193. shfactor = 10 - (sc->hfactor + sc->vfactor);
  194. cfg = shfactor << 28;
  195. cfg |= (sc->pre_hratio << 16) | sc->pre_vratio;
  196. writel(cfg, dev->regs + FIMC_REG_CISCPRERATIO);
  197. cfg = (sc->pre_dst_width << 16) | sc->pre_dst_height;
  198. writel(cfg, dev->regs + FIMC_REG_CISCPREDST);
  199. }
  200. static void fimc_hw_set_scaler(struct fimc_ctx *ctx)
  201. {
  202. struct fimc_dev *dev = ctx->fimc_dev;
  203. struct fimc_scaler *sc = &ctx->scaler;
  204. struct fimc_frame *src_frame = &ctx->s_frame;
  205. struct fimc_frame *dst_frame = &ctx->d_frame;
  206. u32 cfg = readl(dev->regs + FIMC_REG_CISCCTRL);
  207. cfg &= ~(FIMC_REG_CISCCTRL_CSCR2Y_WIDE | FIMC_REG_CISCCTRL_CSCY2R_WIDE |
  208. FIMC_REG_CISCCTRL_SCALEUP_H | FIMC_REG_CISCCTRL_SCALEUP_V |
  209. FIMC_REG_CISCCTRL_SCALERBYPASS | FIMC_REG_CISCCTRL_ONE2ONE |
  210. FIMC_REG_CISCCTRL_INRGB_FMT_MASK | FIMC_REG_CISCCTRL_OUTRGB_FMT_MASK |
  211. FIMC_REG_CISCCTRL_INTERLACE | FIMC_REG_CISCCTRL_RGB_EXT);
  212. if (!(ctx->flags & FIMC_COLOR_RANGE_NARROW))
  213. cfg |= (FIMC_REG_CISCCTRL_CSCR2Y_WIDE |
  214. FIMC_REG_CISCCTRL_CSCY2R_WIDE);
  215. if (!sc->enabled)
  216. cfg |= FIMC_REG_CISCCTRL_SCALERBYPASS;
  217. if (sc->scaleup_h)
  218. cfg |= FIMC_REG_CISCCTRL_SCALEUP_H;
  219. if (sc->scaleup_v)
  220. cfg |= FIMC_REG_CISCCTRL_SCALEUP_V;
  221. if (sc->copy_mode)
  222. cfg |= FIMC_REG_CISCCTRL_ONE2ONE;
  223. if (ctx->in_path == FIMC_IO_DMA) {
  224. switch (src_frame->fmt->color) {
  225. case FIMC_FMT_RGB565:
  226. cfg |= FIMC_REG_CISCCTRL_INRGB_FMT_RGB565;
  227. break;
  228. case FIMC_FMT_RGB666:
  229. cfg |= FIMC_REG_CISCCTRL_INRGB_FMT_RGB666;
  230. break;
  231. case FIMC_FMT_RGB888:
  232. cfg |= FIMC_REG_CISCCTRL_INRGB_FMT_RGB888;
  233. break;
  234. }
  235. }
  236. if (ctx->out_path == FIMC_IO_DMA) {
  237. u32 color = dst_frame->fmt->color;
  238. if (color >= FIMC_FMT_RGB444 && color <= FIMC_FMT_RGB565)
  239. cfg |= FIMC_REG_CISCCTRL_OUTRGB_FMT_RGB565;
  240. else if (color == FIMC_FMT_RGB666)
  241. cfg |= FIMC_REG_CISCCTRL_OUTRGB_FMT_RGB666;
  242. else if (color == FIMC_FMT_RGB888)
  243. cfg |= FIMC_REG_CISCCTRL_OUTRGB_FMT_RGB888;
  244. } else {
  245. cfg |= FIMC_REG_CISCCTRL_OUTRGB_FMT_RGB888;
  246. if (ctx->flags & FIMC_SCAN_MODE_INTERLACED)
  247. cfg |= FIMC_REG_CISCCTRL_INTERLACE;
  248. }
  249. writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
  250. }
  251. void fimc_hw_set_mainscaler(struct fimc_ctx *ctx)
  252. {
  253. struct fimc_dev *dev = ctx->fimc_dev;
  254. const struct fimc_variant *variant = dev->variant;
  255. struct fimc_scaler *sc = &ctx->scaler;
  256. u32 cfg;
  257. dbg("main_hratio= 0x%X main_vratio= 0x%X",
  258. sc->main_hratio, sc->main_vratio);
  259. fimc_hw_set_scaler(ctx);
  260. cfg = readl(dev->regs + FIMC_REG_CISCCTRL);
  261. cfg &= ~(FIMC_REG_CISCCTRL_MHRATIO_MASK |
  262. FIMC_REG_CISCCTRL_MVRATIO_MASK);
  263. if (variant->has_mainscaler_ext) {
  264. cfg |= FIMC_REG_CISCCTRL_MHRATIO_EXT(sc->main_hratio);
  265. cfg |= FIMC_REG_CISCCTRL_MVRATIO_EXT(sc->main_vratio);
  266. writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
  267. cfg = readl(dev->regs + FIMC_REG_CIEXTEN);
  268. cfg &= ~(FIMC_REG_CIEXTEN_MVRATIO_EXT_MASK |
  269. FIMC_REG_CIEXTEN_MHRATIO_EXT_MASK);
  270. cfg |= FIMC_REG_CIEXTEN_MHRATIO_EXT(sc->main_hratio);
  271. cfg |= FIMC_REG_CIEXTEN_MVRATIO_EXT(sc->main_vratio);
  272. writel(cfg, dev->regs + FIMC_REG_CIEXTEN);
  273. } else {
  274. cfg |= FIMC_REG_CISCCTRL_MHRATIO(sc->main_hratio);
  275. cfg |= FIMC_REG_CISCCTRL_MVRATIO(sc->main_vratio);
  276. writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
  277. }
  278. }
  279. void fimc_hw_enable_capture(struct fimc_ctx *ctx)
  280. {
  281. struct fimc_dev *dev = ctx->fimc_dev;
  282. u32 cfg;
  283. cfg = readl(dev->regs + FIMC_REG_CIIMGCPT);
  284. cfg |= FIMC_REG_CIIMGCPT_CPT_FREN_ENABLE;
  285. if (ctx->scaler.enabled)
  286. cfg |= FIMC_REG_CIIMGCPT_IMGCPTEN_SC;
  287. else
  288. cfg &= FIMC_REG_CIIMGCPT_IMGCPTEN_SC;
  289. cfg |= FIMC_REG_CIIMGCPT_IMGCPTEN;
  290. writel(cfg, dev->regs + FIMC_REG_CIIMGCPT);
  291. }
  292. void fimc_hw_disable_capture(struct fimc_dev *dev)
  293. {
  294. u32 cfg = readl(dev->regs + FIMC_REG_CIIMGCPT);
  295. cfg &= ~(FIMC_REG_CIIMGCPT_IMGCPTEN |
  296. FIMC_REG_CIIMGCPT_IMGCPTEN_SC);
  297. writel(cfg, dev->regs + FIMC_REG_CIIMGCPT);
  298. }
  299. void fimc_hw_set_effect(struct fimc_ctx *ctx)
  300. {
  301. struct fimc_dev *dev = ctx->fimc_dev;
  302. struct fimc_effect *effect = &ctx->effect;
  303. u32 cfg = 0;
  304. if (effect->type != FIMC_REG_CIIMGEFF_FIN_BYPASS) {
  305. cfg |= FIMC_REG_CIIMGEFF_IE_SC_AFTER |
  306. FIMC_REG_CIIMGEFF_IE_ENABLE;
  307. cfg |= effect->type;
  308. if (effect->type == FIMC_REG_CIIMGEFF_FIN_ARBITRARY)
  309. cfg |= (effect->pat_cb << 13) | effect->pat_cr;
  310. }
  311. writel(cfg, dev->regs + FIMC_REG_CIIMGEFF);
  312. }
  313. void fimc_hw_set_rgb_alpha(struct fimc_ctx *ctx)
  314. {
  315. struct fimc_dev *dev = ctx->fimc_dev;
  316. struct fimc_frame *frame = &ctx->d_frame;
  317. u32 cfg;
  318. if (!(frame->fmt->flags & FMT_HAS_ALPHA))
  319. return;
  320. cfg = readl(dev->regs + FIMC_REG_CIOCTRL);
  321. cfg &= ~FIMC_REG_CIOCTRL_ALPHA_OUT_MASK;
  322. cfg |= (frame->alpha << 4);
  323. writel(cfg, dev->regs + FIMC_REG_CIOCTRL);
  324. }
  325. static void fimc_hw_set_in_dma_size(struct fimc_ctx *ctx)
  326. {
  327. struct fimc_dev *dev = ctx->fimc_dev;
  328. struct fimc_frame *frame = &ctx->s_frame;
  329. u32 cfg_o = 0;
  330. u32 cfg_r = 0;
  331. if (FIMC_IO_LCDFIFO == ctx->out_path)
  332. cfg_r |= FIMC_REG_CIREAL_ISIZE_AUTOLOAD_EN;
  333. cfg_o |= (frame->f_height << 16) | frame->f_width;
  334. cfg_r |= (frame->height << 16) | frame->width;
  335. writel(cfg_o, dev->regs + FIMC_REG_ORGISIZE);
  336. writel(cfg_r, dev->regs + FIMC_REG_CIREAL_ISIZE);
  337. }
  338. void fimc_hw_set_in_dma(struct fimc_ctx *ctx)
  339. {
  340. struct fimc_dev *dev = ctx->fimc_dev;
  341. struct fimc_frame *frame = &ctx->s_frame;
  342. struct fimc_dma_offset *offset = &frame->dma_offset;
  343. u32 cfg;
  344. /* Set the pixel offsets. */
  345. cfg = (offset->y_v << 16) | offset->y_h;
  346. writel(cfg, dev->regs + FIMC_REG_CIIYOFF);
  347. cfg = (offset->cb_v << 16) | offset->cb_h;
  348. writel(cfg, dev->regs + FIMC_REG_CIICBOFF);
  349. cfg = (offset->cr_v << 16) | offset->cr_h;
  350. writel(cfg, dev->regs + FIMC_REG_CIICROFF);
  351. /* Input original and real size. */
  352. fimc_hw_set_in_dma_size(ctx);
  353. /* Use DMA autoload only in FIFO mode. */
  354. fimc_hw_en_autoload(dev, ctx->out_path == FIMC_IO_LCDFIFO);
  355. /* Set the input DMA to process single frame only. */
  356. cfg = readl(dev->regs + FIMC_REG_MSCTRL);
  357. cfg &= ~(FIMC_REG_MSCTRL_INFORMAT_MASK
  358. | FIMC_REG_MSCTRL_IN_BURST_COUNT_MASK
  359. | FIMC_REG_MSCTRL_INPUT_MASK
  360. | FIMC_REG_MSCTRL_C_INT_IN_MASK
  361. | FIMC_REG_MSCTRL_2P_IN_ORDER_MASK);
  362. cfg |= (FIMC_REG_MSCTRL_IN_BURST_COUNT(4)
  363. | FIMC_REG_MSCTRL_INPUT_MEMORY
  364. | FIMC_REG_MSCTRL_FIFO_CTRL_FULL);
  365. switch (frame->fmt->color) {
  366. case FIMC_FMT_RGB565...FIMC_FMT_RGB888:
  367. cfg |= FIMC_REG_MSCTRL_INFORMAT_RGB;
  368. break;
  369. case FIMC_FMT_YCBCR420:
  370. cfg |= FIMC_REG_MSCTRL_INFORMAT_YCBCR420;
  371. if (frame->fmt->colplanes == 2)
  372. cfg |= ctx->in_order_2p | FIMC_REG_MSCTRL_C_INT_IN_2PLANE;
  373. else
  374. cfg |= FIMC_REG_MSCTRL_C_INT_IN_3PLANE;
  375. break;
  376. case FIMC_FMT_YCBYCR422...FIMC_FMT_CRYCBY422:
  377. if (frame->fmt->colplanes == 1) {
  378. cfg |= ctx->in_order_1p
  379. | FIMC_REG_MSCTRL_INFORMAT_YCBCR422_1P;
  380. } else {
  381. cfg |= FIMC_REG_MSCTRL_INFORMAT_YCBCR422;
  382. if (frame->fmt->colplanes == 2)
  383. cfg |= ctx->in_order_2p
  384. | FIMC_REG_MSCTRL_C_INT_IN_2PLANE;
  385. else
  386. cfg |= FIMC_REG_MSCTRL_C_INT_IN_3PLANE;
  387. }
  388. break;
  389. default:
  390. break;
  391. }
  392. writel(cfg, dev->regs + FIMC_REG_MSCTRL);
  393. /* Input/output DMA linear/tiled mode. */
  394. cfg = readl(dev->regs + FIMC_REG_CIDMAPARAM);
  395. cfg &= ~FIMC_REG_CIDMAPARAM_TILE_MASK;
  396. if (tiled_fmt(ctx->s_frame.fmt))
  397. cfg |= FIMC_REG_CIDMAPARAM_R_64X32;
  398. if (tiled_fmt(ctx->d_frame.fmt))
  399. cfg |= FIMC_REG_CIDMAPARAM_W_64X32;
  400. writel(cfg, dev->regs + FIMC_REG_CIDMAPARAM);
  401. }
  402. void fimc_hw_set_input_path(struct fimc_ctx *ctx)
  403. {
  404. struct fimc_dev *dev = ctx->fimc_dev;
  405. u32 cfg = readl(dev->regs + FIMC_REG_MSCTRL);
  406. cfg &= ~FIMC_REG_MSCTRL_INPUT_MASK;
  407. if (ctx->in_path == FIMC_IO_DMA)
  408. cfg |= FIMC_REG_MSCTRL_INPUT_MEMORY;
  409. else
  410. cfg |= FIMC_REG_MSCTRL_INPUT_EXTCAM;
  411. writel(cfg, dev->regs + FIMC_REG_MSCTRL);
  412. }
  413. void fimc_hw_set_output_path(struct fimc_ctx *ctx)
  414. {
  415. struct fimc_dev *dev = ctx->fimc_dev;
  416. u32 cfg = readl(dev->regs + FIMC_REG_CISCCTRL);
  417. cfg &= ~FIMC_REG_CISCCTRL_LCDPATHEN_FIFO;
  418. if (ctx->out_path == FIMC_IO_LCDFIFO)
  419. cfg |= FIMC_REG_CISCCTRL_LCDPATHEN_FIFO;
  420. writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
  421. }
  422. void fimc_hw_set_input_addr(struct fimc_dev *dev, struct fimc_addr *paddr)
  423. {
  424. u32 cfg = readl(dev->regs + FIMC_REG_CIREAL_ISIZE);
  425. cfg |= FIMC_REG_CIREAL_ISIZE_ADDR_CH_DIS;
  426. writel(cfg, dev->regs + FIMC_REG_CIREAL_ISIZE);
  427. writel(paddr->y, dev->regs + FIMC_REG_CIIYSA(0));
  428. writel(paddr->cb, dev->regs + FIMC_REG_CIICBSA(0));
  429. writel(paddr->cr, dev->regs + FIMC_REG_CIICRSA(0));
  430. cfg &= ~FIMC_REG_CIREAL_ISIZE_ADDR_CH_DIS;
  431. writel(cfg, dev->regs + FIMC_REG_CIREAL_ISIZE);
  432. }
  433. void fimc_hw_set_output_addr(struct fimc_dev *dev,
  434. struct fimc_addr *paddr, int index)
  435. {
  436. int i = (index == -1) ? 0 : index;
  437. do {
  438. writel(paddr->y, dev->regs + FIMC_REG_CIOYSA(i));
  439. writel(paddr->cb, dev->regs + FIMC_REG_CIOCBSA(i));
  440. writel(paddr->cr, dev->regs + FIMC_REG_CIOCRSA(i));
  441. dbg("dst_buf[%d]: 0x%X, cb: 0x%X, cr: 0x%X",
  442. i, paddr->y, paddr->cb, paddr->cr);
  443. } while (index == -1 && ++i < FIMC_MAX_OUT_BUFS);
  444. }
  445. int fimc_hw_set_camera_polarity(struct fimc_dev *fimc,
  446. struct fimc_source_info *cam)
  447. {
  448. u32 cfg = readl(fimc->regs + FIMC_REG_CIGCTRL);
  449. cfg &= ~(FIMC_REG_CIGCTRL_INVPOLPCLK | FIMC_REG_CIGCTRL_INVPOLVSYNC |
  450. FIMC_REG_CIGCTRL_INVPOLHREF | FIMC_REG_CIGCTRL_INVPOLHSYNC |
  451. FIMC_REG_CIGCTRL_INVPOLFIELD);
  452. if (cam->flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
  453. cfg |= FIMC_REG_CIGCTRL_INVPOLPCLK;
  454. if (cam->flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)
  455. cfg |= FIMC_REG_CIGCTRL_INVPOLVSYNC;
  456. if (cam->flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
  457. cfg |= FIMC_REG_CIGCTRL_INVPOLHREF;
  458. if (cam->flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
  459. cfg |= FIMC_REG_CIGCTRL_INVPOLHSYNC;
  460. if (cam->flags & V4L2_MBUS_FIELD_EVEN_LOW)
  461. cfg |= FIMC_REG_CIGCTRL_INVPOLFIELD;
  462. writel(cfg, fimc->regs + FIMC_REG_CIGCTRL);
  463. return 0;
  464. }
  465. struct mbus_pixfmt_desc {
  466. u32 pixelcode;
  467. u32 cisrcfmt;
  468. u16 bus_width;
  469. };
  470. static const struct mbus_pixfmt_desc pix_desc[] = {
  471. { V4L2_MBUS_FMT_YUYV8_2X8, FIMC_REG_CISRCFMT_ORDER422_YCBYCR, 8 },
  472. { V4L2_MBUS_FMT_YVYU8_2X8, FIMC_REG_CISRCFMT_ORDER422_YCRYCB, 8 },
  473. { V4L2_MBUS_FMT_VYUY8_2X8, FIMC_REG_CISRCFMT_ORDER422_CRYCBY, 8 },
  474. { V4L2_MBUS_FMT_UYVY8_2X8, FIMC_REG_CISRCFMT_ORDER422_CBYCRY, 8 },
  475. };
  476. int fimc_hw_set_camera_source(struct fimc_dev *fimc,
  477. struct fimc_source_info *source)
  478. {
  479. struct fimc_frame *f = &fimc->vid_cap.ctx->s_frame;
  480. u32 bus_width, cfg = 0;
  481. int i;
  482. switch (source->fimc_bus_type) {
  483. case FIMC_BUS_TYPE_ITU_601:
  484. case FIMC_BUS_TYPE_ITU_656:
  485. for (i = 0; i < ARRAY_SIZE(pix_desc); i++) {
  486. if (fimc->vid_cap.mf.code == pix_desc[i].pixelcode) {
  487. cfg = pix_desc[i].cisrcfmt;
  488. bus_width = pix_desc[i].bus_width;
  489. break;
  490. }
  491. }
  492. if (i == ARRAY_SIZE(pix_desc)) {
  493. v4l2_err(&fimc->vid_cap.vfd,
  494. "Camera color format not supported: %d\n",
  495. fimc->vid_cap.mf.code);
  496. return -EINVAL;
  497. }
  498. if (source->fimc_bus_type == FIMC_BUS_TYPE_ITU_601) {
  499. if (bus_width == 8)
  500. cfg |= FIMC_REG_CISRCFMT_ITU601_8BIT;
  501. else if (bus_width == 16)
  502. cfg |= FIMC_REG_CISRCFMT_ITU601_16BIT;
  503. } /* else defaults to ITU-R BT.656 8-bit */
  504. break;
  505. case FIMC_BUS_TYPE_MIPI_CSI2:
  506. if (fimc_fmt_is_user_defined(f->fmt->color))
  507. cfg |= FIMC_REG_CISRCFMT_ITU601_8BIT;
  508. break;
  509. }
  510. cfg |= (f->o_width << 16) | f->o_height;
  511. writel(cfg, fimc->regs + FIMC_REG_CISRCFMT);
  512. return 0;
  513. }
  514. void fimc_hw_set_camera_offset(struct fimc_dev *fimc, struct fimc_frame *f)
  515. {
  516. u32 hoff2, voff2;
  517. u32 cfg = readl(fimc->regs + FIMC_REG_CIWDOFST);
  518. cfg &= ~(FIMC_REG_CIWDOFST_HOROFF_MASK | FIMC_REG_CIWDOFST_VEROFF_MASK);
  519. cfg |= FIMC_REG_CIWDOFST_OFF_EN |
  520. (f->offs_h << 16) | f->offs_v;
  521. writel(cfg, fimc->regs + FIMC_REG_CIWDOFST);
  522. /* See CIWDOFSTn register description in the datasheet for details. */
  523. hoff2 = f->o_width - f->width - f->offs_h;
  524. voff2 = f->o_height - f->height - f->offs_v;
  525. cfg = (hoff2 << 16) | voff2;
  526. writel(cfg, fimc->regs + FIMC_REG_CIWDOFST2);
  527. }
  528. int fimc_hw_set_camera_type(struct fimc_dev *fimc,
  529. struct fimc_source_info *source)
  530. {
  531. u32 cfg, tmp;
  532. struct fimc_vid_cap *vid_cap = &fimc->vid_cap;
  533. u32 csis_data_alignment = 32;
  534. cfg = readl(fimc->regs + FIMC_REG_CIGCTRL);
  535. /* Select ITU B interface, disable Writeback path and test pattern. */
  536. cfg &= ~(FIMC_REG_CIGCTRL_TESTPAT_MASK | FIMC_REG_CIGCTRL_SELCAM_ITU_A |
  537. FIMC_REG_CIGCTRL_SELCAM_MIPI | FIMC_REG_CIGCTRL_CAMIF_SELWB |
  538. FIMC_REG_CIGCTRL_SELCAM_MIPI_A | FIMC_REG_CIGCTRL_CAM_JPEG);
  539. switch (source->fimc_bus_type) {
  540. case FIMC_BUS_TYPE_MIPI_CSI2:
  541. cfg |= FIMC_REG_CIGCTRL_SELCAM_MIPI;
  542. if (source->mux_id == 0)
  543. cfg |= FIMC_REG_CIGCTRL_SELCAM_MIPI_A;
  544. /* TODO: add remaining supported formats. */
  545. switch (vid_cap->mf.code) {
  546. case V4L2_MBUS_FMT_VYUY8_2X8:
  547. tmp = FIMC_REG_CSIIMGFMT_YCBCR422_8BIT;
  548. break;
  549. case V4L2_MBUS_FMT_JPEG_1X8:
  550. case V4L2_MBUS_FMT_S5C_UYVY_JPEG_1X8:
  551. tmp = FIMC_REG_CSIIMGFMT_USER(1);
  552. cfg |= FIMC_REG_CIGCTRL_CAM_JPEG;
  553. break;
  554. default:
  555. v4l2_err(&vid_cap->vfd,
  556. "Not supported camera pixel format: %#x\n",
  557. vid_cap->mf.code);
  558. return -EINVAL;
  559. }
  560. tmp |= (csis_data_alignment == 32) << 8;
  561. writel(tmp, fimc->regs + FIMC_REG_CSIIMGFMT);
  562. break;
  563. case FIMC_BUS_TYPE_ITU_601...FIMC_BUS_TYPE_ITU_656:
  564. if (source->mux_id == 0) /* ITU-A, ITU-B: 0, 1 */
  565. cfg |= FIMC_REG_CIGCTRL_SELCAM_ITU_A;
  566. break;
  567. case FIMC_BUS_TYPE_LCD_WRITEBACK_A:
  568. cfg |= FIMC_REG_CIGCTRL_CAMIF_SELWB;
  569. break;
  570. default:
  571. v4l2_err(&vid_cap->vfd, "Invalid FIMC bus type selected: %d\n",
  572. source->fimc_bus_type);
  573. return -EINVAL;
  574. }
  575. writel(cfg, fimc->regs + FIMC_REG_CIGCTRL);
  576. return 0;
  577. }
  578. void fimc_hw_clear_irq(struct fimc_dev *dev)
  579. {
  580. u32 cfg = readl(dev->regs + FIMC_REG_CIGCTRL);
  581. cfg |= FIMC_REG_CIGCTRL_IRQ_CLR;
  582. writel(cfg, dev->regs + FIMC_REG_CIGCTRL);
  583. }
  584. void fimc_hw_enable_scaler(struct fimc_dev *dev, bool on)
  585. {
  586. u32 cfg = readl(dev->regs + FIMC_REG_CISCCTRL);
  587. if (on)
  588. cfg |= FIMC_REG_CISCCTRL_SCALERSTART;
  589. else
  590. cfg &= ~FIMC_REG_CISCCTRL_SCALERSTART;
  591. writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
  592. }
  593. void fimc_hw_activate_input_dma(struct fimc_dev *dev, bool on)
  594. {
  595. u32 cfg = readl(dev->regs + FIMC_REG_MSCTRL);
  596. if (on)
  597. cfg |= FIMC_REG_MSCTRL_ENVID;
  598. else
  599. cfg &= ~FIMC_REG_MSCTRL_ENVID;
  600. writel(cfg, dev->regs + FIMC_REG_MSCTRL);
  601. }
  602. /* Return an index to the buffer actually being written. */
  603. s32 fimc_hw_get_frame_index(struct fimc_dev *dev)
  604. {
  605. s32 reg;
  606. if (dev->variant->has_cistatus2) {
  607. reg = readl(dev->regs + FIMC_REG_CISTATUS2) & 0x3f;
  608. return reg - 1;
  609. }
  610. reg = readl(dev->regs + FIMC_REG_CISTATUS);
  611. return (reg & FIMC_REG_CISTATUS_FRAMECNT_MASK) >>
  612. FIMC_REG_CISTATUS_FRAMECNT_SHIFT;
  613. }
  614. /* Return an index to the buffer being written previously. */
  615. s32 fimc_hw_get_prev_frame_index(struct fimc_dev *dev)
  616. {
  617. s32 reg;
  618. if (!dev->variant->has_cistatus2)
  619. return -1;
  620. reg = readl(dev->regs + FIMC_REG_CISTATUS2);
  621. return ((reg >> 7) & 0x3f) - 1;
  622. }
  623. /* Locking: the caller holds fimc->slock */
  624. void fimc_activate_capture(struct fimc_ctx *ctx)
  625. {
  626. fimc_hw_enable_scaler(ctx->fimc_dev, ctx->scaler.enabled);
  627. fimc_hw_enable_capture(ctx);
  628. }
  629. void fimc_deactivate_capture(struct fimc_dev *fimc)
  630. {
  631. fimc_hw_en_lastirq(fimc, true);
  632. fimc_hw_disable_capture(fimc);
  633. fimc_hw_enable_scaler(fimc, false);
  634. fimc_hw_en_lastirq(fimc, false);
  635. }