cx25821-medusa-video.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787
  1. /*
  2. * Driver for the Conexant CX25821 PCIe bridge
  3. *
  4. * Copyright (C) 2009 Conexant Systems Inc.
  5. * Authors <shu.lin@conexant.com>, <hiep.huynh@conexant.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. *
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  23. #include "cx25821.h"
  24. #include "cx25821-medusa-video.h"
  25. #include "cx25821-biffuncs.h"
  26. /*
  27. * medusa_enable_bluefield_output()
  28. *
  29. * Enable the generation of blue filed output if no video
  30. *
  31. */
  32. static void medusa_enable_bluefield_output(struct cx25821_dev *dev, int channel,
  33. int enable)
  34. {
  35. u32 value = 0;
  36. u32 tmp = 0;
  37. int out_ctrl = OUT_CTRL1;
  38. int out_ctrl_ns = OUT_CTRL_NS;
  39. switch (channel) {
  40. default:
  41. case VDEC_A:
  42. break;
  43. case VDEC_B:
  44. out_ctrl = VDEC_B_OUT_CTRL1;
  45. out_ctrl_ns = VDEC_B_OUT_CTRL_NS;
  46. break;
  47. case VDEC_C:
  48. out_ctrl = VDEC_C_OUT_CTRL1;
  49. out_ctrl_ns = VDEC_C_OUT_CTRL_NS;
  50. break;
  51. case VDEC_D:
  52. out_ctrl = VDEC_D_OUT_CTRL1;
  53. out_ctrl_ns = VDEC_D_OUT_CTRL_NS;
  54. break;
  55. case VDEC_E:
  56. out_ctrl = VDEC_E_OUT_CTRL1;
  57. out_ctrl_ns = VDEC_E_OUT_CTRL_NS;
  58. return;
  59. case VDEC_F:
  60. out_ctrl = VDEC_F_OUT_CTRL1;
  61. out_ctrl_ns = VDEC_F_OUT_CTRL_NS;
  62. return;
  63. case VDEC_G:
  64. out_ctrl = VDEC_G_OUT_CTRL1;
  65. out_ctrl_ns = VDEC_G_OUT_CTRL_NS;
  66. return;
  67. case VDEC_H:
  68. out_ctrl = VDEC_H_OUT_CTRL1;
  69. out_ctrl_ns = VDEC_H_OUT_CTRL_NS;
  70. return;
  71. }
  72. value = cx25821_i2c_read(&dev->i2c_bus[0], out_ctrl, &tmp);
  73. value &= 0xFFFFFF7F; /* clear BLUE_FIELD_EN */
  74. if (enable)
  75. value |= 0x00000080; /* set BLUE_FIELD_EN */
  76. cx25821_i2c_write(&dev->i2c_bus[0], out_ctrl, value);
  77. value = cx25821_i2c_read(&dev->i2c_bus[0], out_ctrl_ns, &tmp);
  78. value &= 0xFFFFFF7F;
  79. if (enable)
  80. value |= 0x00000080; /* set BLUE_FIELD_EN */
  81. cx25821_i2c_write(&dev->i2c_bus[0], out_ctrl_ns, value);
  82. }
  83. static int medusa_initialize_ntsc(struct cx25821_dev *dev)
  84. {
  85. int ret_val = 0;
  86. int i = 0;
  87. u32 value = 0;
  88. u32 tmp = 0;
  89. mutex_lock(&dev->lock);
  90. for (i = 0; i < MAX_DECODERS; i++) {
  91. /* set video format NTSC-M */
  92. value = cx25821_i2c_read(&dev->i2c_bus[0],
  93. MODE_CTRL + (0x200 * i), &tmp);
  94. value &= 0xFFFFFFF0;
  95. /* enable the fast locking mode bit[16] */
  96. value |= 0x10001;
  97. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  98. MODE_CTRL + (0x200 * i), value);
  99. /* resolution NTSC 720x480 */
  100. value = cx25821_i2c_read(&dev->i2c_bus[0],
  101. HORIZ_TIM_CTRL + (0x200 * i), &tmp);
  102. value &= 0x00C00C00;
  103. value |= 0x612D0074;
  104. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  105. HORIZ_TIM_CTRL + (0x200 * i), value);
  106. value = cx25821_i2c_read(&dev->i2c_bus[0],
  107. VERT_TIM_CTRL + (0x200 * i), &tmp);
  108. value &= 0x00C00C00;
  109. value |= 0x1C1E001A; /* vblank_cnt + 2 to get camera ID */
  110. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  111. VERT_TIM_CTRL + (0x200 * i), value);
  112. /* chroma subcarrier step size */
  113. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  114. SC_STEP_SIZE + (0x200 * i), 0x43E00000);
  115. /* enable VIP optional active */
  116. value = cx25821_i2c_read(&dev->i2c_bus[0],
  117. OUT_CTRL_NS + (0x200 * i), &tmp);
  118. value &= 0xFFFBFFFF;
  119. value |= 0x00040000;
  120. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  121. OUT_CTRL_NS + (0x200 * i), value);
  122. /* enable VIP optional active (VIP_OPT_AL) for direct output. */
  123. value = cx25821_i2c_read(&dev->i2c_bus[0],
  124. OUT_CTRL1 + (0x200 * i), &tmp);
  125. value &= 0xFFFBFFFF;
  126. value |= 0x00040000;
  127. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  128. OUT_CTRL1 + (0x200 * i), value);
  129. /*
  130. * clear VPRES_VERT_EN bit, fixes the chroma run away problem
  131. * when the input switching rate < 16 fields
  132. */
  133. value = cx25821_i2c_read(&dev->i2c_bus[0],
  134. MISC_TIM_CTRL + (0x200 * i), &tmp);
  135. /* disable special play detection */
  136. value = setBitAtPos(value, 14);
  137. value = clearBitAtPos(value, 15);
  138. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  139. MISC_TIM_CTRL + (0x200 * i), value);
  140. /* set vbi_gate_en to 0 */
  141. value = cx25821_i2c_read(&dev->i2c_bus[0],
  142. DFE_CTRL1 + (0x200 * i), &tmp);
  143. value = clearBitAtPos(value, 29);
  144. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  145. DFE_CTRL1 + (0x200 * i), value);
  146. /* Enable the generation of blue field output if no video */
  147. medusa_enable_bluefield_output(dev, i, 1);
  148. }
  149. for (i = 0; i < MAX_ENCODERS; i++) {
  150. /* NTSC hclock */
  151. value = cx25821_i2c_read(&dev->i2c_bus[0],
  152. DENC_A_REG_1 + (0x100 * i), &tmp);
  153. value &= 0xF000FC00;
  154. value |= 0x06B402D0;
  155. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  156. DENC_A_REG_1 + (0x100 * i), value);
  157. /* burst begin and burst end */
  158. value = cx25821_i2c_read(&dev->i2c_bus[0],
  159. DENC_A_REG_2 + (0x100 * i), &tmp);
  160. value &= 0xFF000000;
  161. value |= 0x007E9054;
  162. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  163. DENC_A_REG_2 + (0x100 * i), value);
  164. value = cx25821_i2c_read(&dev->i2c_bus[0],
  165. DENC_A_REG_3 + (0x100 * i), &tmp);
  166. value &= 0xFC00FE00;
  167. value |= 0x00EC00F0;
  168. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  169. DENC_A_REG_3 + (0x100 * i), value);
  170. /* set NTSC vblank, no phase alternation, 7.5 IRE pedestal */
  171. value = cx25821_i2c_read(&dev->i2c_bus[0],
  172. DENC_A_REG_4 + (0x100 * i), &tmp);
  173. value &= 0x00FCFFFF;
  174. value |= 0x13020000;
  175. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  176. DENC_A_REG_4 + (0x100 * i), value);
  177. value = cx25821_i2c_read(&dev->i2c_bus[0],
  178. DENC_A_REG_5 + (0x100 * i), &tmp);
  179. value &= 0xFFFF0000;
  180. value |= 0x0000E575;
  181. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  182. DENC_A_REG_5 + (0x100 * i), value);
  183. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  184. DENC_A_REG_6 + (0x100 * i), 0x009A89C1);
  185. /* Subcarrier Increment */
  186. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  187. DENC_A_REG_7 + (0x100 * i), 0x21F07C1F);
  188. }
  189. /* set picture resolutions */
  190. /* 0 - 720 */
  191. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], HSCALE_CTRL, 0x0);
  192. /* 0 - 480 */
  193. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], VSCALE_CTRL, 0x0);
  194. /* set Bypass input format to NTSC 525 lines */
  195. value = cx25821_i2c_read(&dev->i2c_bus[0], BYP_AB_CTRL, &tmp);
  196. value |= 0x00080200;
  197. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], BYP_AB_CTRL, value);
  198. mutex_unlock(&dev->lock);
  199. return ret_val;
  200. }
  201. static int medusa_PALCombInit(struct cx25821_dev *dev, int dec)
  202. {
  203. int ret_val = -1;
  204. u32 value = 0, tmp = 0;
  205. /* Setup for 2D threshold */
  206. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  207. COMB_2D_HFS_CFG + (0x200 * dec), 0x20002861);
  208. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  209. COMB_2D_HFD_CFG + (0x200 * dec), 0x20002861);
  210. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  211. COMB_2D_LF_CFG + (0x200 * dec), 0x200A1023);
  212. /* Setup flat chroma and luma thresholds */
  213. value = cx25821_i2c_read(&dev->i2c_bus[0],
  214. COMB_FLAT_THRESH_CTRL + (0x200 * dec), &tmp);
  215. value &= 0x06230000;
  216. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  217. COMB_FLAT_THRESH_CTRL + (0x200 * dec), value);
  218. /* set comb 2D blend */
  219. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  220. COMB_2D_BLEND + (0x200 * dec), 0x210F0F0F);
  221. /* COMB MISC CONTROL */
  222. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  223. COMB_MISC_CTRL + (0x200 * dec), 0x41120A7F);
  224. return ret_val;
  225. }
  226. static int medusa_initialize_pal(struct cx25821_dev *dev)
  227. {
  228. int ret_val = 0;
  229. int i = 0;
  230. u32 value = 0;
  231. u32 tmp = 0;
  232. mutex_lock(&dev->lock);
  233. for (i = 0; i < MAX_DECODERS; i++) {
  234. /* set video format PAL-BDGHI */
  235. value = cx25821_i2c_read(&dev->i2c_bus[0],
  236. MODE_CTRL + (0x200 * i), &tmp);
  237. value &= 0xFFFFFFF0;
  238. /* enable the fast locking mode bit[16] */
  239. value |= 0x10004;
  240. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  241. MODE_CTRL + (0x200 * i), value);
  242. /* resolution PAL 720x576 */
  243. value = cx25821_i2c_read(&dev->i2c_bus[0],
  244. HORIZ_TIM_CTRL + (0x200 * i), &tmp);
  245. value &= 0x00C00C00;
  246. value |= 0x632D007D;
  247. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  248. HORIZ_TIM_CTRL + (0x200 * i), value);
  249. /* vblank656_cnt=x26, vactive_cnt=240h, vblank_cnt=x24 */
  250. value = cx25821_i2c_read(&dev->i2c_bus[0],
  251. VERT_TIM_CTRL + (0x200 * i), &tmp);
  252. value &= 0x00C00C00;
  253. value |= 0x28240026; /* vblank_cnt + 2 to get camera ID */
  254. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  255. VERT_TIM_CTRL + (0x200 * i), value);
  256. /* chroma subcarrier step size */
  257. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  258. SC_STEP_SIZE + (0x200 * i), 0x5411E2D0);
  259. /* enable VIP optional active */
  260. value = cx25821_i2c_read(&dev->i2c_bus[0],
  261. OUT_CTRL_NS + (0x200 * i), &tmp);
  262. value &= 0xFFFBFFFF;
  263. value |= 0x00040000;
  264. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  265. OUT_CTRL_NS + (0x200 * i), value);
  266. /* enable VIP optional active (VIP_OPT_AL) for direct output. */
  267. value = cx25821_i2c_read(&dev->i2c_bus[0],
  268. OUT_CTRL1 + (0x200 * i), &tmp);
  269. value &= 0xFFFBFFFF;
  270. value |= 0x00040000;
  271. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  272. OUT_CTRL1 + (0x200 * i), value);
  273. /*
  274. * clear VPRES_VERT_EN bit, fixes the chroma run away problem
  275. * when the input switching rate < 16 fields
  276. */
  277. value = cx25821_i2c_read(&dev->i2c_bus[0],
  278. MISC_TIM_CTRL + (0x200 * i), &tmp);
  279. /* disable special play detection */
  280. value = setBitAtPos(value, 14);
  281. value = clearBitAtPos(value, 15);
  282. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  283. MISC_TIM_CTRL + (0x200 * i), value);
  284. /* set vbi_gate_en to 0 */
  285. value = cx25821_i2c_read(&dev->i2c_bus[0],
  286. DFE_CTRL1 + (0x200 * i), &tmp);
  287. value = clearBitAtPos(value, 29);
  288. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  289. DFE_CTRL1 + (0x200 * i), value);
  290. medusa_PALCombInit(dev, i);
  291. /* Enable the generation of blue field output if no video */
  292. medusa_enable_bluefield_output(dev, i, 1);
  293. }
  294. for (i = 0; i < MAX_ENCODERS; i++) {
  295. /* PAL hclock */
  296. value = cx25821_i2c_read(&dev->i2c_bus[0],
  297. DENC_A_REG_1 + (0x100 * i), &tmp);
  298. value &= 0xF000FC00;
  299. value |= 0x06C002D0;
  300. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  301. DENC_A_REG_1 + (0x100 * i), value);
  302. /* burst begin and burst end */
  303. value = cx25821_i2c_read(&dev->i2c_bus[0],
  304. DENC_A_REG_2 + (0x100 * i), &tmp);
  305. value &= 0xFF000000;
  306. value |= 0x007E9754;
  307. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  308. DENC_A_REG_2 + (0x100 * i), value);
  309. /* hblank and vactive */
  310. value = cx25821_i2c_read(&dev->i2c_bus[0],
  311. DENC_A_REG_3 + (0x100 * i), &tmp);
  312. value &= 0xFC00FE00;
  313. value |= 0x00FC0120;
  314. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  315. DENC_A_REG_3 + (0x100 * i), value);
  316. /* set PAL vblank, phase alternation, 0 IRE pedestal */
  317. value = cx25821_i2c_read(&dev->i2c_bus[0],
  318. DENC_A_REG_4 + (0x100 * i), &tmp);
  319. value &= 0x00FCFFFF;
  320. value |= 0x14010000;
  321. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  322. DENC_A_REG_4 + (0x100 * i), value);
  323. value = cx25821_i2c_read(&dev->i2c_bus[0],
  324. DENC_A_REG_5 + (0x100 * i), &tmp);
  325. value &= 0xFFFF0000;
  326. value |= 0x0000F078;
  327. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  328. DENC_A_REG_5 + (0x100 * i), value);
  329. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  330. DENC_A_REG_6 + (0x100 * i), 0x00A493CF);
  331. /* Subcarrier Increment */
  332. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  333. DENC_A_REG_7 + (0x100 * i), 0x2A098ACB);
  334. }
  335. /* set picture resolutions */
  336. /* 0 - 720 */
  337. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], HSCALE_CTRL, 0x0);
  338. /* 0 - 576 */
  339. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], VSCALE_CTRL, 0x0);
  340. /* set Bypass input format to PAL 625 lines */
  341. value = cx25821_i2c_read(&dev->i2c_bus[0], BYP_AB_CTRL, &tmp);
  342. value &= 0xFFF7FDFF;
  343. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], BYP_AB_CTRL, value);
  344. mutex_unlock(&dev->lock);
  345. return ret_val;
  346. }
  347. int medusa_set_videostandard(struct cx25821_dev *dev)
  348. {
  349. int status = STATUS_SUCCESS;
  350. u32 value = 0, tmp = 0;
  351. if (dev->tvnorm & V4L2_STD_PAL_BG || dev->tvnorm & V4L2_STD_PAL_DK)
  352. status = medusa_initialize_pal(dev);
  353. else
  354. status = medusa_initialize_ntsc(dev);
  355. /* Enable DENC_A output */
  356. value = cx25821_i2c_read(&dev->i2c_bus[0], DENC_A_REG_4, &tmp);
  357. value = setBitAtPos(value, 4);
  358. status = cx25821_i2c_write(&dev->i2c_bus[0], DENC_A_REG_4, value);
  359. /* Enable DENC_B output */
  360. value = cx25821_i2c_read(&dev->i2c_bus[0], DENC_B_REG_4, &tmp);
  361. value = setBitAtPos(value, 4);
  362. status = cx25821_i2c_write(&dev->i2c_bus[0], DENC_B_REG_4, value);
  363. return status;
  364. }
  365. void medusa_set_resolution(struct cx25821_dev *dev, int width,
  366. int decoder_select)
  367. {
  368. int decoder = 0;
  369. int decoder_count = 0;
  370. u32 hscale = 0x0;
  371. u32 vscale = 0x0;
  372. const int MAX_WIDTH = 720;
  373. mutex_lock(&dev->lock);
  374. /* validate the width */
  375. if (width > MAX_WIDTH) {
  376. pr_info("%s(): width %d > MAX_WIDTH %d ! resetting to MAX_WIDTH\n",
  377. __func__, width, MAX_WIDTH);
  378. width = MAX_WIDTH;
  379. }
  380. if (decoder_select <= 7 && decoder_select >= 0) {
  381. decoder = decoder_select;
  382. decoder_count = decoder_select + 1;
  383. } else {
  384. decoder = 0;
  385. decoder_count = _num_decoders;
  386. }
  387. switch (width) {
  388. case 320:
  389. hscale = 0x13E34B;
  390. vscale = 0x0;
  391. break;
  392. case 352:
  393. hscale = 0x10A273;
  394. vscale = 0x0;
  395. break;
  396. case 176:
  397. hscale = 0x3115B2;
  398. vscale = 0x1E00;
  399. break;
  400. case 160:
  401. hscale = 0x378D84;
  402. vscale = 0x1E00;
  403. break;
  404. default: /* 720 */
  405. hscale = 0x0;
  406. vscale = 0x0;
  407. break;
  408. }
  409. for (; decoder < decoder_count; decoder++) {
  410. /* write scaling values for each decoder */
  411. cx25821_i2c_write(&dev->i2c_bus[0],
  412. HSCALE_CTRL + (0x200 * decoder), hscale);
  413. cx25821_i2c_write(&dev->i2c_bus[0],
  414. VSCALE_CTRL + (0x200 * decoder), vscale);
  415. }
  416. mutex_unlock(&dev->lock);
  417. }
  418. static void medusa_set_decoderduration(struct cx25821_dev *dev, int decoder,
  419. int duration)
  420. {
  421. u32 fld_cnt = 0;
  422. u32 tmp = 0;
  423. u32 disp_cnt_reg = DISP_AB_CNT;
  424. mutex_lock(&dev->lock);
  425. /* no support */
  426. if (decoder < VDEC_A || decoder > VDEC_H) {
  427. mutex_unlock(&dev->lock);
  428. return;
  429. }
  430. switch (decoder) {
  431. default:
  432. break;
  433. case VDEC_C:
  434. case VDEC_D:
  435. disp_cnt_reg = DISP_CD_CNT;
  436. break;
  437. case VDEC_E:
  438. case VDEC_F:
  439. disp_cnt_reg = DISP_EF_CNT;
  440. break;
  441. case VDEC_G:
  442. case VDEC_H:
  443. disp_cnt_reg = DISP_GH_CNT;
  444. break;
  445. }
  446. _display_field_cnt[decoder] = duration;
  447. /* update hardware */
  448. fld_cnt = cx25821_i2c_read(&dev->i2c_bus[0], disp_cnt_reg, &tmp);
  449. if (!(decoder % 2)) { /* EVEN decoder */
  450. fld_cnt &= 0xFFFF0000;
  451. fld_cnt |= duration;
  452. } else {
  453. fld_cnt &= 0x0000FFFF;
  454. fld_cnt |= ((u32) duration) << 16;
  455. }
  456. cx25821_i2c_write(&dev->i2c_bus[0], disp_cnt_reg, fld_cnt);
  457. mutex_unlock(&dev->lock);
  458. }
  459. /* Map to Medusa register setting */
  460. static int mapM(int srcMin, int srcMax, int srcVal, int dstMin, int dstMax,
  461. int *dstVal)
  462. {
  463. int numerator;
  464. int denominator;
  465. int quotient;
  466. if ((srcMin == srcMax) || (srcVal < srcMin) || (srcVal > srcMax))
  467. return -1;
  468. /*
  469. * This is the overall expression used:
  470. * *dstVal =
  471. * (srcVal - srcMin)*(dstMax - dstMin) / (srcMax - srcMin) + dstMin;
  472. * but we need to account for rounding so below we use the modulus
  473. * operator to find the remainder and increment if necessary.
  474. */
  475. numerator = (srcVal - srcMin) * (dstMax - dstMin);
  476. denominator = srcMax - srcMin;
  477. quotient = numerator / denominator;
  478. if (2 * (numerator % denominator) >= denominator)
  479. quotient++;
  480. *dstVal = quotient + dstMin;
  481. return 0;
  482. }
  483. static unsigned long convert_to_twos(long numeric, unsigned long bits_len)
  484. {
  485. unsigned char temp;
  486. if (numeric >= 0)
  487. return numeric;
  488. else {
  489. temp = ~(abs(numeric) & 0xFF);
  490. temp += 1;
  491. return temp;
  492. }
  493. }
  494. int medusa_set_brightness(struct cx25821_dev *dev, int brightness, int decoder)
  495. {
  496. int ret_val = 0;
  497. int value = 0;
  498. u32 val = 0, tmp = 0;
  499. mutex_lock(&dev->lock);
  500. if ((brightness > VIDEO_PROCAMP_MAX) ||
  501. (brightness < VIDEO_PROCAMP_MIN)) {
  502. mutex_unlock(&dev->lock);
  503. return -1;
  504. }
  505. ret_val = mapM(VIDEO_PROCAMP_MIN, VIDEO_PROCAMP_MAX, brightness,
  506. SIGNED_BYTE_MIN, SIGNED_BYTE_MAX, &value);
  507. value = convert_to_twos(value, 8);
  508. val = cx25821_i2c_read(&dev->i2c_bus[0],
  509. VDEC_A_BRITE_CTRL + (0x200 * decoder), &tmp);
  510. val &= 0xFFFFFF00;
  511. ret_val |= cx25821_i2c_write(&dev->i2c_bus[0],
  512. VDEC_A_BRITE_CTRL + (0x200 * decoder), val | value);
  513. mutex_unlock(&dev->lock);
  514. return ret_val;
  515. }
  516. int medusa_set_contrast(struct cx25821_dev *dev, int contrast, int decoder)
  517. {
  518. int ret_val = 0;
  519. int value = 0;
  520. u32 val = 0, tmp = 0;
  521. mutex_lock(&dev->lock);
  522. if ((contrast > VIDEO_PROCAMP_MAX) || (contrast < VIDEO_PROCAMP_MIN)) {
  523. mutex_unlock(&dev->lock);
  524. return -1;
  525. }
  526. ret_val = mapM(VIDEO_PROCAMP_MIN, VIDEO_PROCAMP_MAX, contrast,
  527. UNSIGNED_BYTE_MIN, UNSIGNED_BYTE_MAX, &value);
  528. val = cx25821_i2c_read(&dev->i2c_bus[0],
  529. VDEC_A_CNTRST_CTRL + (0x200 * decoder), &tmp);
  530. val &= 0xFFFFFF00;
  531. ret_val |= cx25821_i2c_write(&dev->i2c_bus[0],
  532. VDEC_A_CNTRST_CTRL + (0x200 * decoder), val | value);
  533. mutex_unlock(&dev->lock);
  534. return ret_val;
  535. }
  536. int medusa_set_hue(struct cx25821_dev *dev, int hue, int decoder)
  537. {
  538. int ret_val = 0;
  539. int value = 0;
  540. u32 val = 0, tmp = 0;
  541. mutex_lock(&dev->lock);
  542. if ((hue > VIDEO_PROCAMP_MAX) || (hue < VIDEO_PROCAMP_MIN)) {
  543. mutex_unlock(&dev->lock);
  544. return -1;
  545. }
  546. ret_val = mapM(VIDEO_PROCAMP_MIN, VIDEO_PROCAMP_MAX, hue,
  547. SIGNED_BYTE_MIN, SIGNED_BYTE_MAX, &value);
  548. value = convert_to_twos(value, 8);
  549. val = cx25821_i2c_read(&dev->i2c_bus[0],
  550. VDEC_A_HUE_CTRL + (0x200 * decoder), &tmp);
  551. val &= 0xFFFFFF00;
  552. ret_val |= cx25821_i2c_write(&dev->i2c_bus[0],
  553. VDEC_A_HUE_CTRL + (0x200 * decoder), val | value);
  554. mutex_unlock(&dev->lock);
  555. return ret_val;
  556. }
  557. int medusa_set_saturation(struct cx25821_dev *dev, int saturation, int decoder)
  558. {
  559. int ret_val = 0;
  560. int value = 0;
  561. u32 val = 0, tmp = 0;
  562. mutex_lock(&dev->lock);
  563. if ((saturation > VIDEO_PROCAMP_MAX) ||
  564. (saturation < VIDEO_PROCAMP_MIN)) {
  565. mutex_unlock(&dev->lock);
  566. return -1;
  567. }
  568. ret_val = mapM(VIDEO_PROCAMP_MIN, VIDEO_PROCAMP_MAX, saturation,
  569. UNSIGNED_BYTE_MIN, UNSIGNED_BYTE_MAX, &value);
  570. val = cx25821_i2c_read(&dev->i2c_bus[0],
  571. VDEC_A_USAT_CTRL + (0x200 * decoder), &tmp);
  572. val &= 0xFFFFFF00;
  573. ret_val |= cx25821_i2c_write(&dev->i2c_bus[0],
  574. VDEC_A_USAT_CTRL + (0x200 * decoder), val | value);
  575. val = cx25821_i2c_read(&dev->i2c_bus[0],
  576. VDEC_A_VSAT_CTRL + (0x200 * decoder), &tmp);
  577. val &= 0xFFFFFF00;
  578. ret_val |= cx25821_i2c_write(&dev->i2c_bus[0],
  579. VDEC_A_VSAT_CTRL + (0x200 * decoder), val | value);
  580. mutex_unlock(&dev->lock);
  581. return ret_val;
  582. }
  583. /* Program the display sequence and monitor output. */
  584. int medusa_video_init(struct cx25821_dev *dev)
  585. {
  586. u32 value = 0, tmp = 0;
  587. int ret_val = 0;
  588. int i = 0;
  589. mutex_lock(&dev->lock);
  590. _num_decoders = dev->_max_num_decoders;
  591. /* disable Auto source selection on all video decoders */
  592. value = cx25821_i2c_read(&dev->i2c_bus[0], MON_A_CTRL, &tmp);
  593. value &= 0xFFFFF0FF;
  594. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], MON_A_CTRL, value);
  595. if (ret_val < 0)
  596. goto error;
  597. /* Turn off Master source switch enable */
  598. value = cx25821_i2c_read(&dev->i2c_bus[0], MON_A_CTRL, &tmp);
  599. value &= 0xFFFFFFDF;
  600. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], MON_A_CTRL, value);
  601. if (ret_val < 0)
  602. goto error;
  603. mutex_unlock(&dev->lock);
  604. for (i = 0; i < _num_decoders; i++)
  605. medusa_set_decoderduration(dev, i, _display_field_cnt[i]);
  606. mutex_lock(&dev->lock);
  607. /* Select monitor as DENC A input, power up the DAC */
  608. value = cx25821_i2c_read(&dev->i2c_bus[0], DENC_AB_CTRL, &tmp);
  609. value &= 0xFF70FF70;
  610. value |= 0x00090008; /* set en_active */
  611. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], DENC_AB_CTRL, value);
  612. if (ret_val < 0)
  613. goto error;
  614. /* enable input is VIP/656 */
  615. value = cx25821_i2c_read(&dev->i2c_bus[0], BYP_AB_CTRL, &tmp);
  616. value |= 0x00040100; /* enable VIP */
  617. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], BYP_AB_CTRL, value);
  618. if (ret_val < 0)
  619. goto error;
  620. /* select AFE clock to output mode */
  621. value = cx25821_i2c_read(&dev->i2c_bus[0], AFE_AB_DIAG_CTRL, &tmp);
  622. value &= 0x83FFFFFF;
  623. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], AFE_AB_DIAG_CTRL,
  624. value | 0x10000000);
  625. if (ret_val < 0)
  626. goto error;
  627. /* Turn on all of the data out and control output pins. */
  628. value = cx25821_i2c_read(&dev->i2c_bus[0], PIN_OE_CTRL, &tmp);
  629. value &= 0xFEF0FE00;
  630. if (_num_decoders == MAX_DECODERS) {
  631. /*
  632. * Note: The octal board does not support control pins(bit16-19)
  633. * These bits are ignored in the octal board.
  634. *
  635. * disable VDEC A-C port, default to Mobilygen Interface
  636. */
  637. value |= 0x010001F8;
  638. } else {
  639. /* disable VDEC A-C port, default to Mobilygen Interface */
  640. value |= 0x010F0108;
  641. }
  642. value |= 7;
  643. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], PIN_OE_CTRL, value);
  644. if (ret_val < 0)
  645. goto error;
  646. mutex_unlock(&dev->lock);
  647. ret_val = medusa_set_videostandard(dev);
  648. return ret_val;
  649. error:
  650. mutex_unlock(&dev->lock);
  651. return ret_val;
  652. }