i2c-mv64xxx.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741
  1. /*
  2. * Driver for the i2c controller on the Marvell line of host bridges
  3. * (e.g, gt642[46]0, mv643[46]0, mv644[46]0, and Orion SoC family).
  4. *
  5. * Author: Mark A. Greer <mgreer@mvista.com>
  6. *
  7. * 2005 (c) MontaVista, Software, Inc. This file is licensed under
  8. * the terms of the GNU General Public License version 2. This program
  9. * is licensed "as is" without any warranty of any kind, whether express
  10. * or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/slab.h>
  14. #include <linux/module.h>
  15. #include <linux/spinlock.h>
  16. #include <linux/i2c.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/mv643xx_i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/io.h>
  21. #include <linux/of.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_i2c.h>
  24. #include <linux/clk.h>
  25. #include <linux/err.h>
  26. /* Register defines */
  27. #define MV64XXX_I2C_REG_SLAVE_ADDR 0x00
  28. #define MV64XXX_I2C_REG_DATA 0x04
  29. #define MV64XXX_I2C_REG_CONTROL 0x08
  30. #define MV64XXX_I2C_REG_STATUS 0x0c
  31. #define MV64XXX_I2C_REG_BAUD 0x0c
  32. #define MV64XXX_I2C_REG_EXT_SLAVE_ADDR 0x10
  33. #define MV64XXX_I2C_REG_SOFT_RESET 0x1c
  34. #define MV64XXX_I2C_REG_CONTROL_ACK 0x00000004
  35. #define MV64XXX_I2C_REG_CONTROL_IFLG 0x00000008
  36. #define MV64XXX_I2C_REG_CONTROL_STOP 0x00000010
  37. #define MV64XXX_I2C_REG_CONTROL_START 0x00000020
  38. #define MV64XXX_I2C_REG_CONTROL_TWSIEN 0x00000040
  39. #define MV64XXX_I2C_REG_CONTROL_INTEN 0x00000080
  40. /* Ctlr status values */
  41. #define MV64XXX_I2C_STATUS_BUS_ERR 0x00
  42. #define MV64XXX_I2C_STATUS_MAST_START 0x08
  43. #define MV64XXX_I2C_STATUS_MAST_REPEAT_START 0x10
  44. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK 0x18
  45. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK 0x20
  46. #define MV64XXX_I2C_STATUS_MAST_WR_ACK 0x28
  47. #define MV64XXX_I2C_STATUS_MAST_WR_NO_ACK 0x30
  48. #define MV64XXX_I2C_STATUS_MAST_LOST_ARB 0x38
  49. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK 0x40
  50. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK 0x48
  51. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK 0x50
  52. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK 0x58
  53. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK 0xd0
  54. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_NO_ACK 0xd8
  55. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK 0xe0
  56. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_NO_ACK 0xe8
  57. #define MV64XXX_I2C_STATUS_NO_STATUS 0xf8
  58. /* Driver states */
  59. enum {
  60. MV64XXX_I2C_STATE_INVALID,
  61. MV64XXX_I2C_STATE_IDLE,
  62. MV64XXX_I2C_STATE_WAITING_FOR_START_COND,
  63. MV64XXX_I2C_STATE_WAITING_FOR_RESTART,
  64. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK,
  65. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK,
  66. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK,
  67. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA,
  68. };
  69. /* Driver actions */
  70. enum {
  71. MV64XXX_I2C_ACTION_INVALID,
  72. MV64XXX_I2C_ACTION_CONTINUE,
  73. MV64XXX_I2C_ACTION_SEND_START,
  74. MV64XXX_I2C_ACTION_SEND_RESTART,
  75. MV64XXX_I2C_ACTION_SEND_ADDR_1,
  76. MV64XXX_I2C_ACTION_SEND_ADDR_2,
  77. MV64XXX_I2C_ACTION_SEND_DATA,
  78. MV64XXX_I2C_ACTION_RCV_DATA,
  79. MV64XXX_I2C_ACTION_RCV_DATA_STOP,
  80. MV64XXX_I2C_ACTION_SEND_STOP,
  81. };
  82. struct mv64xxx_i2c_data {
  83. int irq;
  84. u32 state;
  85. u32 action;
  86. u32 aborting;
  87. u32 cntl_bits;
  88. void __iomem *reg_base;
  89. u32 reg_base_p;
  90. u32 reg_size;
  91. u32 addr1;
  92. u32 addr2;
  93. u32 bytes_left;
  94. u32 byte_posn;
  95. u32 send_stop;
  96. u32 block;
  97. int rc;
  98. u32 freq_m;
  99. u32 freq_n;
  100. #if defined(CONFIG_HAVE_CLK)
  101. struct clk *clk;
  102. #endif
  103. wait_queue_head_t waitq;
  104. spinlock_t lock;
  105. struct i2c_msg *msg;
  106. struct i2c_adapter adapter;
  107. };
  108. /*
  109. *****************************************************************************
  110. *
  111. * Finite State Machine & Interrupt Routines
  112. *
  113. *****************************************************************************
  114. */
  115. /* Reset hardware and initialize FSM */
  116. static void
  117. mv64xxx_i2c_hw_init(struct mv64xxx_i2c_data *drv_data)
  118. {
  119. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_SOFT_RESET);
  120. writel((((drv_data->freq_m & 0xf) << 3) | (drv_data->freq_n & 0x7)),
  121. drv_data->reg_base + MV64XXX_I2C_REG_BAUD);
  122. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_SLAVE_ADDR);
  123. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_EXT_SLAVE_ADDR);
  124. writel(MV64XXX_I2C_REG_CONTROL_TWSIEN | MV64XXX_I2C_REG_CONTROL_STOP,
  125. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  126. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  127. }
  128. static void
  129. mv64xxx_i2c_fsm(struct mv64xxx_i2c_data *drv_data, u32 status)
  130. {
  131. /*
  132. * If state is idle, then this is likely the remnants of an old
  133. * operation that driver has given up on or the user has killed.
  134. * If so, issue the stop condition and go to idle.
  135. */
  136. if (drv_data->state == MV64XXX_I2C_STATE_IDLE) {
  137. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  138. return;
  139. }
  140. /* The status from the ctlr [mostly] tells us what to do next */
  141. switch (status) {
  142. /* Start condition interrupt */
  143. case MV64XXX_I2C_STATUS_MAST_START: /* 0x08 */
  144. case MV64XXX_I2C_STATUS_MAST_REPEAT_START: /* 0x10 */
  145. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_1;
  146. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK;
  147. break;
  148. /* Performing a write */
  149. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK: /* 0x18 */
  150. if (drv_data->msg->flags & I2C_M_TEN) {
  151. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  152. drv_data->state =
  153. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  154. break;
  155. }
  156. /* FALLTHRU */
  157. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK: /* 0xd0 */
  158. case MV64XXX_I2C_STATUS_MAST_WR_ACK: /* 0x28 */
  159. if ((drv_data->bytes_left == 0)
  160. || (drv_data->aborting
  161. && (drv_data->byte_posn != 0))) {
  162. if (drv_data->send_stop) {
  163. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  164. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  165. } else {
  166. drv_data->action =
  167. MV64XXX_I2C_ACTION_SEND_RESTART;
  168. drv_data->state =
  169. MV64XXX_I2C_STATE_WAITING_FOR_RESTART;
  170. }
  171. } else {
  172. drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
  173. drv_data->state =
  174. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
  175. drv_data->bytes_left--;
  176. }
  177. break;
  178. /* Performing a read */
  179. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK: /* 40 */
  180. if (drv_data->msg->flags & I2C_M_TEN) {
  181. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  182. drv_data->state =
  183. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  184. break;
  185. }
  186. /* FALLTHRU */
  187. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK: /* 0xe0 */
  188. if (drv_data->bytes_left == 0) {
  189. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  190. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  191. break;
  192. }
  193. /* FALLTHRU */
  194. case MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK: /* 0x50 */
  195. if (status != MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK)
  196. drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
  197. else {
  198. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA;
  199. drv_data->bytes_left--;
  200. }
  201. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
  202. if ((drv_data->bytes_left == 1) || drv_data->aborting)
  203. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_ACK;
  204. break;
  205. case MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK: /* 0x58 */
  206. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA_STOP;
  207. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  208. break;
  209. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK: /* 0x20 */
  210. case MV64XXX_I2C_STATUS_MAST_WR_NO_ACK: /* 30 */
  211. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK: /* 48 */
  212. /* Doesn't seem to be a device at other end */
  213. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  214. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  215. drv_data->rc = -ENODEV;
  216. break;
  217. default:
  218. dev_err(&drv_data->adapter.dev,
  219. "mv64xxx_i2c_fsm: Ctlr Error -- state: 0x%x, "
  220. "status: 0x%x, addr: 0x%x, flags: 0x%x\n",
  221. drv_data->state, status, drv_data->msg->addr,
  222. drv_data->msg->flags);
  223. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  224. mv64xxx_i2c_hw_init(drv_data);
  225. drv_data->rc = -EIO;
  226. }
  227. }
  228. static void
  229. mv64xxx_i2c_do_action(struct mv64xxx_i2c_data *drv_data)
  230. {
  231. switch(drv_data->action) {
  232. case MV64XXX_I2C_ACTION_SEND_RESTART:
  233. drv_data->cntl_bits |= MV64XXX_I2C_REG_CONTROL_START;
  234. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  235. writel(drv_data->cntl_bits,
  236. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  237. drv_data->block = 0;
  238. wake_up_interruptible(&drv_data->waitq);
  239. break;
  240. case MV64XXX_I2C_ACTION_CONTINUE:
  241. writel(drv_data->cntl_bits,
  242. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  243. break;
  244. case MV64XXX_I2C_ACTION_SEND_START:
  245. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_START,
  246. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  247. break;
  248. case MV64XXX_I2C_ACTION_SEND_ADDR_1:
  249. writel(drv_data->addr1,
  250. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  251. writel(drv_data->cntl_bits,
  252. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  253. break;
  254. case MV64XXX_I2C_ACTION_SEND_ADDR_2:
  255. writel(drv_data->addr2,
  256. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  257. writel(drv_data->cntl_bits,
  258. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  259. break;
  260. case MV64XXX_I2C_ACTION_SEND_DATA:
  261. writel(drv_data->msg->buf[drv_data->byte_posn++],
  262. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  263. writel(drv_data->cntl_bits,
  264. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  265. break;
  266. case MV64XXX_I2C_ACTION_RCV_DATA:
  267. drv_data->msg->buf[drv_data->byte_posn++] =
  268. readl(drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  269. writel(drv_data->cntl_bits,
  270. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  271. break;
  272. case MV64XXX_I2C_ACTION_RCV_DATA_STOP:
  273. drv_data->msg->buf[drv_data->byte_posn++] =
  274. readl(drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  275. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  276. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  277. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  278. drv_data->block = 0;
  279. wake_up_interruptible(&drv_data->waitq);
  280. break;
  281. case MV64XXX_I2C_ACTION_INVALID:
  282. default:
  283. dev_err(&drv_data->adapter.dev,
  284. "mv64xxx_i2c_do_action: Invalid action: %d\n",
  285. drv_data->action);
  286. drv_data->rc = -EIO;
  287. /* FALLTHRU */
  288. case MV64XXX_I2C_ACTION_SEND_STOP:
  289. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  290. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  291. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  292. drv_data->block = 0;
  293. wake_up_interruptible(&drv_data->waitq);
  294. break;
  295. }
  296. }
  297. static irqreturn_t
  298. mv64xxx_i2c_intr(int irq, void *dev_id)
  299. {
  300. struct mv64xxx_i2c_data *drv_data = dev_id;
  301. unsigned long flags;
  302. u32 status;
  303. irqreturn_t rc = IRQ_NONE;
  304. spin_lock_irqsave(&drv_data->lock, flags);
  305. while (readl(drv_data->reg_base + MV64XXX_I2C_REG_CONTROL) &
  306. MV64XXX_I2C_REG_CONTROL_IFLG) {
  307. status = readl(drv_data->reg_base + MV64XXX_I2C_REG_STATUS);
  308. mv64xxx_i2c_fsm(drv_data, status);
  309. mv64xxx_i2c_do_action(drv_data);
  310. rc = IRQ_HANDLED;
  311. }
  312. spin_unlock_irqrestore(&drv_data->lock, flags);
  313. return rc;
  314. }
  315. /*
  316. *****************************************************************************
  317. *
  318. * I2C Msg Execution Routines
  319. *
  320. *****************************************************************************
  321. */
  322. static void
  323. mv64xxx_i2c_prepare_for_io(struct mv64xxx_i2c_data *drv_data,
  324. struct i2c_msg *msg)
  325. {
  326. u32 dir = 0;
  327. drv_data->msg = msg;
  328. drv_data->byte_posn = 0;
  329. drv_data->bytes_left = msg->len;
  330. drv_data->aborting = 0;
  331. drv_data->rc = 0;
  332. drv_data->cntl_bits = MV64XXX_I2C_REG_CONTROL_ACK |
  333. MV64XXX_I2C_REG_CONTROL_INTEN | MV64XXX_I2C_REG_CONTROL_TWSIEN;
  334. if (msg->flags & I2C_M_RD)
  335. dir = 1;
  336. if (msg->flags & I2C_M_TEN) {
  337. drv_data->addr1 = 0xf0 | (((u32)msg->addr & 0x300) >> 7) | dir;
  338. drv_data->addr2 = (u32)msg->addr & 0xff;
  339. } else {
  340. drv_data->addr1 = ((u32)msg->addr & 0x7f) << 1 | dir;
  341. drv_data->addr2 = 0;
  342. }
  343. }
  344. static void
  345. mv64xxx_i2c_wait_for_completion(struct mv64xxx_i2c_data *drv_data)
  346. {
  347. long time_left;
  348. unsigned long flags;
  349. char abort = 0;
  350. time_left = wait_event_interruptible_timeout(drv_data->waitq,
  351. !drv_data->block, drv_data->adapter.timeout);
  352. spin_lock_irqsave(&drv_data->lock, flags);
  353. if (!time_left) { /* Timed out */
  354. drv_data->rc = -ETIMEDOUT;
  355. abort = 1;
  356. } else if (time_left < 0) { /* Interrupted/Error */
  357. drv_data->rc = time_left; /* errno value */
  358. abort = 1;
  359. }
  360. if (abort && drv_data->block) {
  361. drv_data->aborting = 1;
  362. spin_unlock_irqrestore(&drv_data->lock, flags);
  363. time_left = wait_event_timeout(drv_data->waitq,
  364. !drv_data->block, drv_data->adapter.timeout);
  365. if ((time_left <= 0) && drv_data->block) {
  366. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  367. dev_err(&drv_data->adapter.dev,
  368. "mv64xxx: I2C bus locked, block: %d, "
  369. "time_left: %d\n", drv_data->block,
  370. (int)time_left);
  371. mv64xxx_i2c_hw_init(drv_data);
  372. }
  373. } else
  374. spin_unlock_irqrestore(&drv_data->lock, flags);
  375. }
  376. static int
  377. mv64xxx_i2c_execute_msg(struct mv64xxx_i2c_data *drv_data, struct i2c_msg *msg,
  378. int is_first, int is_last)
  379. {
  380. unsigned long flags;
  381. spin_lock_irqsave(&drv_data->lock, flags);
  382. mv64xxx_i2c_prepare_for_io(drv_data, msg);
  383. if (unlikely(msg->flags & I2C_M_NOSTART)) { /* Skip start/addr phases */
  384. if (drv_data->msg->flags & I2C_M_RD) {
  385. /* No action to do, wait for slave to send a byte */
  386. drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
  387. drv_data->state =
  388. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
  389. } else {
  390. drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
  391. drv_data->state =
  392. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
  393. drv_data->bytes_left--;
  394. }
  395. } else {
  396. if (is_first) {
  397. drv_data->action = MV64XXX_I2C_ACTION_SEND_START;
  398. drv_data->state =
  399. MV64XXX_I2C_STATE_WAITING_FOR_START_COND;
  400. } else {
  401. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_1;
  402. drv_data->state =
  403. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK;
  404. }
  405. }
  406. drv_data->send_stop = is_last;
  407. drv_data->block = 1;
  408. mv64xxx_i2c_do_action(drv_data);
  409. spin_unlock_irqrestore(&drv_data->lock, flags);
  410. mv64xxx_i2c_wait_for_completion(drv_data);
  411. return drv_data->rc;
  412. }
  413. /*
  414. *****************************************************************************
  415. *
  416. * I2C Core Support Routines (Interface to higher level I2C code)
  417. *
  418. *****************************************************************************
  419. */
  420. static u32
  421. mv64xxx_i2c_functionality(struct i2c_adapter *adap)
  422. {
  423. return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SMBUS_EMUL;
  424. }
  425. static int
  426. mv64xxx_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  427. {
  428. struct mv64xxx_i2c_data *drv_data = i2c_get_adapdata(adap);
  429. int i, rc;
  430. for (i = 0; i < num; i++) {
  431. rc = mv64xxx_i2c_execute_msg(drv_data, &msgs[i],
  432. i == 0, i + 1 == num);
  433. if (rc < 0)
  434. return rc;
  435. }
  436. return num;
  437. }
  438. static const struct i2c_algorithm mv64xxx_i2c_algo = {
  439. .master_xfer = mv64xxx_i2c_xfer,
  440. .functionality = mv64xxx_i2c_functionality,
  441. };
  442. /*
  443. *****************************************************************************
  444. *
  445. * Driver Interface & Early Init Routines
  446. *
  447. *****************************************************************************
  448. */
  449. static int
  450. mv64xxx_i2c_map_regs(struct platform_device *pd,
  451. struct mv64xxx_i2c_data *drv_data)
  452. {
  453. int size;
  454. struct resource *r = platform_get_resource(pd, IORESOURCE_MEM, 0);
  455. if (!r)
  456. return -ENODEV;
  457. size = resource_size(r);
  458. if (!request_mem_region(r->start, size, drv_data->adapter.name))
  459. return -EBUSY;
  460. drv_data->reg_base = ioremap(r->start, size);
  461. drv_data->reg_base_p = r->start;
  462. drv_data->reg_size = size;
  463. return 0;
  464. }
  465. static void
  466. mv64xxx_i2c_unmap_regs(struct mv64xxx_i2c_data *drv_data)
  467. {
  468. if (drv_data->reg_base) {
  469. iounmap(drv_data->reg_base);
  470. release_mem_region(drv_data->reg_base_p, drv_data->reg_size);
  471. }
  472. drv_data->reg_base = NULL;
  473. drv_data->reg_base_p = 0;
  474. }
  475. #ifdef CONFIG_OF
  476. static int
  477. mv64xxx_calc_freq(const int tclk, const int n, const int m)
  478. {
  479. return tclk / (10 * (m + 1) * (2 << n));
  480. }
  481. static bool
  482. mv64xxx_find_baud_factors(const u32 req_freq, const u32 tclk, u32 *best_n,
  483. u32 *best_m)
  484. {
  485. int freq, delta, best_delta = INT_MAX;
  486. int m, n;
  487. for (n = 0; n <= 7; n++)
  488. for (m = 0; m <= 15; m++) {
  489. freq = mv64xxx_calc_freq(tclk, n, m);
  490. delta = req_freq - freq;
  491. if (delta >= 0 && delta < best_delta) {
  492. *best_m = m;
  493. *best_n = n;
  494. best_delta = delta;
  495. }
  496. if (best_delta == 0)
  497. return true;
  498. }
  499. if (best_delta == INT_MAX)
  500. return false;
  501. return true;
  502. }
  503. static int
  504. mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
  505. struct device_node *np)
  506. {
  507. u32 bus_freq, tclk;
  508. int rc = 0;
  509. /* CLK is mandatory when using DT to describe the i2c bus. We
  510. * need to know tclk in order to calculate bus clock
  511. * factors.
  512. */
  513. #if !defined(CONFIG_HAVE_CLK)
  514. /* Have OF but no CLK */
  515. return -ENODEV;
  516. #else
  517. if (IS_ERR(drv_data->clk)) {
  518. rc = -ENODEV;
  519. goto out;
  520. }
  521. tclk = clk_get_rate(drv_data->clk);
  522. of_property_read_u32(np, "clock-frequency", &bus_freq);
  523. if (!mv64xxx_find_baud_factors(bus_freq, tclk,
  524. &drv_data->freq_n, &drv_data->freq_m)) {
  525. rc = -EINVAL;
  526. goto out;
  527. }
  528. drv_data->irq = irq_of_parse_and_map(np, 0);
  529. /* Its not yet defined how timeouts will be specified in device tree.
  530. * So hard code the value to 1 second.
  531. */
  532. drv_data->adapter.timeout = HZ;
  533. out:
  534. return rc;
  535. #endif
  536. }
  537. #else /* CONFIG_OF */
  538. static int
  539. mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
  540. struct device_node *np)
  541. {
  542. return -ENODEV;
  543. }
  544. #endif /* CONFIG_OF */
  545. static int
  546. mv64xxx_i2c_probe(struct platform_device *pd)
  547. {
  548. struct mv64xxx_i2c_data *drv_data;
  549. struct mv64xxx_i2c_pdata *pdata = pd->dev.platform_data;
  550. int rc;
  551. if ((!pdata && !pd->dev.of_node))
  552. return -ENODEV;
  553. drv_data = kzalloc(sizeof(struct mv64xxx_i2c_data), GFP_KERNEL);
  554. if (!drv_data)
  555. return -ENOMEM;
  556. if (mv64xxx_i2c_map_regs(pd, drv_data)) {
  557. rc = -ENODEV;
  558. goto exit_kfree;
  559. }
  560. strlcpy(drv_data->adapter.name, MV64XXX_I2C_CTLR_NAME " adapter",
  561. sizeof(drv_data->adapter.name));
  562. init_waitqueue_head(&drv_data->waitq);
  563. spin_lock_init(&drv_data->lock);
  564. #if defined(CONFIG_HAVE_CLK)
  565. /* Not all platforms have a clk */
  566. drv_data->clk = clk_get(&pd->dev, NULL);
  567. if (!IS_ERR(drv_data->clk)) {
  568. clk_prepare(drv_data->clk);
  569. clk_enable(drv_data->clk);
  570. }
  571. #endif
  572. if (pdata) {
  573. drv_data->freq_m = pdata->freq_m;
  574. drv_data->freq_n = pdata->freq_n;
  575. drv_data->irq = platform_get_irq(pd, 0);
  576. drv_data->adapter.timeout = msecs_to_jiffies(pdata->timeout);
  577. } else if (pd->dev.of_node) {
  578. rc = mv64xxx_of_config(drv_data, pd->dev.of_node);
  579. if (rc)
  580. goto exit_unmap_regs;
  581. }
  582. if (drv_data->irq < 0) {
  583. rc = -ENXIO;
  584. goto exit_unmap_regs;
  585. }
  586. drv_data->adapter.dev.parent = &pd->dev;
  587. drv_data->adapter.algo = &mv64xxx_i2c_algo;
  588. drv_data->adapter.owner = THIS_MODULE;
  589. drv_data->adapter.class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
  590. drv_data->adapter.nr = pd->id;
  591. drv_data->adapter.dev.of_node = pd->dev.of_node;
  592. platform_set_drvdata(pd, drv_data);
  593. i2c_set_adapdata(&drv_data->adapter, drv_data);
  594. mv64xxx_i2c_hw_init(drv_data);
  595. if (request_irq(drv_data->irq, mv64xxx_i2c_intr, 0,
  596. MV64XXX_I2C_CTLR_NAME, drv_data)) {
  597. dev_err(&drv_data->adapter.dev,
  598. "mv64xxx: Can't register intr handler irq: %d\n",
  599. drv_data->irq);
  600. rc = -EINVAL;
  601. goto exit_unmap_regs;
  602. } else if ((rc = i2c_add_numbered_adapter(&drv_data->adapter)) != 0) {
  603. dev_err(&drv_data->adapter.dev,
  604. "mv64xxx: Can't add i2c adapter, rc: %d\n", -rc);
  605. goto exit_free_irq;
  606. }
  607. of_i2c_register_devices(&drv_data->adapter);
  608. return 0;
  609. exit_free_irq:
  610. free_irq(drv_data->irq, drv_data);
  611. exit_unmap_regs:
  612. #if defined(CONFIG_HAVE_CLK)
  613. /* Not all platforms have a clk */
  614. if (!IS_ERR(drv_data->clk)) {
  615. clk_disable(drv_data->clk);
  616. clk_unprepare(drv_data->clk);
  617. }
  618. #endif
  619. mv64xxx_i2c_unmap_regs(drv_data);
  620. exit_kfree:
  621. kfree(drv_data);
  622. return rc;
  623. }
  624. static int
  625. mv64xxx_i2c_remove(struct platform_device *dev)
  626. {
  627. struct mv64xxx_i2c_data *drv_data = platform_get_drvdata(dev);
  628. int rc;
  629. rc = i2c_del_adapter(&drv_data->adapter);
  630. free_irq(drv_data->irq, drv_data);
  631. mv64xxx_i2c_unmap_regs(drv_data);
  632. #if defined(CONFIG_HAVE_CLK)
  633. /* Not all platforms have a clk */
  634. if (!IS_ERR(drv_data->clk)) {
  635. clk_disable(drv_data->clk);
  636. clk_unprepare(drv_data->clk);
  637. }
  638. #endif
  639. kfree(drv_data);
  640. return rc;
  641. }
  642. static const struct of_device_id mv64xxx_i2c_of_match_table[] = {
  643. { .compatible = "marvell,mv64xxx-i2c", },
  644. {}
  645. };
  646. MODULE_DEVICE_TABLE(of, mv64xxx_i2c_of_match_table);
  647. static struct platform_driver mv64xxx_i2c_driver = {
  648. .probe = mv64xxx_i2c_probe,
  649. .remove = mv64xxx_i2c_remove,
  650. .driver = {
  651. .owner = THIS_MODULE,
  652. .name = MV64XXX_I2C_CTLR_NAME,
  653. .of_match_table = of_match_ptr(mv64xxx_i2c_of_match_table),
  654. },
  655. };
  656. module_platform_driver(mv64xxx_i2c_driver);
  657. MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
  658. MODULE_DESCRIPTION("Marvell mv64xxx host bridge i2c ctlr driver");
  659. MODULE_LICENSE("GPL");