talitos.c 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <linux/slab.h>
  40. #include <linux/string.h>
  41. #include <crypto/algapi.h>
  42. #include <crypto/aes.h>
  43. #include <crypto/des.h>
  44. #include <crypto/sha.h>
  45. #include <crypto/md5.h>
  46. #include <crypto/aead.h>
  47. #include <crypto/authenc.h>
  48. #include <crypto/skcipher.h>
  49. #include <crypto/hash.h>
  50. #include <crypto/internal/hash.h>
  51. #include <crypto/scatterwalk.h>
  52. #include "talitos.h"
  53. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  54. {
  55. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  56. talitos_ptr->eptr = upper_32_bits(dma_addr);
  57. }
  58. /*
  59. * map virtual single (contiguous) pointer to h/w descriptor pointer
  60. */
  61. static void map_single_talitos_ptr(struct device *dev,
  62. struct talitos_ptr *talitos_ptr,
  63. unsigned short len, void *data,
  64. unsigned char extent,
  65. enum dma_data_direction dir)
  66. {
  67. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  68. talitos_ptr->len = cpu_to_be16(len);
  69. to_talitos_ptr(talitos_ptr, dma_addr);
  70. talitos_ptr->j_extent = extent;
  71. }
  72. /*
  73. * unmap bus single (contiguous) h/w descriptor pointer
  74. */
  75. static void unmap_single_talitos_ptr(struct device *dev,
  76. struct talitos_ptr *talitos_ptr,
  77. enum dma_data_direction dir)
  78. {
  79. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  80. be16_to_cpu(talitos_ptr->len), dir);
  81. }
  82. static int reset_channel(struct device *dev, int ch)
  83. {
  84. struct talitos_private *priv = dev_get_drvdata(dev);
  85. unsigned int timeout = TALITOS_TIMEOUT;
  86. setbits32(priv->chan[ch].reg + TALITOS_CCCR, TALITOS_CCCR_RESET);
  87. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) & TALITOS_CCCR_RESET)
  88. && --timeout)
  89. cpu_relax();
  90. if (timeout == 0) {
  91. dev_err(dev, "failed to reset channel %d\n", ch);
  92. return -EIO;
  93. }
  94. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  95. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  96. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  97. /* and ICCR writeback, if available */
  98. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  99. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  100. TALITOS_CCCR_LO_IWSE);
  101. return 0;
  102. }
  103. static int reset_device(struct device *dev)
  104. {
  105. struct talitos_private *priv = dev_get_drvdata(dev);
  106. unsigned int timeout = TALITOS_TIMEOUT;
  107. u32 mcr = TALITOS_MCR_SWR;
  108. setbits32(priv->reg + TALITOS_MCR, mcr);
  109. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  110. && --timeout)
  111. cpu_relax();
  112. if (priv->irq[1]) {
  113. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  114. setbits32(priv->reg + TALITOS_MCR, mcr);
  115. }
  116. if (timeout == 0) {
  117. dev_err(dev, "failed to reset device\n");
  118. return -EIO;
  119. }
  120. return 0;
  121. }
  122. /*
  123. * Reset and initialize the device
  124. */
  125. static int init_device(struct device *dev)
  126. {
  127. struct talitos_private *priv = dev_get_drvdata(dev);
  128. int ch, err;
  129. /*
  130. * Master reset
  131. * errata documentation: warning: certain SEC interrupts
  132. * are not fully cleared by writing the MCR:SWR bit,
  133. * set bit twice to completely reset
  134. */
  135. err = reset_device(dev);
  136. if (err)
  137. return err;
  138. err = reset_device(dev);
  139. if (err)
  140. return err;
  141. /* reset channels */
  142. for (ch = 0; ch < priv->num_channels; ch++) {
  143. err = reset_channel(dev, ch);
  144. if (err)
  145. return err;
  146. }
  147. /* enable channel done and error interrupts */
  148. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  149. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  150. /* disable integrity check error interrupts (use writeback instead) */
  151. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  152. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  153. TALITOS_MDEUICR_LO_ICE);
  154. return 0;
  155. }
  156. /**
  157. * talitos_submit - submits a descriptor to the device for processing
  158. * @dev: the SEC device to be used
  159. * @ch: the SEC device channel to be used
  160. * @desc: the descriptor to be processed by the device
  161. * @callback: whom to call when processing is complete
  162. * @context: a handle for use by caller (optional)
  163. *
  164. * desc must contain valid dma-mapped (bus physical) address pointers.
  165. * callback must check err and feedback in descriptor header
  166. * for device processing status.
  167. */
  168. int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  169. void (*callback)(struct device *dev,
  170. struct talitos_desc *desc,
  171. void *context, int error),
  172. void *context)
  173. {
  174. struct talitos_private *priv = dev_get_drvdata(dev);
  175. struct talitos_request *request;
  176. unsigned long flags;
  177. int head;
  178. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  179. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  180. /* h/w fifo is full */
  181. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  182. return -EAGAIN;
  183. }
  184. head = priv->chan[ch].head;
  185. request = &priv->chan[ch].fifo[head];
  186. /* map descriptor and save caller data */
  187. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  188. DMA_BIDIRECTIONAL);
  189. request->callback = callback;
  190. request->context = context;
  191. /* increment fifo head */
  192. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  193. smp_wmb();
  194. request->desc = desc;
  195. /* GO! */
  196. wmb();
  197. out_be32(priv->chan[ch].reg + TALITOS_FF,
  198. upper_32_bits(request->dma_desc));
  199. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  200. lower_32_bits(request->dma_desc));
  201. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  202. return -EINPROGRESS;
  203. }
  204. EXPORT_SYMBOL(talitos_submit);
  205. /*
  206. * process what was done, notify callback of error if not
  207. */
  208. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  209. {
  210. struct talitos_private *priv = dev_get_drvdata(dev);
  211. struct talitos_request *request, saved_req;
  212. unsigned long flags;
  213. int tail, status;
  214. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  215. tail = priv->chan[ch].tail;
  216. while (priv->chan[ch].fifo[tail].desc) {
  217. request = &priv->chan[ch].fifo[tail];
  218. /* descriptors with their done bits set don't get the error */
  219. rmb();
  220. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  221. status = 0;
  222. else
  223. if (!error)
  224. break;
  225. else
  226. status = error;
  227. dma_unmap_single(dev, request->dma_desc,
  228. sizeof(struct talitos_desc),
  229. DMA_BIDIRECTIONAL);
  230. /* copy entries so we can call callback outside lock */
  231. saved_req.desc = request->desc;
  232. saved_req.callback = request->callback;
  233. saved_req.context = request->context;
  234. /* release request entry in fifo */
  235. smp_wmb();
  236. request->desc = NULL;
  237. /* increment fifo tail */
  238. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  239. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  240. atomic_dec(&priv->chan[ch].submit_count);
  241. saved_req.callback(dev, saved_req.desc, saved_req.context,
  242. status);
  243. /* channel may resume processing in single desc error case */
  244. if (error && !reset_ch && status == error)
  245. return;
  246. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  247. tail = priv->chan[ch].tail;
  248. }
  249. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  250. }
  251. /*
  252. * process completed requests for channels that have done status
  253. */
  254. #define DEF_TALITOS_DONE(name, ch_done_mask) \
  255. static void talitos_done_##name(unsigned long data) \
  256. { \
  257. struct device *dev = (struct device *)data; \
  258. struct talitos_private *priv = dev_get_drvdata(dev); \
  259. unsigned long flags; \
  260. \
  261. if (ch_done_mask & 1) \
  262. flush_channel(dev, 0, 0, 0); \
  263. if (priv->num_channels == 1) \
  264. goto out; \
  265. if (ch_done_mask & (1 << 2)) \
  266. flush_channel(dev, 1, 0, 0); \
  267. if (ch_done_mask & (1 << 4)) \
  268. flush_channel(dev, 2, 0, 0); \
  269. if (ch_done_mask & (1 << 6)) \
  270. flush_channel(dev, 3, 0, 0); \
  271. \
  272. out: \
  273. /* At this point, all completed channels have been processed */ \
  274. /* Unmask done interrupts for channels completed later on. */ \
  275. spin_lock_irqsave(&priv->reg_lock, flags); \
  276. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  277. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT); \
  278. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  279. }
  280. DEF_TALITOS_DONE(4ch, TALITOS_ISR_4CHDONE)
  281. DEF_TALITOS_DONE(ch0_2, TALITOS_ISR_CH_0_2_DONE)
  282. DEF_TALITOS_DONE(ch1_3, TALITOS_ISR_CH_1_3_DONE)
  283. /*
  284. * locate current (offending) descriptor
  285. */
  286. static u32 current_desc_hdr(struct device *dev, int ch)
  287. {
  288. struct talitos_private *priv = dev_get_drvdata(dev);
  289. int tail = priv->chan[ch].tail;
  290. dma_addr_t cur_desc;
  291. cur_desc = in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  292. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  293. tail = (tail + 1) & (priv->fifo_len - 1);
  294. if (tail == priv->chan[ch].tail) {
  295. dev_err(dev, "couldn't locate current descriptor\n");
  296. return 0;
  297. }
  298. }
  299. return priv->chan[ch].fifo[tail].desc->hdr;
  300. }
  301. /*
  302. * user diagnostics; report root cause of error based on execution unit status
  303. */
  304. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  305. {
  306. struct talitos_private *priv = dev_get_drvdata(dev);
  307. int i;
  308. if (!desc_hdr)
  309. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  310. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  311. case DESC_HDR_SEL0_AFEU:
  312. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  313. in_be32(priv->reg + TALITOS_AFEUISR),
  314. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  315. break;
  316. case DESC_HDR_SEL0_DEU:
  317. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  318. in_be32(priv->reg + TALITOS_DEUISR),
  319. in_be32(priv->reg + TALITOS_DEUISR_LO));
  320. break;
  321. case DESC_HDR_SEL0_MDEUA:
  322. case DESC_HDR_SEL0_MDEUB:
  323. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  324. in_be32(priv->reg + TALITOS_MDEUISR),
  325. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  326. break;
  327. case DESC_HDR_SEL0_RNG:
  328. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  329. in_be32(priv->reg + TALITOS_RNGUISR),
  330. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  331. break;
  332. case DESC_HDR_SEL0_PKEU:
  333. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  334. in_be32(priv->reg + TALITOS_PKEUISR),
  335. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  336. break;
  337. case DESC_HDR_SEL0_AESU:
  338. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  339. in_be32(priv->reg + TALITOS_AESUISR),
  340. in_be32(priv->reg + TALITOS_AESUISR_LO));
  341. break;
  342. case DESC_HDR_SEL0_CRCU:
  343. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  344. in_be32(priv->reg + TALITOS_CRCUISR),
  345. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  346. break;
  347. case DESC_HDR_SEL0_KEU:
  348. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  349. in_be32(priv->reg + TALITOS_KEUISR),
  350. in_be32(priv->reg + TALITOS_KEUISR_LO));
  351. break;
  352. }
  353. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  354. case DESC_HDR_SEL1_MDEUA:
  355. case DESC_HDR_SEL1_MDEUB:
  356. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  357. in_be32(priv->reg + TALITOS_MDEUISR),
  358. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  359. break;
  360. case DESC_HDR_SEL1_CRCU:
  361. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  362. in_be32(priv->reg + TALITOS_CRCUISR),
  363. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  364. break;
  365. }
  366. for (i = 0; i < 8; i++)
  367. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  368. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  369. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  370. }
  371. /*
  372. * recover from error interrupts
  373. */
  374. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  375. {
  376. struct talitos_private *priv = dev_get_drvdata(dev);
  377. unsigned int timeout = TALITOS_TIMEOUT;
  378. int ch, error, reset_dev = 0, reset_ch = 0;
  379. u32 v, v_lo;
  380. for (ch = 0; ch < priv->num_channels; ch++) {
  381. /* skip channels without errors */
  382. if (!(isr & (1 << (ch * 2 + 1))))
  383. continue;
  384. error = -EINVAL;
  385. v = in_be32(priv->chan[ch].reg + TALITOS_CCPSR);
  386. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  387. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  388. dev_err(dev, "double fetch fifo overflow error\n");
  389. error = -EAGAIN;
  390. reset_ch = 1;
  391. }
  392. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  393. /* h/w dropped descriptor */
  394. dev_err(dev, "single fetch fifo overflow error\n");
  395. error = -EAGAIN;
  396. }
  397. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  398. dev_err(dev, "master data transfer error\n");
  399. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  400. dev_err(dev, "s/g data length zero error\n");
  401. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  402. dev_err(dev, "fetch pointer zero error\n");
  403. if (v_lo & TALITOS_CCPSR_LO_IDH)
  404. dev_err(dev, "illegal descriptor header error\n");
  405. if (v_lo & TALITOS_CCPSR_LO_IEU)
  406. dev_err(dev, "invalid execution unit error\n");
  407. if (v_lo & TALITOS_CCPSR_LO_EU)
  408. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  409. if (v_lo & TALITOS_CCPSR_LO_GB)
  410. dev_err(dev, "gather boundary error\n");
  411. if (v_lo & TALITOS_CCPSR_LO_GRL)
  412. dev_err(dev, "gather return/length error\n");
  413. if (v_lo & TALITOS_CCPSR_LO_SB)
  414. dev_err(dev, "scatter boundary error\n");
  415. if (v_lo & TALITOS_CCPSR_LO_SRL)
  416. dev_err(dev, "scatter return/length error\n");
  417. flush_channel(dev, ch, error, reset_ch);
  418. if (reset_ch) {
  419. reset_channel(dev, ch);
  420. } else {
  421. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  422. TALITOS_CCCR_CONT);
  423. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  424. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  425. TALITOS_CCCR_CONT) && --timeout)
  426. cpu_relax();
  427. if (timeout == 0) {
  428. dev_err(dev, "failed to restart channel %d\n",
  429. ch);
  430. reset_dev = 1;
  431. }
  432. }
  433. }
  434. if (reset_dev || isr & ~TALITOS_ISR_4CHERR || isr_lo) {
  435. dev_err(dev, "done overflow, internal time out, or rngu error: "
  436. "ISR 0x%08x_%08x\n", isr, isr_lo);
  437. /* purge request queues */
  438. for (ch = 0; ch < priv->num_channels; ch++)
  439. flush_channel(dev, ch, -EIO, 1);
  440. /* reset and reinitialize the device */
  441. init_device(dev);
  442. }
  443. }
  444. #define DEF_TALITOS_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  445. static irqreturn_t talitos_interrupt_##name(int irq, void *data) \
  446. { \
  447. struct device *dev = data; \
  448. struct talitos_private *priv = dev_get_drvdata(dev); \
  449. u32 isr, isr_lo; \
  450. unsigned long flags; \
  451. \
  452. spin_lock_irqsave(&priv->reg_lock, flags); \
  453. isr = in_be32(priv->reg + TALITOS_ISR); \
  454. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  455. /* Acknowledge interrupt */ \
  456. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  457. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  458. \
  459. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  460. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  461. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  462. } \
  463. else { \
  464. if (likely(isr & ch_done_mask)) { \
  465. /* mask further done interrupts. */ \
  466. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  467. /* done_task will unmask done interrupts at exit */ \
  468. tasklet_schedule(&priv->done_task[tlet]); \
  469. } \
  470. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  471. } \
  472. \
  473. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  474. IRQ_NONE; \
  475. }
  476. DEF_TALITOS_INTERRUPT(4ch, TALITOS_ISR_4CHDONE, TALITOS_ISR_4CHERR, 0)
  477. DEF_TALITOS_INTERRUPT(ch0_2, TALITOS_ISR_CH_0_2_DONE, TALITOS_ISR_CH_0_2_ERR, 0)
  478. DEF_TALITOS_INTERRUPT(ch1_3, TALITOS_ISR_CH_1_3_DONE, TALITOS_ISR_CH_1_3_ERR, 1)
  479. /*
  480. * hwrng
  481. */
  482. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  483. {
  484. struct device *dev = (struct device *)rng->priv;
  485. struct talitos_private *priv = dev_get_drvdata(dev);
  486. u32 ofl;
  487. int i;
  488. for (i = 0; i < 20; i++) {
  489. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  490. TALITOS_RNGUSR_LO_OFL;
  491. if (ofl || !wait)
  492. break;
  493. udelay(10);
  494. }
  495. return !!ofl;
  496. }
  497. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  498. {
  499. struct device *dev = (struct device *)rng->priv;
  500. struct talitos_private *priv = dev_get_drvdata(dev);
  501. /* rng fifo requires 64-bit accesses */
  502. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  503. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  504. return sizeof(u32);
  505. }
  506. static int talitos_rng_init(struct hwrng *rng)
  507. {
  508. struct device *dev = (struct device *)rng->priv;
  509. struct talitos_private *priv = dev_get_drvdata(dev);
  510. unsigned int timeout = TALITOS_TIMEOUT;
  511. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  512. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  513. && --timeout)
  514. cpu_relax();
  515. if (timeout == 0) {
  516. dev_err(dev, "failed to reset rng hw\n");
  517. return -ENODEV;
  518. }
  519. /* start generating */
  520. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  521. return 0;
  522. }
  523. static int talitos_register_rng(struct device *dev)
  524. {
  525. struct talitos_private *priv = dev_get_drvdata(dev);
  526. priv->rng.name = dev_driver_string(dev),
  527. priv->rng.init = talitos_rng_init,
  528. priv->rng.data_present = talitos_rng_data_present,
  529. priv->rng.data_read = talitos_rng_data_read,
  530. priv->rng.priv = (unsigned long)dev;
  531. return hwrng_register(&priv->rng);
  532. }
  533. static void talitos_unregister_rng(struct device *dev)
  534. {
  535. struct talitos_private *priv = dev_get_drvdata(dev);
  536. hwrng_unregister(&priv->rng);
  537. }
  538. /*
  539. * crypto alg
  540. */
  541. #define TALITOS_CRA_PRIORITY 3000
  542. #define TALITOS_MAX_KEY_SIZE 96
  543. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  544. #define MD5_BLOCK_SIZE 64
  545. struct talitos_ctx {
  546. struct device *dev;
  547. int ch;
  548. __be32 desc_hdr_template;
  549. u8 key[TALITOS_MAX_KEY_SIZE];
  550. u8 iv[TALITOS_MAX_IV_LENGTH];
  551. unsigned int keylen;
  552. unsigned int enckeylen;
  553. unsigned int authkeylen;
  554. unsigned int authsize;
  555. };
  556. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  557. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  558. struct talitos_ahash_req_ctx {
  559. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  560. unsigned int hw_context_size;
  561. u8 buf[HASH_MAX_BLOCK_SIZE];
  562. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  563. unsigned int swinit;
  564. unsigned int first;
  565. unsigned int last;
  566. unsigned int to_hash_later;
  567. u64 nbuf;
  568. struct scatterlist bufsl[2];
  569. struct scatterlist *psrc;
  570. };
  571. static int aead_setauthsize(struct crypto_aead *authenc,
  572. unsigned int authsize)
  573. {
  574. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  575. ctx->authsize = authsize;
  576. return 0;
  577. }
  578. static int aead_setkey(struct crypto_aead *authenc,
  579. const u8 *key, unsigned int keylen)
  580. {
  581. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  582. struct rtattr *rta = (void *)key;
  583. struct crypto_authenc_key_param *param;
  584. unsigned int authkeylen;
  585. unsigned int enckeylen;
  586. if (!RTA_OK(rta, keylen))
  587. goto badkey;
  588. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  589. goto badkey;
  590. if (RTA_PAYLOAD(rta) < sizeof(*param))
  591. goto badkey;
  592. param = RTA_DATA(rta);
  593. enckeylen = be32_to_cpu(param->enckeylen);
  594. key += RTA_ALIGN(rta->rta_len);
  595. keylen -= RTA_ALIGN(rta->rta_len);
  596. if (keylen < enckeylen)
  597. goto badkey;
  598. authkeylen = keylen - enckeylen;
  599. if (keylen > TALITOS_MAX_KEY_SIZE)
  600. goto badkey;
  601. memcpy(&ctx->key, key, keylen);
  602. ctx->keylen = keylen;
  603. ctx->enckeylen = enckeylen;
  604. ctx->authkeylen = authkeylen;
  605. return 0;
  606. badkey:
  607. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  608. return -EINVAL;
  609. }
  610. /*
  611. * talitos_edesc - s/w-extended descriptor
  612. * @assoc_nents: number of segments in associated data scatterlist
  613. * @src_nents: number of segments in input scatterlist
  614. * @dst_nents: number of segments in output scatterlist
  615. * @assoc_chained: whether assoc is chained or not
  616. * @src_chained: whether src is chained or not
  617. * @dst_chained: whether dst is chained or not
  618. * @iv_dma: dma address of iv for checking continuity and link table
  619. * @dma_len: length of dma mapped link_tbl space
  620. * @dma_link_tbl: bus physical address of link_tbl
  621. * @desc: h/w descriptor
  622. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  623. *
  624. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  625. * is greater than 1, an integrity check value is concatenated to the end
  626. * of link_tbl data
  627. */
  628. struct talitos_edesc {
  629. int assoc_nents;
  630. int src_nents;
  631. int dst_nents;
  632. bool assoc_chained;
  633. bool src_chained;
  634. bool dst_chained;
  635. dma_addr_t iv_dma;
  636. int dma_len;
  637. dma_addr_t dma_link_tbl;
  638. struct talitos_desc desc;
  639. struct talitos_ptr link_tbl[0];
  640. };
  641. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  642. unsigned int nents, enum dma_data_direction dir,
  643. bool chained)
  644. {
  645. if (unlikely(chained))
  646. while (sg) {
  647. dma_map_sg(dev, sg, 1, dir);
  648. sg = scatterwalk_sg_next(sg);
  649. }
  650. else
  651. dma_map_sg(dev, sg, nents, dir);
  652. return nents;
  653. }
  654. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  655. enum dma_data_direction dir)
  656. {
  657. while (sg) {
  658. dma_unmap_sg(dev, sg, 1, dir);
  659. sg = scatterwalk_sg_next(sg);
  660. }
  661. }
  662. static void talitos_sg_unmap(struct device *dev,
  663. struct talitos_edesc *edesc,
  664. struct scatterlist *src,
  665. struct scatterlist *dst)
  666. {
  667. unsigned int src_nents = edesc->src_nents ? : 1;
  668. unsigned int dst_nents = edesc->dst_nents ? : 1;
  669. if (src != dst) {
  670. if (edesc->src_chained)
  671. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  672. else
  673. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  674. if (dst) {
  675. if (edesc->dst_chained)
  676. talitos_unmap_sg_chain(dev, dst,
  677. DMA_FROM_DEVICE);
  678. else
  679. dma_unmap_sg(dev, dst, dst_nents,
  680. DMA_FROM_DEVICE);
  681. }
  682. } else
  683. if (edesc->src_chained)
  684. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  685. else
  686. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  687. }
  688. static void ipsec_esp_unmap(struct device *dev,
  689. struct talitos_edesc *edesc,
  690. struct aead_request *areq)
  691. {
  692. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  693. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  694. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  695. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  696. if (edesc->assoc_chained)
  697. talitos_unmap_sg_chain(dev, areq->assoc, DMA_TO_DEVICE);
  698. else
  699. /* assoc_nents counts also for IV in non-contiguous cases */
  700. dma_unmap_sg(dev, areq->assoc,
  701. edesc->assoc_nents ? edesc->assoc_nents - 1 : 1,
  702. DMA_TO_DEVICE);
  703. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  704. if (edesc->dma_len)
  705. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  706. DMA_BIDIRECTIONAL);
  707. }
  708. /*
  709. * ipsec_esp descriptor callbacks
  710. */
  711. static void ipsec_esp_encrypt_done(struct device *dev,
  712. struct talitos_desc *desc, void *context,
  713. int err)
  714. {
  715. struct aead_request *areq = context;
  716. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  717. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  718. struct talitos_edesc *edesc;
  719. struct scatterlist *sg;
  720. void *icvdata;
  721. edesc = container_of(desc, struct talitos_edesc, desc);
  722. ipsec_esp_unmap(dev, edesc, areq);
  723. /* copy the generated ICV to dst */
  724. if (edesc->dst_nents) {
  725. icvdata = &edesc->link_tbl[edesc->src_nents +
  726. edesc->dst_nents + 2 +
  727. edesc->assoc_nents];
  728. sg = sg_last(areq->dst, edesc->dst_nents);
  729. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  730. icvdata, ctx->authsize);
  731. }
  732. kfree(edesc);
  733. aead_request_complete(areq, err);
  734. }
  735. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  736. struct talitos_desc *desc,
  737. void *context, int err)
  738. {
  739. struct aead_request *req = context;
  740. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  741. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  742. struct talitos_edesc *edesc;
  743. struct scatterlist *sg;
  744. void *icvdata;
  745. edesc = container_of(desc, struct talitos_edesc, desc);
  746. ipsec_esp_unmap(dev, edesc, req);
  747. if (!err) {
  748. /* auth check */
  749. if (edesc->dma_len)
  750. icvdata = &edesc->link_tbl[edesc->src_nents +
  751. edesc->dst_nents + 2 +
  752. edesc->assoc_nents];
  753. else
  754. icvdata = &edesc->link_tbl[0];
  755. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  756. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  757. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  758. }
  759. kfree(edesc);
  760. aead_request_complete(req, err);
  761. }
  762. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  763. struct talitos_desc *desc,
  764. void *context, int err)
  765. {
  766. struct aead_request *req = context;
  767. struct talitos_edesc *edesc;
  768. edesc = container_of(desc, struct talitos_edesc, desc);
  769. ipsec_esp_unmap(dev, edesc, req);
  770. /* check ICV auth status */
  771. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  772. DESC_HDR_LO_ICCR1_PASS))
  773. err = -EBADMSG;
  774. kfree(edesc);
  775. aead_request_complete(req, err);
  776. }
  777. /*
  778. * convert scatterlist to SEC h/w link table format
  779. * stop at cryptlen bytes
  780. */
  781. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  782. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  783. {
  784. int n_sg = sg_count;
  785. while (n_sg--) {
  786. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  787. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  788. link_tbl_ptr->j_extent = 0;
  789. link_tbl_ptr++;
  790. cryptlen -= sg_dma_len(sg);
  791. sg = scatterwalk_sg_next(sg);
  792. }
  793. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  794. link_tbl_ptr--;
  795. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  796. /* Empty this entry, and move to previous one */
  797. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  798. link_tbl_ptr->len = 0;
  799. sg_count--;
  800. link_tbl_ptr--;
  801. }
  802. be16_add_cpu(&link_tbl_ptr->len, cryptlen);
  803. /* tag end of link table */
  804. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  805. return sg_count;
  806. }
  807. /*
  808. * fill in and submit ipsec_esp descriptor
  809. */
  810. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  811. u64 seq, void (*callback) (struct device *dev,
  812. struct talitos_desc *desc,
  813. void *context, int error))
  814. {
  815. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  816. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  817. struct device *dev = ctx->dev;
  818. struct talitos_desc *desc = &edesc->desc;
  819. unsigned int cryptlen = areq->cryptlen;
  820. unsigned int authsize = ctx->authsize;
  821. unsigned int ivsize = crypto_aead_ivsize(aead);
  822. int sg_count, ret;
  823. int sg_link_tbl_len;
  824. /* hmac key */
  825. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  826. 0, DMA_TO_DEVICE);
  827. /* hmac data */
  828. desc->ptr[1].len = cpu_to_be16(areq->assoclen + ivsize);
  829. if (edesc->assoc_nents) {
  830. int tbl_off = edesc->src_nents + edesc->dst_nents + 2;
  831. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  832. to_talitos_ptr(&desc->ptr[1], edesc->dma_link_tbl + tbl_off *
  833. sizeof(struct talitos_ptr));
  834. desc->ptr[1].j_extent = DESC_PTR_LNKTBL_JUMP;
  835. /* assoc_nents - 1 entries for assoc, 1 for IV */
  836. sg_count = sg_to_link_tbl(areq->assoc, edesc->assoc_nents - 1,
  837. areq->assoclen, tbl_ptr);
  838. /* add IV to link table */
  839. tbl_ptr += sg_count - 1;
  840. tbl_ptr->j_extent = 0;
  841. tbl_ptr++;
  842. to_talitos_ptr(tbl_ptr, edesc->iv_dma);
  843. tbl_ptr->len = cpu_to_be16(ivsize);
  844. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  845. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  846. edesc->dma_len, DMA_BIDIRECTIONAL);
  847. } else {
  848. to_talitos_ptr(&desc->ptr[1], sg_dma_address(areq->assoc));
  849. desc->ptr[1].j_extent = 0;
  850. }
  851. /* cipher iv */
  852. to_talitos_ptr(&desc->ptr[2], edesc->iv_dma);
  853. desc->ptr[2].len = cpu_to_be16(ivsize);
  854. desc->ptr[2].j_extent = 0;
  855. /* Sync needed for the aead_givencrypt case */
  856. dma_sync_single_for_device(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);
  857. /* cipher key */
  858. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  859. (char *)&ctx->key + ctx->authkeylen, 0,
  860. DMA_TO_DEVICE);
  861. /*
  862. * cipher in
  863. * map and adjust cipher len to aead request cryptlen.
  864. * extent is bytes of HMAC postpended to ciphertext,
  865. * typically 12 for ipsec
  866. */
  867. desc->ptr[4].len = cpu_to_be16(cryptlen);
  868. desc->ptr[4].j_extent = authsize;
  869. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  870. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  871. : DMA_TO_DEVICE,
  872. edesc->src_chained);
  873. if (sg_count == 1) {
  874. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  875. } else {
  876. sg_link_tbl_len = cryptlen;
  877. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  878. sg_link_tbl_len = cryptlen + authsize;
  879. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  880. &edesc->link_tbl[0]);
  881. if (sg_count > 1) {
  882. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  883. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  884. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  885. edesc->dma_len,
  886. DMA_BIDIRECTIONAL);
  887. } else {
  888. /* Only one segment now, so no link tbl needed */
  889. to_talitos_ptr(&desc->ptr[4],
  890. sg_dma_address(areq->src));
  891. }
  892. }
  893. /* cipher out */
  894. desc->ptr[5].len = cpu_to_be16(cryptlen);
  895. desc->ptr[5].j_extent = authsize;
  896. if (areq->src != areq->dst)
  897. sg_count = talitos_map_sg(dev, areq->dst,
  898. edesc->dst_nents ? : 1,
  899. DMA_FROM_DEVICE, edesc->dst_chained);
  900. if (sg_count == 1) {
  901. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  902. } else {
  903. int tbl_off = edesc->src_nents + 1;
  904. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  905. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  906. tbl_off * sizeof(struct talitos_ptr));
  907. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  908. tbl_ptr);
  909. /* Add an entry to the link table for ICV data */
  910. tbl_ptr += sg_count - 1;
  911. tbl_ptr->j_extent = 0;
  912. tbl_ptr++;
  913. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  914. tbl_ptr->len = cpu_to_be16(authsize);
  915. /* icv data follows link tables */
  916. to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl +
  917. (tbl_off + edesc->dst_nents + 1 +
  918. edesc->assoc_nents) *
  919. sizeof(struct talitos_ptr));
  920. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  921. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  922. edesc->dma_len, DMA_BIDIRECTIONAL);
  923. }
  924. /* iv out */
  925. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  926. DMA_FROM_DEVICE);
  927. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  928. if (ret != -EINPROGRESS) {
  929. ipsec_esp_unmap(dev, edesc, areq);
  930. kfree(edesc);
  931. }
  932. return ret;
  933. }
  934. /*
  935. * derive number of elements in scatterlist
  936. */
  937. static int sg_count(struct scatterlist *sg_list, int nbytes, bool *chained)
  938. {
  939. struct scatterlist *sg = sg_list;
  940. int sg_nents = 0;
  941. *chained = false;
  942. while (nbytes > 0) {
  943. sg_nents++;
  944. nbytes -= sg->length;
  945. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  946. *chained = true;
  947. sg = scatterwalk_sg_next(sg);
  948. }
  949. return sg_nents;
  950. }
  951. /**
  952. * sg_copy_end_to_buffer - Copy end data from SG list to a linear buffer
  953. * @sgl: The SG list
  954. * @nents: Number of SG entries
  955. * @buf: Where to copy to
  956. * @buflen: The number of bytes to copy
  957. * @skip: The number of bytes to skip before copying.
  958. * Note: skip + buflen should equal SG total size.
  959. *
  960. * Returns the number of copied bytes.
  961. *
  962. **/
  963. static size_t sg_copy_end_to_buffer(struct scatterlist *sgl, unsigned int nents,
  964. void *buf, size_t buflen, unsigned int skip)
  965. {
  966. unsigned int offset = 0;
  967. unsigned int boffset = 0;
  968. struct sg_mapping_iter miter;
  969. unsigned long flags;
  970. unsigned int sg_flags = SG_MITER_ATOMIC;
  971. size_t total_buffer = buflen + skip;
  972. sg_flags |= SG_MITER_FROM_SG;
  973. sg_miter_start(&miter, sgl, nents, sg_flags);
  974. local_irq_save(flags);
  975. while (sg_miter_next(&miter) && offset < total_buffer) {
  976. unsigned int len;
  977. unsigned int ignore;
  978. if ((offset + miter.length) > skip) {
  979. if (offset < skip) {
  980. /* Copy part of this segment */
  981. ignore = skip - offset;
  982. len = miter.length - ignore;
  983. if (boffset + len > buflen)
  984. len = buflen - boffset;
  985. memcpy(buf + boffset, miter.addr + ignore, len);
  986. } else {
  987. /* Copy all of this segment (up to buflen) */
  988. len = miter.length;
  989. if (boffset + len > buflen)
  990. len = buflen - boffset;
  991. memcpy(buf + boffset, miter.addr, len);
  992. }
  993. boffset += len;
  994. }
  995. offset += miter.length;
  996. }
  997. sg_miter_stop(&miter);
  998. local_irq_restore(flags);
  999. return boffset;
  1000. }
  1001. /*
  1002. * allocate and map the extended descriptor
  1003. */
  1004. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1005. struct scatterlist *assoc,
  1006. struct scatterlist *src,
  1007. struct scatterlist *dst,
  1008. u8 *iv,
  1009. unsigned int assoclen,
  1010. unsigned int cryptlen,
  1011. unsigned int authsize,
  1012. unsigned int ivsize,
  1013. int icv_stashing,
  1014. u32 cryptoflags)
  1015. {
  1016. struct talitos_edesc *edesc;
  1017. int assoc_nents = 0, src_nents, dst_nents, alloc_len, dma_len;
  1018. bool assoc_chained = false, src_chained = false, dst_chained = false;
  1019. dma_addr_t iv_dma = 0;
  1020. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1021. GFP_ATOMIC;
  1022. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  1023. dev_err(dev, "length exceeds h/w max limit\n");
  1024. return ERR_PTR(-EINVAL);
  1025. }
  1026. if (iv)
  1027. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  1028. if (assoc) {
  1029. /*
  1030. * Currently it is assumed that iv is provided whenever assoc
  1031. * is.
  1032. */
  1033. BUG_ON(!iv);
  1034. assoc_nents = sg_count(assoc, assoclen, &assoc_chained);
  1035. talitos_map_sg(dev, assoc, assoc_nents, DMA_TO_DEVICE,
  1036. assoc_chained);
  1037. assoc_nents = (assoc_nents == 1) ? 0 : assoc_nents;
  1038. if (assoc_nents || sg_dma_address(assoc) + assoclen != iv_dma)
  1039. assoc_nents = assoc_nents ? assoc_nents + 1 : 2;
  1040. }
  1041. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  1042. src_nents = (src_nents == 1) ? 0 : src_nents;
  1043. if (!dst) {
  1044. dst_nents = 0;
  1045. } else {
  1046. if (dst == src) {
  1047. dst_nents = src_nents;
  1048. } else {
  1049. dst_nents = sg_count(dst, cryptlen + authsize,
  1050. &dst_chained);
  1051. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1052. }
  1053. }
  1054. /*
  1055. * allocate space for base edesc plus the link tables,
  1056. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1057. * and the ICV data itself
  1058. */
  1059. alloc_len = sizeof(struct talitos_edesc);
  1060. if (assoc_nents || src_nents || dst_nents) {
  1061. dma_len = (src_nents + dst_nents + 2 + assoc_nents) *
  1062. sizeof(struct talitos_ptr) + authsize;
  1063. alloc_len += dma_len;
  1064. } else {
  1065. dma_len = 0;
  1066. alloc_len += icv_stashing ? authsize : 0;
  1067. }
  1068. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1069. if (!edesc) {
  1070. talitos_unmap_sg_chain(dev, assoc, DMA_TO_DEVICE);
  1071. if (iv_dma)
  1072. dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
  1073. dev_err(dev, "could not allocate edescriptor\n");
  1074. return ERR_PTR(-ENOMEM);
  1075. }
  1076. edesc->assoc_nents = assoc_nents;
  1077. edesc->src_nents = src_nents;
  1078. edesc->dst_nents = dst_nents;
  1079. edesc->assoc_chained = assoc_chained;
  1080. edesc->src_chained = src_chained;
  1081. edesc->dst_chained = dst_chained;
  1082. edesc->iv_dma = iv_dma;
  1083. edesc->dma_len = dma_len;
  1084. if (dma_len)
  1085. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1086. edesc->dma_len,
  1087. DMA_BIDIRECTIONAL);
  1088. return edesc;
  1089. }
  1090. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1091. int icv_stashing)
  1092. {
  1093. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1094. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1095. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1096. return talitos_edesc_alloc(ctx->dev, areq->assoc, areq->src, areq->dst,
  1097. iv, areq->assoclen, areq->cryptlen,
  1098. ctx->authsize, ivsize, icv_stashing,
  1099. areq->base.flags);
  1100. }
  1101. static int aead_encrypt(struct aead_request *req)
  1102. {
  1103. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1104. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1105. struct talitos_edesc *edesc;
  1106. /* allocate extended descriptor */
  1107. edesc = aead_edesc_alloc(req, req->iv, 0);
  1108. if (IS_ERR(edesc))
  1109. return PTR_ERR(edesc);
  1110. /* set encrypt */
  1111. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1112. return ipsec_esp(edesc, req, 0, ipsec_esp_encrypt_done);
  1113. }
  1114. static int aead_decrypt(struct aead_request *req)
  1115. {
  1116. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1117. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1118. unsigned int authsize = ctx->authsize;
  1119. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1120. struct talitos_edesc *edesc;
  1121. struct scatterlist *sg;
  1122. void *icvdata;
  1123. req->cryptlen -= authsize;
  1124. /* allocate extended descriptor */
  1125. edesc = aead_edesc_alloc(req, req->iv, 1);
  1126. if (IS_ERR(edesc))
  1127. return PTR_ERR(edesc);
  1128. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1129. ((!edesc->src_nents && !edesc->dst_nents) ||
  1130. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1131. /* decrypt and check the ICV */
  1132. edesc->desc.hdr = ctx->desc_hdr_template |
  1133. DESC_HDR_DIR_INBOUND |
  1134. DESC_HDR_MODE1_MDEU_CICV;
  1135. /* reset integrity check result bits */
  1136. edesc->desc.hdr_lo = 0;
  1137. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_hwauth_done);
  1138. }
  1139. /* Have to check the ICV with software */
  1140. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1141. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1142. if (edesc->dma_len)
  1143. icvdata = &edesc->link_tbl[edesc->src_nents +
  1144. edesc->dst_nents + 2 +
  1145. edesc->assoc_nents];
  1146. else
  1147. icvdata = &edesc->link_tbl[0];
  1148. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1149. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1150. ctx->authsize);
  1151. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_swauth_done);
  1152. }
  1153. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1154. {
  1155. struct aead_request *areq = &req->areq;
  1156. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1157. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1158. struct talitos_edesc *edesc;
  1159. /* allocate extended descriptor */
  1160. edesc = aead_edesc_alloc(areq, req->giv, 0);
  1161. if (IS_ERR(edesc))
  1162. return PTR_ERR(edesc);
  1163. /* set encrypt */
  1164. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1165. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1166. /* avoid consecutive packets going out with same IV */
  1167. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1168. return ipsec_esp(edesc, areq, req->seq, ipsec_esp_encrypt_done);
  1169. }
  1170. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1171. const u8 *key, unsigned int keylen)
  1172. {
  1173. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1174. memcpy(&ctx->key, key, keylen);
  1175. ctx->keylen = keylen;
  1176. return 0;
  1177. }
  1178. static void common_nonsnoop_unmap(struct device *dev,
  1179. struct talitos_edesc *edesc,
  1180. struct ablkcipher_request *areq)
  1181. {
  1182. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1183. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1184. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1185. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1186. if (edesc->dma_len)
  1187. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1188. DMA_BIDIRECTIONAL);
  1189. }
  1190. static void ablkcipher_done(struct device *dev,
  1191. struct talitos_desc *desc, void *context,
  1192. int err)
  1193. {
  1194. struct ablkcipher_request *areq = context;
  1195. struct talitos_edesc *edesc;
  1196. edesc = container_of(desc, struct talitos_edesc, desc);
  1197. common_nonsnoop_unmap(dev, edesc, areq);
  1198. kfree(edesc);
  1199. areq->base.complete(&areq->base, err);
  1200. }
  1201. static int common_nonsnoop(struct talitos_edesc *edesc,
  1202. struct ablkcipher_request *areq,
  1203. void (*callback) (struct device *dev,
  1204. struct talitos_desc *desc,
  1205. void *context, int error))
  1206. {
  1207. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1208. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1209. struct device *dev = ctx->dev;
  1210. struct talitos_desc *desc = &edesc->desc;
  1211. unsigned int cryptlen = areq->nbytes;
  1212. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1213. int sg_count, ret;
  1214. /* first DWORD empty */
  1215. desc->ptr[0].len = 0;
  1216. to_talitos_ptr(&desc->ptr[0], 0);
  1217. desc->ptr[0].j_extent = 0;
  1218. /* cipher iv */
  1219. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma);
  1220. desc->ptr[1].len = cpu_to_be16(ivsize);
  1221. desc->ptr[1].j_extent = 0;
  1222. /* cipher key */
  1223. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1224. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1225. /*
  1226. * cipher in
  1227. */
  1228. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1229. desc->ptr[3].j_extent = 0;
  1230. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1231. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1232. : DMA_TO_DEVICE,
  1233. edesc->src_chained);
  1234. if (sg_count == 1) {
  1235. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1236. } else {
  1237. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1238. &edesc->link_tbl[0]);
  1239. if (sg_count > 1) {
  1240. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1241. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1242. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1243. edesc->dma_len,
  1244. DMA_BIDIRECTIONAL);
  1245. } else {
  1246. /* Only one segment now, so no link tbl needed */
  1247. to_talitos_ptr(&desc->ptr[3],
  1248. sg_dma_address(areq->src));
  1249. }
  1250. }
  1251. /* cipher out */
  1252. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1253. desc->ptr[4].j_extent = 0;
  1254. if (areq->src != areq->dst)
  1255. sg_count = talitos_map_sg(dev, areq->dst,
  1256. edesc->dst_nents ? : 1,
  1257. DMA_FROM_DEVICE, edesc->dst_chained);
  1258. if (sg_count == 1) {
  1259. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1260. } else {
  1261. struct talitos_ptr *link_tbl_ptr =
  1262. &edesc->link_tbl[edesc->src_nents + 1];
  1263. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1264. (edesc->src_nents + 1) *
  1265. sizeof(struct talitos_ptr));
  1266. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1267. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1268. link_tbl_ptr);
  1269. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1270. edesc->dma_len, DMA_BIDIRECTIONAL);
  1271. }
  1272. /* iv out */
  1273. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1274. DMA_FROM_DEVICE);
  1275. /* last DWORD empty */
  1276. desc->ptr[6].len = 0;
  1277. to_talitos_ptr(&desc->ptr[6], 0);
  1278. desc->ptr[6].j_extent = 0;
  1279. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1280. if (ret != -EINPROGRESS) {
  1281. common_nonsnoop_unmap(dev, edesc, areq);
  1282. kfree(edesc);
  1283. }
  1284. return ret;
  1285. }
  1286. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1287. areq)
  1288. {
  1289. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1290. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1291. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1292. return talitos_edesc_alloc(ctx->dev, NULL, areq->src, areq->dst,
  1293. areq->info, 0, areq->nbytes, 0, ivsize, 0,
  1294. areq->base.flags);
  1295. }
  1296. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1297. {
  1298. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1299. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1300. struct talitos_edesc *edesc;
  1301. /* allocate extended descriptor */
  1302. edesc = ablkcipher_edesc_alloc(areq);
  1303. if (IS_ERR(edesc))
  1304. return PTR_ERR(edesc);
  1305. /* set encrypt */
  1306. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1307. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1308. }
  1309. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1310. {
  1311. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1312. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1313. struct talitos_edesc *edesc;
  1314. /* allocate extended descriptor */
  1315. edesc = ablkcipher_edesc_alloc(areq);
  1316. if (IS_ERR(edesc))
  1317. return PTR_ERR(edesc);
  1318. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1319. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1320. }
  1321. static void common_nonsnoop_hash_unmap(struct device *dev,
  1322. struct talitos_edesc *edesc,
  1323. struct ahash_request *areq)
  1324. {
  1325. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1326. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1327. /* When using hashctx-in, must unmap it. */
  1328. if (edesc->desc.ptr[1].len)
  1329. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1330. DMA_TO_DEVICE);
  1331. if (edesc->desc.ptr[2].len)
  1332. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1333. DMA_TO_DEVICE);
  1334. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1335. if (edesc->dma_len)
  1336. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1337. DMA_BIDIRECTIONAL);
  1338. }
  1339. static void ahash_done(struct device *dev,
  1340. struct talitos_desc *desc, void *context,
  1341. int err)
  1342. {
  1343. struct ahash_request *areq = context;
  1344. struct talitos_edesc *edesc =
  1345. container_of(desc, struct talitos_edesc, desc);
  1346. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1347. if (!req_ctx->last && req_ctx->to_hash_later) {
  1348. /* Position any partial block for next update/final/finup */
  1349. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1350. req_ctx->nbuf = req_ctx->to_hash_later;
  1351. }
  1352. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1353. kfree(edesc);
  1354. areq->base.complete(&areq->base, err);
  1355. }
  1356. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1357. struct ahash_request *areq, unsigned int length,
  1358. void (*callback) (struct device *dev,
  1359. struct talitos_desc *desc,
  1360. void *context, int error))
  1361. {
  1362. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1363. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1364. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1365. struct device *dev = ctx->dev;
  1366. struct talitos_desc *desc = &edesc->desc;
  1367. int sg_count, ret;
  1368. /* first DWORD empty */
  1369. desc->ptr[0] = zero_entry;
  1370. /* hash context in */
  1371. if (!req_ctx->first || req_ctx->swinit) {
  1372. map_single_talitos_ptr(dev, &desc->ptr[1],
  1373. req_ctx->hw_context_size,
  1374. (char *)req_ctx->hw_context, 0,
  1375. DMA_TO_DEVICE);
  1376. req_ctx->swinit = 0;
  1377. } else {
  1378. desc->ptr[1] = zero_entry;
  1379. /* Indicate next op is not the first. */
  1380. req_ctx->first = 0;
  1381. }
  1382. /* HMAC key */
  1383. if (ctx->keylen)
  1384. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1385. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1386. else
  1387. desc->ptr[2] = zero_entry;
  1388. /*
  1389. * data in
  1390. */
  1391. desc->ptr[3].len = cpu_to_be16(length);
  1392. desc->ptr[3].j_extent = 0;
  1393. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1394. edesc->src_nents ? : 1,
  1395. DMA_TO_DEVICE, edesc->src_chained);
  1396. if (sg_count == 1) {
  1397. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1398. } else {
  1399. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1400. &edesc->link_tbl[0]);
  1401. if (sg_count > 1) {
  1402. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1403. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1404. dma_sync_single_for_device(ctx->dev,
  1405. edesc->dma_link_tbl,
  1406. edesc->dma_len,
  1407. DMA_BIDIRECTIONAL);
  1408. } else {
  1409. /* Only one segment now, so no link tbl needed */
  1410. to_talitos_ptr(&desc->ptr[3],
  1411. sg_dma_address(req_ctx->psrc));
  1412. }
  1413. }
  1414. /* fifth DWORD empty */
  1415. desc->ptr[4] = zero_entry;
  1416. /* hash/HMAC out -or- hash context out */
  1417. if (req_ctx->last)
  1418. map_single_talitos_ptr(dev, &desc->ptr[5],
  1419. crypto_ahash_digestsize(tfm),
  1420. areq->result, 0, DMA_FROM_DEVICE);
  1421. else
  1422. map_single_talitos_ptr(dev, &desc->ptr[5],
  1423. req_ctx->hw_context_size,
  1424. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1425. /* last DWORD empty */
  1426. desc->ptr[6] = zero_entry;
  1427. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1428. if (ret != -EINPROGRESS) {
  1429. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1430. kfree(edesc);
  1431. }
  1432. return ret;
  1433. }
  1434. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1435. unsigned int nbytes)
  1436. {
  1437. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1438. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1439. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1440. return talitos_edesc_alloc(ctx->dev, NULL, req_ctx->psrc, NULL, NULL, 0,
  1441. nbytes, 0, 0, 0, areq->base.flags);
  1442. }
  1443. static int ahash_init(struct ahash_request *areq)
  1444. {
  1445. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1446. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1447. /* Initialize the context */
  1448. req_ctx->nbuf = 0;
  1449. req_ctx->first = 1; /* first indicates h/w must init its context */
  1450. req_ctx->swinit = 0; /* assume h/w init of context */
  1451. req_ctx->hw_context_size =
  1452. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1453. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1454. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1455. return 0;
  1456. }
  1457. /*
  1458. * on h/w without explicit sha224 support, we initialize h/w context
  1459. * manually with sha224 constants, and tell it to run sha256.
  1460. */
  1461. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1462. {
  1463. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1464. ahash_init(areq);
  1465. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1466. req_ctx->hw_context[0] = SHA224_H0;
  1467. req_ctx->hw_context[1] = SHA224_H1;
  1468. req_ctx->hw_context[2] = SHA224_H2;
  1469. req_ctx->hw_context[3] = SHA224_H3;
  1470. req_ctx->hw_context[4] = SHA224_H4;
  1471. req_ctx->hw_context[5] = SHA224_H5;
  1472. req_ctx->hw_context[6] = SHA224_H6;
  1473. req_ctx->hw_context[7] = SHA224_H7;
  1474. /* init 64-bit count */
  1475. req_ctx->hw_context[8] = 0;
  1476. req_ctx->hw_context[9] = 0;
  1477. return 0;
  1478. }
  1479. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1480. {
  1481. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1482. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1483. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1484. struct talitos_edesc *edesc;
  1485. unsigned int blocksize =
  1486. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1487. unsigned int nbytes_to_hash;
  1488. unsigned int to_hash_later;
  1489. unsigned int nsg;
  1490. bool chained;
  1491. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1492. /* Buffer up to one whole block */
  1493. sg_copy_to_buffer(areq->src,
  1494. sg_count(areq->src, nbytes, &chained),
  1495. req_ctx->buf + req_ctx->nbuf, nbytes);
  1496. req_ctx->nbuf += nbytes;
  1497. return 0;
  1498. }
  1499. /* At least (blocksize + 1) bytes are available to hash */
  1500. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1501. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1502. if (req_ctx->last)
  1503. to_hash_later = 0;
  1504. else if (to_hash_later)
  1505. /* There is a partial block. Hash the full block(s) now */
  1506. nbytes_to_hash -= to_hash_later;
  1507. else {
  1508. /* Keep one block buffered */
  1509. nbytes_to_hash -= blocksize;
  1510. to_hash_later = blocksize;
  1511. }
  1512. /* Chain in any previously buffered data */
  1513. if (req_ctx->nbuf) {
  1514. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1515. sg_init_table(req_ctx->bufsl, nsg);
  1516. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1517. if (nsg > 1)
  1518. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1519. req_ctx->psrc = req_ctx->bufsl;
  1520. } else
  1521. req_ctx->psrc = areq->src;
  1522. if (to_hash_later) {
  1523. int nents = sg_count(areq->src, nbytes, &chained);
  1524. sg_copy_end_to_buffer(areq->src, nents,
  1525. req_ctx->bufnext,
  1526. to_hash_later,
  1527. nbytes - to_hash_later);
  1528. }
  1529. req_ctx->to_hash_later = to_hash_later;
  1530. /* Allocate extended descriptor */
  1531. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1532. if (IS_ERR(edesc))
  1533. return PTR_ERR(edesc);
  1534. edesc->desc.hdr = ctx->desc_hdr_template;
  1535. /* On last one, request SEC to pad; otherwise continue */
  1536. if (req_ctx->last)
  1537. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1538. else
  1539. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1540. /* request SEC to INIT hash. */
  1541. if (req_ctx->first && !req_ctx->swinit)
  1542. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1543. /* When the tfm context has a keylen, it's an HMAC.
  1544. * A first or last (ie. not middle) descriptor must request HMAC.
  1545. */
  1546. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1547. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1548. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1549. ahash_done);
  1550. }
  1551. static int ahash_update(struct ahash_request *areq)
  1552. {
  1553. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1554. req_ctx->last = 0;
  1555. return ahash_process_req(areq, areq->nbytes);
  1556. }
  1557. static int ahash_final(struct ahash_request *areq)
  1558. {
  1559. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1560. req_ctx->last = 1;
  1561. return ahash_process_req(areq, 0);
  1562. }
  1563. static int ahash_finup(struct ahash_request *areq)
  1564. {
  1565. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1566. req_ctx->last = 1;
  1567. return ahash_process_req(areq, areq->nbytes);
  1568. }
  1569. static int ahash_digest(struct ahash_request *areq)
  1570. {
  1571. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1572. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1573. ahash->init(areq);
  1574. req_ctx->last = 1;
  1575. return ahash_process_req(areq, areq->nbytes);
  1576. }
  1577. struct keyhash_result {
  1578. struct completion completion;
  1579. int err;
  1580. };
  1581. static void keyhash_complete(struct crypto_async_request *req, int err)
  1582. {
  1583. struct keyhash_result *res = req->data;
  1584. if (err == -EINPROGRESS)
  1585. return;
  1586. res->err = err;
  1587. complete(&res->completion);
  1588. }
  1589. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1590. u8 *hash)
  1591. {
  1592. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1593. struct scatterlist sg[1];
  1594. struct ahash_request *req;
  1595. struct keyhash_result hresult;
  1596. int ret;
  1597. init_completion(&hresult.completion);
  1598. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1599. if (!req)
  1600. return -ENOMEM;
  1601. /* Keep tfm keylen == 0 during hash of the long key */
  1602. ctx->keylen = 0;
  1603. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1604. keyhash_complete, &hresult);
  1605. sg_init_one(&sg[0], key, keylen);
  1606. ahash_request_set_crypt(req, sg, hash, keylen);
  1607. ret = crypto_ahash_digest(req);
  1608. switch (ret) {
  1609. case 0:
  1610. break;
  1611. case -EINPROGRESS:
  1612. case -EBUSY:
  1613. ret = wait_for_completion_interruptible(
  1614. &hresult.completion);
  1615. if (!ret)
  1616. ret = hresult.err;
  1617. break;
  1618. default:
  1619. break;
  1620. }
  1621. ahash_request_free(req);
  1622. return ret;
  1623. }
  1624. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1625. unsigned int keylen)
  1626. {
  1627. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1628. unsigned int blocksize =
  1629. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1630. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1631. unsigned int keysize = keylen;
  1632. u8 hash[SHA512_DIGEST_SIZE];
  1633. int ret;
  1634. if (keylen <= blocksize)
  1635. memcpy(ctx->key, key, keysize);
  1636. else {
  1637. /* Must get the hash of the long key */
  1638. ret = keyhash(tfm, key, keylen, hash);
  1639. if (ret) {
  1640. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1641. return -EINVAL;
  1642. }
  1643. keysize = digestsize;
  1644. memcpy(ctx->key, hash, digestsize);
  1645. }
  1646. ctx->keylen = keysize;
  1647. return 0;
  1648. }
  1649. struct talitos_alg_template {
  1650. u32 type;
  1651. union {
  1652. struct crypto_alg crypto;
  1653. struct ahash_alg hash;
  1654. } alg;
  1655. __be32 desc_hdr_template;
  1656. };
  1657. static struct talitos_alg_template driver_algs[] = {
  1658. /*
  1659. * AEAD algorithms. These use a single-pass ipsec_esp descriptor.
  1660. * authencesn(*,*) is also registered, although not present
  1661. * explicitly here.
  1662. */
  1663. { .type = CRYPTO_ALG_TYPE_AEAD,
  1664. .alg.crypto = {
  1665. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1666. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1667. .cra_blocksize = AES_BLOCK_SIZE,
  1668. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1669. .cra_aead = {
  1670. .ivsize = AES_BLOCK_SIZE,
  1671. .maxauthsize = SHA1_DIGEST_SIZE,
  1672. }
  1673. },
  1674. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1675. DESC_HDR_SEL0_AESU |
  1676. DESC_HDR_MODE0_AESU_CBC |
  1677. DESC_HDR_SEL1_MDEUA |
  1678. DESC_HDR_MODE1_MDEU_INIT |
  1679. DESC_HDR_MODE1_MDEU_PAD |
  1680. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1681. },
  1682. { .type = CRYPTO_ALG_TYPE_AEAD,
  1683. .alg.crypto = {
  1684. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1685. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1686. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1687. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1688. .cra_aead = {
  1689. .ivsize = DES3_EDE_BLOCK_SIZE,
  1690. .maxauthsize = SHA1_DIGEST_SIZE,
  1691. }
  1692. },
  1693. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1694. DESC_HDR_SEL0_DEU |
  1695. DESC_HDR_MODE0_DEU_CBC |
  1696. DESC_HDR_MODE0_DEU_3DES |
  1697. DESC_HDR_SEL1_MDEUA |
  1698. DESC_HDR_MODE1_MDEU_INIT |
  1699. DESC_HDR_MODE1_MDEU_PAD |
  1700. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1701. },
  1702. { .type = CRYPTO_ALG_TYPE_AEAD,
  1703. .alg.crypto = {
  1704. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1705. .cra_driver_name = "authenc-hmac-sha224-cbc-aes-talitos",
  1706. .cra_blocksize = AES_BLOCK_SIZE,
  1707. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1708. .cra_aead = {
  1709. .ivsize = AES_BLOCK_SIZE,
  1710. .maxauthsize = SHA224_DIGEST_SIZE,
  1711. }
  1712. },
  1713. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1714. DESC_HDR_SEL0_AESU |
  1715. DESC_HDR_MODE0_AESU_CBC |
  1716. DESC_HDR_SEL1_MDEUA |
  1717. DESC_HDR_MODE1_MDEU_INIT |
  1718. DESC_HDR_MODE1_MDEU_PAD |
  1719. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1720. },
  1721. { .type = CRYPTO_ALG_TYPE_AEAD,
  1722. .alg.crypto = {
  1723. .cra_name = "authenc(hmac(sha224),cbc(des3_ede))",
  1724. .cra_driver_name = "authenc-hmac-sha224-cbc-3des-talitos",
  1725. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1726. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1727. .cra_aead = {
  1728. .ivsize = DES3_EDE_BLOCK_SIZE,
  1729. .maxauthsize = SHA224_DIGEST_SIZE,
  1730. }
  1731. },
  1732. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1733. DESC_HDR_SEL0_DEU |
  1734. DESC_HDR_MODE0_DEU_CBC |
  1735. DESC_HDR_MODE0_DEU_3DES |
  1736. DESC_HDR_SEL1_MDEUA |
  1737. DESC_HDR_MODE1_MDEU_INIT |
  1738. DESC_HDR_MODE1_MDEU_PAD |
  1739. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1740. },
  1741. { .type = CRYPTO_ALG_TYPE_AEAD,
  1742. .alg.crypto = {
  1743. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1744. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1745. .cra_blocksize = AES_BLOCK_SIZE,
  1746. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1747. .cra_aead = {
  1748. .ivsize = AES_BLOCK_SIZE,
  1749. .maxauthsize = SHA256_DIGEST_SIZE,
  1750. }
  1751. },
  1752. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1753. DESC_HDR_SEL0_AESU |
  1754. DESC_HDR_MODE0_AESU_CBC |
  1755. DESC_HDR_SEL1_MDEUA |
  1756. DESC_HDR_MODE1_MDEU_INIT |
  1757. DESC_HDR_MODE1_MDEU_PAD |
  1758. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1759. },
  1760. { .type = CRYPTO_ALG_TYPE_AEAD,
  1761. .alg.crypto = {
  1762. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1763. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1764. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1765. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1766. .cra_aead = {
  1767. .ivsize = DES3_EDE_BLOCK_SIZE,
  1768. .maxauthsize = SHA256_DIGEST_SIZE,
  1769. }
  1770. },
  1771. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1772. DESC_HDR_SEL0_DEU |
  1773. DESC_HDR_MODE0_DEU_CBC |
  1774. DESC_HDR_MODE0_DEU_3DES |
  1775. DESC_HDR_SEL1_MDEUA |
  1776. DESC_HDR_MODE1_MDEU_INIT |
  1777. DESC_HDR_MODE1_MDEU_PAD |
  1778. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1779. },
  1780. { .type = CRYPTO_ALG_TYPE_AEAD,
  1781. .alg.crypto = {
  1782. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  1783. .cra_driver_name = "authenc-hmac-sha384-cbc-aes-talitos",
  1784. .cra_blocksize = AES_BLOCK_SIZE,
  1785. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1786. .cra_aead = {
  1787. .ivsize = AES_BLOCK_SIZE,
  1788. .maxauthsize = SHA384_DIGEST_SIZE,
  1789. }
  1790. },
  1791. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1792. DESC_HDR_SEL0_AESU |
  1793. DESC_HDR_MODE0_AESU_CBC |
  1794. DESC_HDR_SEL1_MDEUB |
  1795. DESC_HDR_MODE1_MDEU_INIT |
  1796. DESC_HDR_MODE1_MDEU_PAD |
  1797. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1798. },
  1799. { .type = CRYPTO_ALG_TYPE_AEAD,
  1800. .alg.crypto = {
  1801. .cra_name = "authenc(hmac(sha384),cbc(des3_ede))",
  1802. .cra_driver_name = "authenc-hmac-sha384-cbc-3des-talitos",
  1803. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1804. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1805. .cra_aead = {
  1806. .ivsize = DES3_EDE_BLOCK_SIZE,
  1807. .maxauthsize = SHA384_DIGEST_SIZE,
  1808. }
  1809. },
  1810. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1811. DESC_HDR_SEL0_DEU |
  1812. DESC_HDR_MODE0_DEU_CBC |
  1813. DESC_HDR_MODE0_DEU_3DES |
  1814. DESC_HDR_SEL1_MDEUB |
  1815. DESC_HDR_MODE1_MDEU_INIT |
  1816. DESC_HDR_MODE1_MDEU_PAD |
  1817. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1818. },
  1819. { .type = CRYPTO_ALG_TYPE_AEAD,
  1820. .alg.crypto = {
  1821. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  1822. .cra_driver_name = "authenc-hmac-sha512-cbc-aes-talitos",
  1823. .cra_blocksize = AES_BLOCK_SIZE,
  1824. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1825. .cra_aead = {
  1826. .ivsize = AES_BLOCK_SIZE,
  1827. .maxauthsize = SHA512_DIGEST_SIZE,
  1828. }
  1829. },
  1830. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1831. DESC_HDR_SEL0_AESU |
  1832. DESC_HDR_MODE0_AESU_CBC |
  1833. DESC_HDR_SEL1_MDEUB |
  1834. DESC_HDR_MODE1_MDEU_INIT |
  1835. DESC_HDR_MODE1_MDEU_PAD |
  1836. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1837. },
  1838. { .type = CRYPTO_ALG_TYPE_AEAD,
  1839. .alg.crypto = {
  1840. .cra_name = "authenc(hmac(sha512),cbc(des3_ede))",
  1841. .cra_driver_name = "authenc-hmac-sha512-cbc-3des-talitos",
  1842. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1843. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1844. .cra_aead = {
  1845. .ivsize = DES3_EDE_BLOCK_SIZE,
  1846. .maxauthsize = SHA512_DIGEST_SIZE,
  1847. }
  1848. },
  1849. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1850. DESC_HDR_SEL0_DEU |
  1851. DESC_HDR_MODE0_DEU_CBC |
  1852. DESC_HDR_MODE0_DEU_3DES |
  1853. DESC_HDR_SEL1_MDEUB |
  1854. DESC_HDR_MODE1_MDEU_INIT |
  1855. DESC_HDR_MODE1_MDEU_PAD |
  1856. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1857. },
  1858. { .type = CRYPTO_ALG_TYPE_AEAD,
  1859. .alg.crypto = {
  1860. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1861. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1862. .cra_blocksize = AES_BLOCK_SIZE,
  1863. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1864. .cra_aead = {
  1865. .ivsize = AES_BLOCK_SIZE,
  1866. .maxauthsize = MD5_DIGEST_SIZE,
  1867. }
  1868. },
  1869. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1870. DESC_HDR_SEL0_AESU |
  1871. DESC_HDR_MODE0_AESU_CBC |
  1872. DESC_HDR_SEL1_MDEUA |
  1873. DESC_HDR_MODE1_MDEU_INIT |
  1874. DESC_HDR_MODE1_MDEU_PAD |
  1875. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1876. },
  1877. { .type = CRYPTO_ALG_TYPE_AEAD,
  1878. .alg.crypto = {
  1879. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1880. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1881. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1882. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1883. .cra_aead = {
  1884. .ivsize = DES3_EDE_BLOCK_SIZE,
  1885. .maxauthsize = MD5_DIGEST_SIZE,
  1886. }
  1887. },
  1888. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1889. DESC_HDR_SEL0_DEU |
  1890. DESC_HDR_MODE0_DEU_CBC |
  1891. DESC_HDR_MODE0_DEU_3DES |
  1892. DESC_HDR_SEL1_MDEUA |
  1893. DESC_HDR_MODE1_MDEU_INIT |
  1894. DESC_HDR_MODE1_MDEU_PAD |
  1895. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1896. },
  1897. /* ABLKCIPHER algorithms. */
  1898. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1899. .alg.crypto = {
  1900. .cra_name = "cbc(aes)",
  1901. .cra_driver_name = "cbc-aes-talitos",
  1902. .cra_blocksize = AES_BLOCK_SIZE,
  1903. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1904. CRYPTO_ALG_ASYNC,
  1905. .cra_ablkcipher = {
  1906. .min_keysize = AES_MIN_KEY_SIZE,
  1907. .max_keysize = AES_MAX_KEY_SIZE,
  1908. .ivsize = AES_BLOCK_SIZE,
  1909. }
  1910. },
  1911. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1912. DESC_HDR_SEL0_AESU |
  1913. DESC_HDR_MODE0_AESU_CBC,
  1914. },
  1915. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1916. .alg.crypto = {
  1917. .cra_name = "cbc(des3_ede)",
  1918. .cra_driver_name = "cbc-3des-talitos",
  1919. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1920. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1921. CRYPTO_ALG_ASYNC,
  1922. .cra_ablkcipher = {
  1923. .min_keysize = DES3_EDE_KEY_SIZE,
  1924. .max_keysize = DES3_EDE_KEY_SIZE,
  1925. .ivsize = DES3_EDE_BLOCK_SIZE,
  1926. }
  1927. },
  1928. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1929. DESC_HDR_SEL0_DEU |
  1930. DESC_HDR_MODE0_DEU_CBC |
  1931. DESC_HDR_MODE0_DEU_3DES,
  1932. },
  1933. /* AHASH algorithms. */
  1934. { .type = CRYPTO_ALG_TYPE_AHASH,
  1935. .alg.hash = {
  1936. .halg.digestsize = MD5_DIGEST_SIZE,
  1937. .halg.base = {
  1938. .cra_name = "md5",
  1939. .cra_driver_name = "md5-talitos",
  1940. .cra_blocksize = MD5_BLOCK_SIZE,
  1941. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1942. CRYPTO_ALG_ASYNC,
  1943. }
  1944. },
  1945. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1946. DESC_HDR_SEL0_MDEUA |
  1947. DESC_HDR_MODE0_MDEU_MD5,
  1948. },
  1949. { .type = CRYPTO_ALG_TYPE_AHASH,
  1950. .alg.hash = {
  1951. .halg.digestsize = SHA1_DIGEST_SIZE,
  1952. .halg.base = {
  1953. .cra_name = "sha1",
  1954. .cra_driver_name = "sha1-talitos",
  1955. .cra_blocksize = SHA1_BLOCK_SIZE,
  1956. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1957. CRYPTO_ALG_ASYNC,
  1958. }
  1959. },
  1960. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1961. DESC_HDR_SEL0_MDEUA |
  1962. DESC_HDR_MODE0_MDEU_SHA1,
  1963. },
  1964. { .type = CRYPTO_ALG_TYPE_AHASH,
  1965. .alg.hash = {
  1966. .halg.digestsize = SHA224_DIGEST_SIZE,
  1967. .halg.base = {
  1968. .cra_name = "sha224",
  1969. .cra_driver_name = "sha224-talitos",
  1970. .cra_blocksize = SHA224_BLOCK_SIZE,
  1971. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1972. CRYPTO_ALG_ASYNC,
  1973. }
  1974. },
  1975. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1976. DESC_HDR_SEL0_MDEUA |
  1977. DESC_HDR_MODE0_MDEU_SHA224,
  1978. },
  1979. { .type = CRYPTO_ALG_TYPE_AHASH,
  1980. .alg.hash = {
  1981. .halg.digestsize = SHA256_DIGEST_SIZE,
  1982. .halg.base = {
  1983. .cra_name = "sha256",
  1984. .cra_driver_name = "sha256-talitos",
  1985. .cra_blocksize = SHA256_BLOCK_SIZE,
  1986. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1987. CRYPTO_ALG_ASYNC,
  1988. }
  1989. },
  1990. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1991. DESC_HDR_SEL0_MDEUA |
  1992. DESC_HDR_MODE0_MDEU_SHA256,
  1993. },
  1994. { .type = CRYPTO_ALG_TYPE_AHASH,
  1995. .alg.hash = {
  1996. .halg.digestsize = SHA384_DIGEST_SIZE,
  1997. .halg.base = {
  1998. .cra_name = "sha384",
  1999. .cra_driver_name = "sha384-talitos",
  2000. .cra_blocksize = SHA384_BLOCK_SIZE,
  2001. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2002. CRYPTO_ALG_ASYNC,
  2003. }
  2004. },
  2005. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2006. DESC_HDR_SEL0_MDEUB |
  2007. DESC_HDR_MODE0_MDEUB_SHA384,
  2008. },
  2009. { .type = CRYPTO_ALG_TYPE_AHASH,
  2010. .alg.hash = {
  2011. .halg.digestsize = SHA512_DIGEST_SIZE,
  2012. .halg.base = {
  2013. .cra_name = "sha512",
  2014. .cra_driver_name = "sha512-talitos",
  2015. .cra_blocksize = SHA512_BLOCK_SIZE,
  2016. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2017. CRYPTO_ALG_ASYNC,
  2018. }
  2019. },
  2020. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2021. DESC_HDR_SEL0_MDEUB |
  2022. DESC_HDR_MODE0_MDEUB_SHA512,
  2023. },
  2024. { .type = CRYPTO_ALG_TYPE_AHASH,
  2025. .alg.hash = {
  2026. .halg.digestsize = MD5_DIGEST_SIZE,
  2027. .halg.base = {
  2028. .cra_name = "hmac(md5)",
  2029. .cra_driver_name = "hmac-md5-talitos",
  2030. .cra_blocksize = MD5_BLOCK_SIZE,
  2031. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2032. CRYPTO_ALG_ASYNC,
  2033. }
  2034. },
  2035. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2036. DESC_HDR_SEL0_MDEUA |
  2037. DESC_HDR_MODE0_MDEU_MD5,
  2038. },
  2039. { .type = CRYPTO_ALG_TYPE_AHASH,
  2040. .alg.hash = {
  2041. .halg.digestsize = SHA1_DIGEST_SIZE,
  2042. .halg.base = {
  2043. .cra_name = "hmac(sha1)",
  2044. .cra_driver_name = "hmac-sha1-talitos",
  2045. .cra_blocksize = SHA1_BLOCK_SIZE,
  2046. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2047. CRYPTO_ALG_ASYNC,
  2048. }
  2049. },
  2050. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2051. DESC_HDR_SEL0_MDEUA |
  2052. DESC_HDR_MODE0_MDEU_SHA1,
  2053. },
  2054. { .type = CRYPTO_ALG_TYPE_AHASH,
  2055. .alg.hash = {
  2056. .halg.digestsize = SHA224_DIGEST_SIZE,
  2057. .halg.base = {
  2058. .cra_name = "hmac(sha224)",
  2059. .cra_driver_name = "hmac-sha224-talitos",
  2060. .cra_blocksize = SHA224_BLOCK_SIZE,
  2061. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2062. CRYPTO_ALG_ASYNC,
  2063. }
  2064. },
  2065. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2066. DESC_HDR_SEL0_MDEUA |
  2067. DESC_HDR_MODE0_MDEU_SHA224,
  2068. },
  2069. { .type = CRYPTO_ALG_TYPE_AHASH,
  2070. .alg.hash = {
  2071. .halg.digestsize = SHA256_DIGEST_SIZE,
  2072. .halg.base = {
  2073. .cra_name = "hmac(sha256)",
  2074. .cra_driver_name = "hmac-sha256-talitos",
  2075. .cra_blocksize = SHA256_BLOCK_SIZE,
  2076. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2077. CRYPTO_ALG_ASYNC,
  2078. }
  2079. },
  2080. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2081. DESC_HDR_SEL0_MDEUA |
  2082. DESC_HDR_MODE0_MDEU_SHA256,
  2083. },
  2084. { .type = CRYPTO_ALG_TYPE_AHASH,
  2085. .alg.hash = {
  2086. .halg.digestsize = SHA384_DIGEST_SIZE,
  2087. .halg.base = {
  2088. .cra_name = "hmac(sha384)",
  2089. .cra_driver_name = "hmac-sha384-talitos",
  2090. .cra_blocksize = SHA384_BLOCK_SIZE,
  2091. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2092. CRYPTO_ALG_ASYNC,
  2093. }
  2094. },
  2095. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2096. DESC_HDR_SEL0_MDEUB |
  2097. DESC_HDR_MODE0_MDEUB_SHA384,
  2098. },
  2099. { .type = CRYPTO_ALG_TYPE_AHASH,
  2100. .alg.hash = {
  2101. .halg.digestsize = SHA512_DIGEST_SIZE,
  2102. .halg.base = {
  2103. .cra_name = "hmac(sha512)",
  2104. .cra_driver_name = "hmac-sha512-talitos",
  2105. .cra_blocksize = SHA512_BLOCK_SIZE,
  2106. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2107. CRYPTO_ALG_ASYNC,
  2108. }
  2109. },
  2110. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2111. DESC_HDR_SEL0_MDEUB |
  2112. DESC_HDR_MODE0_MDEUB_SHA512,
  2113. }
  2114. };
  2115. struct talitos_crypto_alg {
  2116. struct list_head entry;
  2117. struct device *dev;
  2118. struct talitos_alg_template algt;
  2119. };
  2120. static int talitos_cra_init(struct crypto_tfm *tfm)
  2121. {
  2122. struct crypto_alg *alg = tfm->__crt_alg;
  2123. struct talitos_crypto_alg *talitos_alg;
  2124. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2125. struct talitos_private *priv;
  2126. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2127. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2128. struct talitos_crypto_alg,
  2129. algt.alg.hash);
  2130. else
  2131. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2132. algt.alg.crypto);
  2133. /* update context with ptr to dev */
  2134. ctx->dev = talitos_alg->dev;
  2135. /* assign SEC channel to tfm in round-robin fashion */
  2136. priv = dev_get_drvdata(ctx->dev);
  2137. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2138. (priv->num_channels - 1);
  2139. /* copy descriptor header template value */
  2140. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2141. /* select done notification */
  2142. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2143. return 0;
  2144. }
  2145. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  2146. {
  2147. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2148. talitos_cra_init(tfm);
  2149. /* random first IV */
  2150. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  2151. return 0;
  2152. }
  2153. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2154. {
  2155. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2156. talitos_cra_init(tfm);
  2157. ctx->keylen = 0;
  2158. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2159. sizeof(struct talitos_ahash_req_ctx));
  2160. return 0;
  2161. }
  2162. /*
  2163. * given the alg's descriptor header template, determine whether descriptor
  2164. * type and primary/secondary execution units required match the hw
  2165. * capabilities description provided in the device tree node.
  2166. */
  2167. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2168. {
  2169. struct talitos_private *priv = dev_get_drvdata(dev);
  2170. int ret;
  2171. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2172. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2173. if (SECONDARY_EU(desc_hdr_template))
  2174. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2175. & priv->exec_units);
  2176. return ret;
  2177. }
  2178. static int talitos_remove(struct platform_device *ofdev)
  2179. {
  2180. struct device *dev = &ofdev->dev;
  2181. struct talitos_private *priv = dev_get_drvdata(dev);
  2182. struct talitos_crypto_alg *t_alg, *n;
  2183. int i;
  2184. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2185. switch (t_alg->algt.type) {
  2186. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2187. case CRYPTO_ALG_TYPE_AEAD:
  2188. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  2189. break;
  2190. case CRYPTO_ALG_TYPE_AHASH:
  2191. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2192. break;
  2193. }
  2194. list_del(&t_alg->entry);
  2195. kfree(t_alg);
  2196. }
  2197. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2198. talitos_unregister_rng(dev);
  2199. for (i = 0; i < priv->num_channels; i++)
  2200. kfree(priv->chan[i].fifo);
  2201. kfree(priv->chan);
  2202. for (i = 0; i < 2; i++)
  2203. if (priv->irq[i]) {
  2204. free_irq(priv->irq[i], dev);
  2205. irq_dispose_mapping(priv->irq[i]);
  2206. }
  2207. tasklet_kill(&priv->done_task[0]);
  2208. if (priv->irq[1])
  2209. tasklet_kill(&priv->done_task[1]);
  2210. iounmap(priv->reg);
  2211. dev_set_drvdata(dev, NULL);
  2212. kfree(priv);
  2213. return 0;
  2214. }
  2215. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2216. struct talitos_alg_template
  2217. *template)
  2218. {
  2219. struct talitos_private *priv = dev_get_drvdata(dev);
  2220. struct talitos_crypto_alg *t_alg;
  2221. struct crypto_alg *alg;
  2222. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2223. if (!t_alg)
  2224. return ERR_PTR(-ENOMEM);
  2225. t_alg->algt = *template;
  2226. switch (t_alg->algt.type) {
  2227. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2228. alg = &t_alg->algt.alg.crypto;
  2229. alg->cra_init = talitos_cra_init;
  2230. alg->cra_type = &crypto_ablkcipher_type;
  2231. alg->cra_ablkcipher.setkey = ablkcipher_setkey;
  2232. alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
  2233. alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
  2234. alg->cra_ablkcipher.geniv = "eseqiv";
  2235. break;
  2236. case CRYPTO_ALG_TYPE_AEAD:
  2237. alg = &t_alg->algt.alg.crypto;
  2238. alg->cra_init = talitos_cra_init_aead;
  2239. alg->cra_type = &crypto_aead_type;
  2240. alg->cra_aead.setkey = aead_setkey;
  2241. alg->cra_aead.setauthsize = aead_setauthsize;
  2242. alg->cra_aead.encrypt = aead_encrypt;
  2243. alg->cra_aead.decrypt = aead_decrypt;
  2244. alg->cra_aead.givencrypt = aead_givencrypt;
  2245. alg->cra_aead.geniv = "<built-in>";
  2246. break;
  2247. case CRYPTO_ALG_TYPE_AHASH:
  2248. alg = &t_alg->algt.alg.hash.halg.base;
  2249. alg->cra_init = talitos_cra_init_ahash;
  2250. alg->cra_type = &crypto_ahash_type;
  2251. t_alg->algt.alg.hash.init = ahash_init;
  2252. t_alg->algt.alg.hash.update = ahash_update;
  2253. t_alg->algt.alg.hash.final = ahash_final;
  2254. t_alg->algt.alg.hash.finup = ahash_finup;
  2255. t_alg->algt.alg.hash.digest = ahash_digest;
  2256. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2257. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2258. !strncmp(alg->cra_name, "hmac", 4)) {
  2259. kfree(t_alg);
  2260. return ERR_PTR(-ENOTSUPP);
  2261. }
  2262. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2263. (!strcmp(alg->cra_name, "sha224") ||
  2264. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2265. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2266. t_alg->algt.desc_hdr_template =
  2267. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2268. DESC_HDR_SEL0_MDEUA |
  2269. DESC_HDR_MODE0_MDEU_SHA256;
  2270. }
  2271. break;
  2272. default:
  2273. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2274. return ERR_PTR(-EINVAL);
  2275. }
  2276. alg->cra_module = THIS_MODULE;
  2277. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2278. alg->cra_alignmask = 0;
  2279. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2280. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2281. t_alg->dev = dev;
  2282. return t_alg;
  2283. }
  2284. static int talitos_probe_irq(struct platform_device *ofdev)
  2285. {
  2286. struct device *dev = &ofdev->dev;
  2287. struct device_node *np = ofdev->dev.of_node;
  2288. struct talitos_private *priv = dev_get_drvdata(dev);
  2289. int err;
  2290. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2291. if (!priv->irq[0]) {
  2292. dev_err(dev, "failed to map irq\n");
  2293. return -EINVAL;
  2294. }
  2295. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2296. /* get the primary irq line */
  2297. if (!priv->irq[1]) {
  2298. err = request_irq(priv->irq[0], talitos_interrupt_4ch, 0,
  2299. dev_driver_string(dev), dev);
  2300. goto primary_out;
  2301. }
  2302. err = request_irq(priv->irq[0], talitos_interrupt_ch0_2, 0,
  2303. dev_driver_string(dev), dev);
  2304. if (err)
  2305. goto primary_out;
  2306. /* get the secondary irq line */
  2307. err = request_irq(priv->irq[1], talitos_interrupt_ch1_3, 0,
  2308. dev_driver_string(dev), dev);
  2309. if (err) {
  2310. dev_err(dev, "failed to request secondary irq\n");
  2311. irq_dispose_mapping(priv->irq[1]);
  2312. priv->irq[1] = 0;
  2313. }
  2314. return err;
  2315. primary_out:
  2316. if (err) {
  2317. dev_err(dev, "failed to request primary irq\n");
  2318. irq_dispose_mapping(priv->irq[0]);
  2319. priv->irq[0] = 0;
  2320. }
  2321. return err;
  2322. }
  2323. static int talitos_probe(struct platform_device *ofdev)
  2324. {
  2325. struct device *dev = &ofdev->dev;
  2326. struct device_node *np = ofdev->dev.of_node;
  2327. struct talitos_private *priv;
  2328. const unsigned int *prop;
  2329. int i, err;
  2330. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2331. if (!priv)
  2332. return -ENOMEM;
  2333. dev_set_drvdata(dev, priv);
  2334. priv->ofdev = ofdev;
  2335. spin_lock_init(&priv->reg_lock);
  2336. err = talitos_probe_irq(ofdev);
  2337. if (err)
  2338. goto err_out;
  2339. if (!priv->irq[1]) {
  2340. tasklet_init(&priv->done_task[0], talitos_done_4ch,
  2341. (unsigned long)dev);
  2342. } else {
  2343. tasklet_init(&priv->done_task[0], talitos_done_ch0_2,
  2344. (unsigned long)dev);
  2345. tasklet_init(&priv->done_task[1], talitos_done_ch1_3,
  2346. (unsigned long)dev);
  2347. }
  2348. INIT_LIST_HEAD(&priv->alg_list);
  2349. priv->reg = of_iomap(np, 0);
  2350. if (!priv->reg) {
  2351. dev_err(dev, "failed to of_iomap\n");
  2352. err = -ENOMEM;
  2353. goto err_out;
  2354. }
  2355. /* get SEC version capabilities from device tree */
  2356. prop = of_get_property(np, "fsl,num-channels", NULL);
  2357. if (prop)
  2358. priv->num_channels = *prop;
  2359. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2360. if (prop)
  2361. priv->chfifo_len = *prop;
  2362. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2363. if (prop)
  2364. priv->exec_units = *prop;
  2365. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2366. if (prop)
  2367. priv->desc_types = *prop;
  2368. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2369. !priv->exec_units || !priv->desc_types) {
  2370. dev_err(dev, "invalid property data in device tree node\n");
  2371. err = -EINVAL;
  2372. goto err_out;
  2373. }
  2374. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2375. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2376. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2377. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2378. TALITOS_FTR_SHA224_HWINIT |
  2379. TALITOS_FTR_HMAC_OK;
  2380. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2381. priv->num_channels, GFP_KERNEL);
  2382. if (!priv->chan) {
  2383. dev_err(dev, "failed to allocate channel management space\n");
  2384. err = -ENOMEM;
  2385. goto err_out;
  2386. }
  2387. for (i = 0; i < priv->num_channels; i++) {
  2388. priv->chan[i].reg = priv->reg + TALITOS_CH_STRIDE * (i + 1);
  2389. if (!priv->irq[1] || !(i & 1))
  2390. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2391. }
  2392. for (i = 0; i < priv->num_channels; i++) {
  2393. spin_lock_init(&priv->chan[i].head_lock);
  2394. spin_lock_init(&priv->chan[i].tail_lock);
  2395. }
  2396. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2397. for (i = 0; i < priv->num_channels; i++) {
  2398. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2399. priv->fifo_len, GFP_KERNEL);
  2400. if (!priv->chan[i].fifo) {
  2401. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2402. err = -ENOMEM;
  2403. goto err_out;
  2404. }
  2405. }
  2406. for (i = 0; i < priv->num_channels; i++)
  2407. atomic_set(&priv->chan[i].submit_count,
  2408. -(priv->chfifo_len - 1));
  2409. dma_set_mask(dev, DMA_BIT_MASK(36));
  2410. /* reset and initialize the h/w */
  2411. err = init_device(dev);
  2412. if (err) {
  2413. dev_err(dev, "failed to initialize device\n");
  2414. goto err_out;
  2415. }
  2416. /* register the RNG, if available */
  2417. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2418. err = talitos_register_rng(dev);
  2419. if (err) {
  2420. dev_err(dev, "failed to register hwrng: %d\n", err);
  2421. goto err_out;
  2422. } else
  2423. dev_info(dev, "hwrng\n");
  2424. }
  2425. /* register crypto algorithms the device supports */
  2426. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2427. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2428. struct talitos_crypto_alg *t_alg;
  2429. char *name = NULL;
  2430. bool authenc = false;
  2431. authencesn:
  2432. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2433. if (IS_ERR(t_alg)) {
  2434. err = PTR_ERR(t_alg);
  2435. if (err == -ENOTSUPP)
  2436. continue;
  2437. goto err_out;
  2438. }
  2439. switch (t_alg->algt.type) {
  2440. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2441. case CRYPTO_ALG_TYPE_AEAD:
  2442. err = crypto_register_alg(
  2443. &t_alg->algt.alg.crypto);
  2444. name = t_alg->algt.alg.crypto.cra_driver_name;
  2445. authenc = authenc ? !authenc :
  2446. !(bool)memcmp(name, "authenc", 7);
  2447. break;
  2448. case CRYPTO_ALG_TYPE_AHASH:
  2449. err = crypto_register_ahash(
  2450. &t_alg->algt.alg.hash);
  2451. name =
  2452. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2453. break;
  2454. }
  2455. if (err) {
  2456. dev_err(dev, "%s alg registration failed\n",
  2457. name);
  2458. kfree(t_alg);
  2459. } else {
  2460. list_add_tail(&t_alg->entry, &priv->alg_list);
  2461. if (authenc) {
  2462. struct crypto_alg *alg =
  2463. &driver_algs[i].alg.crypto;
  2464. name = alg->cra_name;
  2465. memmove(name + 10, name + 7,
  2466. strlen(name) - 7);
  2467. memcpy(name + 7, "esn", 3);
  2468. name = alg->cra_driver_name;
  2469. memmove(name + 10, name + 7,
  2470. strlen(name) - 7);
  2471. memcpy(name + 7, "esn", 3);
  2472. goto authencesn;
  2473. }
  2474. }
  2475. }
  2476. }
  2477. if (!list_empty(&priv->alg_list))
  2478. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2479. (char *)of_get_property(np, "compatible", NULL));
  2480. return 0;
  2481. err_out:
  2482. talitos_remove(ofdev);
  2483. return err;
  2484. }
  2485. static const struct of_device_id talitos_match[] = {
  2486. {
  2487. .compatible = "fsl,sec2.0",
  2488. },
  2489. {},
  2490. };
  2491. MODULE_DEVICE_TABLE(of, talitos_match);
  2492. static struct platform_driver talitos_driver = {
  2493. .driver = {
  2494. .name = "talitos",
  2495. .owner = THIS_MODULE,
  2496. .of_match_table = talitos_match,
  2497. },
  2498. .probe = talitos_probe,
  2499. .remove = talitos_remove,
  2500. };
  2501. module_platform_driver(talitos_driver);
  2502. MODULE_LICENSE("GPL");
  2503. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2504. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");