sata_inic162x.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901
  1. /*
  2. * sata_inic162x.c - Driver for Initio 162x SATA controllers
  3. *
  4. * Copyright 2006 SUSE Linux Products GmbH
  5. * Copyright 2006 Tejun Heo <teheo@novell.com>
  6. *
  7. * This file is released under GPL v2.
  8. *
  9. * This controller is eccentric and easily locks up if something isn't
  10. * right. Documentation is available at initio's website but it only
  11. * documents registers (not programming model).
  12. *
  13. * This driver has interesting history. The first version was written
  14. * from the documentation and a 2.4 IDE driver posted on a Taiwan
  15. * company, which didn't use any IDMA features and couldn't handle
  16. * LBA48. The resulting driver couldn't handle LBA48 devices either
  17. * making it pretty useless.
  18. *
  19. * After a while, initio picked the driver up, renamed it to
  20. * sata_initio162x, updated it to use IDMA for ATA DMA commands and
  21. * posted it on their website. It only used ATA_PROT_DMA for IDMA and
  22. * attaching both devices and issuing IDMA and !IDMA commands
  23. * simultaneously broke it due to PIRQ masking interaction but it did
  24. * show how to use the IDMA (ADMA + some initio specific twists)
  25. * engine.
  26. *
  27. * Then, I picked up their changes again and here's the usable driver
  28. * which uses IDMA for everything. Everything works now including
  29. * LBA48, CD/DVD burning, suspend/resume and hotplug. There are some
  30. * issues tho. Result Tf is not resported properly, NCQ isn't
  31. * supported yet and CD/DVD writing works with DMA assisted PIO
  32. * protocol (which, for native SATA devices, shouldn't cause any
  33. * noticeable difference).
  34. *
  35. * Anyways, so, here's finally a working driver for inic162x. Enjoy!
  36. *
  37. * initio: If you guys wanna improve the driver regarding result TF
  38. * access and other stuff, please feel free to contact me. I'll be
  39. * happy to assist.
  40. */
  41. #include <linux/gfp.h>
  42. #include <linux/kernel.h>
  43. #include <linux/module.h>
  44. #include <linux/pci.h>
  45. #include <scsi/scsi_host.h>
  46. #include <linux/libata.h>
  47. #include <linux/blkdev.h>
  48. #include <scsi/scsi_device.h>
  49. #define DRV_NAME "sata_inic162x"
  50. #define DRV_VERSION "0.4"
  51. enum {
  52. MMIO_BAR_PCI = 5,
  53. MMIO_BAR_CARDBUS = 1,
  54. NR_PORTS = 2,
  55. IDMA_CPB_TBL_SIZE = 4 * 32,
  56. INIC_DMA_BOUNDARY = 0xffffff,
  57. HOST_ACTRL = 0x08,
  58. HOST_CTL = 0x7c,
  59. HOST_STAT = 0x7e,
  60. HOST_IRQ_STAT = 0xbc,
  61. HOST_IRQ_MASK = 0xbe,
  62. PORT_SIZE = 0x40,
  63. /* registers for ATA TF operation */
  64. PORT_TF_DATA = 0x00,
  65. PORT_TF_FEATURE = 0x01,
  66. PORT_TF_NSECT = 0x02,
  67. PORT_TF_LBAL = 0x03,
  68. PORT_TF_LBAM = 0x04,
  69. PORT_TF_LBAH = 0x05,
  70. PORT_TF_DEVICE = 0x06,
  71. PORT_TF_COMMAND = 0x07,
  72. PORT_TF_ALT_STAT = 0x08,
  73. PORT_IRQ_STAT = 0x09,
  74. PORT_IRQ_MASK = 0x0a,
  75. PORT_PRD_CTL = 0x0b,
  76. PORT_PRD_ADDR = 0x0c,
  77. PORT_PRD_XFERLEN = 0x10,
  78. PORT_CPB_CPBLAR = 0x18,
  79. PORT_CPB_PTQFIFO = 0x1c,
  80. /* IDMA register */
  81. PORT_IDMA_CTL = 0x14,
  82. PORT_IDMA_STAT = 0x16,
  83. PORT_RPQ_FIFO = 0x1e,
  84. PORT_RPQ_CNT = 0x1f,
  85. PORT_SCR = 0x20,
  86. /* HOST_CTL bits */
  87. HCTL_LEDEN = (1 << 3), /* enable LED operation */
  88. HCTL_IRQOFF = (1 << 8), /* global IRQ off */
  89. HCTL_FTHD0 = (1 << 10), /* fifo threshold 0 */
  90. HCTL_FTHD1 = (1 << 11), /* fifo threshold 1*/
  91. HCTL_PWRDWN = (1 << 12), /* power down PHYs */
  92. HCTL_SOFTRST = (1 << 13), /* global reset (no phy reset) */
  93. HCTL_RPGSEL = (1 << 15), /* register page select */
  94. HCTL_KNOWN_BITS = HCTL_IRQOFF | HCTL_PWRDWN | HCTL_SOFTRST |
  95. HCTL_RPGSEL,
  96. /* HOST_IRQ_(STAT|MASK) bits */
  97. HIRQ_PORT0 = (1 << 0),
  98. HIRQ_PORT1 = (1 << 1),
  99. HIRQ_SOFT = (1 << 14),
  100. HIRQ_GLOBAL = (1 << 15), /* STAT only */
  101. /* PORT_IRQ_(STAT|MASK) bits */
  102. PIRQ_OFFLINE = (1 << 0), /* device unplugged */
  103. PIRQ_ONLINE = (1 << 1), /* device plugged */
  104. PIRQ_COMPLETE = (1 << 2), /* completion interrupt */
  105. PIRQ_FATAL = (1 << 3), /* fatal error */
  106. PIRQ_ATA = (1 << 4), /* ATA interrupt */
  107. PIRQ_REPLY = (1 << 5), /* reply FIFO not empty */
  108. PIRQ_PENDING = (1 << 7), /* port IRQ pending (STAT only) */
  109. PIRQ_ERR = PIRQ_OFFLINE | PIRQ_ONLINE | PIRQ_FATAL,
  110. PIRQ_MASK_DEFAULT = PIRQ_REPLY | PIRQ_ATA,
  111. PIRQ_MASK_FREEZE = 0xff,
  112. /* PORT_PRD_CTL bits */
  113. PRD_CTL_START = (1 << 0),
  114. PRD_CTL_WR = (1 << 3),
  115. PRD_CTL_DMAEN = (1 << 7), /* DMA enable */
  116. /* PORT_IDMA_CTL bits */
  117. IDMA_CTL_RST_ATA = (1 << 2), /* hardreset ATA bus */
  118. IDMA_CTL_RST_IDMA = (1 << 5), /* reset IDMA machinary */
  119. IDMA_CTL_GO = (1 << 7), /* IDMA mode go */
  120. IDMA_CTL_ATA_NIEN = (1 << 8), /* ATA IRQ disable */
  121. /* PORT_IDMA_STAT bits */
  122. IDMA_STAT_PERR = (1 << 0), /* PCI ERROR MODE */
  123. IDMA_STAT_CPBERR = (1 << 1), /* ADMA CPB error */
  124. IDMA_STAT_LGCY = (1 << 3), /* ADMA legacy */
  125. IDMA_STAT_UIRQ = (1 << 4), /* ADMA unsolicited irq */
  126. IDMA_STAT_STPD = (1 << 5), /* ADMA stopped */
  127. IDMA_STAT_PSD = (1 << 6), /* ADMA pause */
  128. IDMA_STAT_DONE = (1 << 7), /* ADMA done */
  129. IDMA_STAT_ERR = IDMA_STAT_PERR | IDMA_STAT_CPBERR,
  130. /* CPB Control Flags*/
  131. CPB_CTL_VALID = (1 << 0), /* CPB valid */
  132. CPB_CTL_QUEUED = (1 << 1), /* queued command */
  133. CPB_CTL_DATA = (1 << 2), /* data, rsvd in datasheet */
  134. CPB_CTL_IEN = (1 << 3), /* PCI interrupt enable */
  135. CPB_CTL_DEVDIR = (1 << 4), /* device direction control */
  136. /* CPB Response Flags */
  137. CPB_RESP_DONE = (1 << 0), /* ATA command complete */
  138. CPB_RESP_REL = (1 << 1), /* ATA release */
  139. CPB_RESP_IGNORED = (1 << 2), /* CPB ignored */
  140. CPB_RESP_ATA_ERR = (1 << 3), /* ATA command error */
  141. CPB_RESP_SPURIOUS = (1 << 4), /* ATA spurious interrupt error */
  142. CPB_RESP_UNDERFLOW = (1 << 5), /* APRD deficiency length error */
  143. CPB_RESP_OVERFLOW = (1 << 6), /* APRD exccess length error */
  144. CPB_RESP_CPB_ERR = (1 << 7), /* CPB error flag */
  145. /* PRD Control Flags */
  146. PRD_DRAIN = (1 << 1), /* ignore data excess */
  147. PRD_CDB = (1 << 2), /* atapi packet command pointer */
  148. PRD_DIRECT_INTR = (1 << 3), /* direct interrupt */
  149. PRD_DMA = (1 << 4), /* data transfer method */
  150. PRD_WRITE = (1 << 5), /* data dir, rsvd in datasheet */
  151. PRD_IOM = (1 << 6), /* io/memory transfer */
  152. PRD_END = (1 << 7), /* APRD chain end */
  153. };
  154. /* Comman Parameter Block */
  155. struct inic_cpb {
  156. u8 resp_flags; /* Response Flags */
  157. u8 error; /* ATA Error */
  158. u8 status; /* ATA Status */
  159. u8 ctl_flags; /* Control Flags */
  160. __le32 len; /* Total Transfer Length */
  161. __le32 prd; /* First PRD pointer */
  162. u8 rsvd[4];
  163. /* 16 bytes */
  164. u8 feature; /* ATA Feature */
  165. u8 hob_feature; /* ATA Ex. Feature */
  166. u8 device; /* ATA Device/Head */
  167. u8 mirctl; /* Mirror Control */
  168. u8 nsect; /* ATA Sector Count */
  169. u8 hob_nsect; /* ATA Ex. Sector Count */
  170. u8 lbal; /* ATA Sector Number */
  171. u8 hob_lbal; /* ATA Ex. Sector Number */
  172. u8 lbam; /* ATA Cylinder Low */
  173. u8 hob_lbam; /* ATA Ex. Cylinder Low */
  174. u8 lbah; /* ATA Cylinder High */
  175. u8 hob_lbah; /* ATA Ex. Cylinder High */
  176. u8 command; /* ATA Command */
  177. u8 ctl; /* ATA Control */
  178. u8 slave_error; /* Slave ATA Error */
  179. u8 slave_status; /* Slave ATA Status */
  180. /* 32 bytes */
  181. } __packed;
  182. /* Physical Region Descriptor */
  183. struct inic_prd {
  184. __le32 mad; /* Physical Memory Address */
  185. __le16 len; /* Transfer Length */
  186. u8 rsvd;
  187. u8 flags; /* Control Flags */
  188. } __packed;
  189. struct inic_pkt {
  190. struct inic_cpb cpb;
  191. struct inic_prd prd[LIBATA_MAX_PRD + 1]; /* + 1 for cdb */
  192. u8 cdb[ATAPI_CDB_LEN];
  193. } __packed;
  194. struct inic_host_priv {
  195. void __iomem *mmio_base;
  196. u16 cached_hctl;
  197. };
  198. struct inic_port_priv {
  199. struct inic_pkt *pkt;
  200. dma_addr_t pkt_dma;
  201. u32 *cpb_tbl;
  202. dma_addr_t cpb_tbl_dma;
  203. };
  204. static struct scsi_host_template inic_sht = {
  205. ATA_BASE_SHT(DRV_NAME),
  206. .sg_tablesize = LIBATA_MAX_PRD, /* maybe it can be larger? */
  207. .dma_boundary = INIC_DMA_BOUNDARY,
  208. };
  209. static const int scr_map[] = {
  210. [SCR_STATUS] = 0,
  211. [SCR_ERROR] = 1,
  212. [SCR_CONTROL] = 2,
  213. };
  214. static void __iomem *inic_port_base(struct ata_port *ap)
  215. {
  216. struct inic_host_priv *hpriv = ap->host->private_data;
  217. return hpriv->mmio_base + ap->port_no * PORT_SIZE;
  218. }
  219. static void inic_reset_port(void __iomem *port_base)
  220. {
  221. void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
  222. /* stop IDMA engine */
  223. readw(idma_ctl); /* flush */
  224. msleep(1);
  225. /* mask IRQ and assert reset */
  226. writew(IDMA_CTL_RST_IDMA, idma_ctl);
  227. readw(idma_ctl); /* flush */
  228. msleep(1);
  229. /* release reset */
  230. writew(0, idma_ctl);
  231. /* clear irq */
  232. writeb(0xff, port_base + PORT_IRQ_STAT);
  233. }
  234. static int inic_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
  235. {
  236. void __iomem *scr_addr = inic_port_base(link->ap) + PORT_SCR;
  237. if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
  238. return -EINVAL;
  239. *val = readl(scr_addr + scr_map[sc_reg] * 4);
  240. /* this controller has stuck DIAG.N, ignore it */
  241. if (sc_reg == SCR_ERROR)
  242. *val &= ~SERR_PHYRDY_CHG;
  243. return 0;
  244. }
  245. static int inic_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
  246. {
  247. void __iomem *scr_addr = inic_port_base(link->ap) + PORT_SCR;
  248. if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
  249. return -EINVAL;
  250. writel(val, scr_addr + scr_map[sc_reg] * 4);
  251. return 0;
  252. }
  253. static void inic_stop_idma(struct ata_port *ap)
  254. {
  255. void __iomem *port_base = inic_port_base(ap);
  256. readb(port_base + PORT_RPQ_FIFO);
  257. readb(port_base + PORT_RPQ_CNT);
  258. writew(0, port_base + PORT_IDMA_CTL);
  259. }
  260. static void inic_host_err_intr(struct ata_port *ap, u8 irq_stat, u16 idma_stat)
  261. {
  262. struct ata_eh_info *ehi = &ap->link.eh_info;
  263. struct inic_port_priv *pp = ap->private_data;
  264. struct inic_cpb *cpb = &pp->pkt->cpb;
  265. bool freeze = false;
  266. ata_ehi_clear_desc(ehi);
  267. ata_ehi_push_desc(ehi, "irq_stat=0x%x idma_stat=0x%x",
  268. irq_stat, idma_stat);
  269. inic_stop_idma(ap);
  270. if (irq_stat & (PIRQ_OFFLINE | PIRQ_ONLINE)) {
  271. ata_ehi_push_desc(ehi, "hotplug");
  272. ata_ehi_hotplugged(ehi);
  273. freeze = true;
  274. }
  275. if (idma_stat & IDMA_STAT_PERR) {
  276. ata_ehi_push_desc(ehi, "PCI error");
  277. freeze = true;
  278. }
  279. if (idma_stat & IDMA_STAT_CPBERR) {
  280. ata_ehi_push_desc(ehi, "CPB error");
  281. if (cpb->resp_flags & CPB_RESP_IGNORED) {
  282. __ata_ehi_push_desc(ehi, " ignored");
  283. ehi->err_mask |= AC_ERR_INVALID;
  284. freeze = true;
  285. }
  286. if (cpb->resp_flags & CPB_RESP_ATA_ERR)
  287. ehi->err_mask |= AC_ERR_DEV;
  288. if (cpb->resp_flags & CPB_RESP_SPURIOUS) {
  289. __ata_ehi_push_desc(ehi, " spurious-intr");
  290. ehi->err_mask |= AC_ERR_HSM;
  291. freeze = true;
  292. }
  293. if (cpb->resp_flags &
  294. (CPB_RESP_UNDERFLOW | CPB_RESP_OVERFLOW)) {
  295. __ata_ehi_push_desc(ehi, " data-over/underflow");
  296. ehi->err_mask |= AC_ERR_HSM;
  297. freeze = true;
  298. }
  299. }
  300. if (freeze)
  301. ata_port_freeze(ap);
  302. else
  303. ata_port_abort(ap);
  304. }
  305. static void inic_host_intr(struct ata_port *ap)
  306. {
  307. void __iomem *port_base = inic_port_base(ap);
  308. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
  309. u8 irq_stat;
  310. u16 idma_stat;
  311. /* read and clear IRQ status */
  312. irq_stat = readb(port_base + PORT_IRQ_STAT);
  313. writeb(irq_stat, port_base + PORT_IRQ_STAT);
  314. idma_stat = readw(port_base + PORT_IDMA_STAT);
  315. if (unlikely((irq_stat & PIRQ_ERR) || (idma_stat & IDMA_STAT_ERR)))
  316. inic_host_err_intr(ap, irq_stat, idma_stat);
  317. if (unlikely(!qc))
  318. goto spurious;
  319. if (likely(idma_stat & IDMA_STAT_DONE)) {
  320. inic_stop_idma(ap);
  321. /* Depending on circumstances, device error
  322. * isn't reported by IDMA, check it explicitly.
  323. */
  324. if (unlikely(readb(port_base + PORT_TF_COMMAND) &
  325. (ATA_DF | ATA_ERR)))
  326. qc->err_mask |= AC_ERR_DEV;
  327. ata_qc_complete(qc);
  328. return;
  329. }
  330. spurious:
  331. ata_port_warn(ap, "unhandled interrupt: cmd=0x%x irq_stat=0x%x idma_stat=0x%x\n",
  332. qc ? qc->tf.command : 0xff, irq_stat, idma_stat);
  333. }
  334. static irqreturn_t inic_interrupt(int irq, void *dev_instance)
  335. {
  336. struct ata_host *host = dev_instance;
  337. struct inic_host_priv *hpriv = host->private_data;
  338. u16 host_irq_stat;
  339. int i, handled = 0;
  340. host_irq_stat = readw(hpriv->mmio_base + HOST_IRQ_STAT);
  341. if (unlikely(!(host_irq_stat & HIRQ_GLOBAL)))
  342. goto out;
  343. spin_lock(&host->lock);
  344. for (i = 0; i < NR_PORTS; i++)
  345. if (host_irq_stat & (HIRQ_PORT0 << i)) {
  346. inic_host_intr(host->ports[i]);
  347. handled++;
  348. }
  349. spin_unlock(&host->lock);
  350. out:
  351. return IRQ_RETVAL(handled);
  352. }
  353. static int inic_check_atapi_dma(struct ata_queued_cmd *qc)
  354. {
  355. /* For some reason ATAPI_PROT_DMA doesn't work for some
  356. * commands including writes and other misc ops. Use PIO
  357. * protocol instead, which BTW is driven by the DMA engine
  358. * anyway, so it shouldn't make much difference for native
  359. * SATA devices.
  360. */
  361. if (atapi_cmd_type(qc->cdb[0]) == READ)
  362. return 0;
  363. return 1;
  364. }
  365. static void inic_fill_sg(struct inic_prd *prd, struct ata_queued_cmd *qc)
  366. {
  367. struct scatterlist *sg;
  368. unsigned int si;
  369. u8 flags = 0;
  370. if (qc->tf.flags & ATA_TFLAG_WRITE)
  371. flags |= PRD_WRITE;
  372. if (ata_is_dma(qc->tf.protocol))
  373. flags |= PRD_DMA;
  374. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  375. prd->mad = cpu_to_le32(sg_dma_address(sg));
  376. prd->len = cpu_to_le16(sg_dma_len(sg));
  377. prd->flags = flags;
  378. prd++;
  379. }
  380. WARN_ON(!si);
  381. prd[-1].flags |= PRD_END;
  382. }
  383. static void inic_qc_prep(struct ata_queued_cmd *qc)
  384. {
  385. struct inic_port_priv *pp = qc->ap->private_data;
  386. struct inic_pkt *pkt = pp->pkt;
  387. struct inic_cpb *cpb = &pkt->cpb;
  388. struct inic_prd *prd = pkt->prd;
  389. bool is_atapi = ata_is_atapi(qc->tf.protocol);
  390. bool is_data = ata_is_data(qc->tf.protocol);
  391. unsigned int cdb_len = 0;
  392. VPRINTK("ENTER\n");
  393. if (is_atapi)
  394. cdb_len = qc->dev->cdb_len;
  395. /* prepare packet, based on initio driver */
  396. memset(pkt, 0, sizeof(struct inic_pkt));
  397. cpb->ctl_flags = CPB_CTL_VALID | CPB_CTL_IEN;
  398. if (is_atapi || is_data)
  399. cpb->ctl_flags |= CPB_CTL_DATA;
  400. cpb->len = cpu_to_le32(qc->nbytes + cdb_len);
  401. cpb->prd = cpu_to_le32(pp->pkt_dma + offsetof(struct inic_pkt, prd));
  402. cpb->device = qc->tf.device;
  403. cpb->feature = qc->tf.feature;
  404. cpb->nsect = qc->tf.nsect;
  405. cpb->lbal = qc->tf.lbal;
  406. cpb->lbam = qc->tf.lbam;
  407. cpb->lbah = qc->tf.lbah;
  408. if (qc->tf.flags & ATA_TFLAG_LBA48) {
  409. cpb->hob_feature = qc->tf.hob_feature;
  410. cpb->hob_nsect = qc->tf.hob_nsect;
  411. cpb->hob_lbal = qc->tf.hob_lbal;
  412. cpb->hob_lbam = qc->tf.hob_lbam;
  413. cpb->hob_lbah = qc->tf.hob_lbah;
  414. }
  415. cpb->command = qc->tf.command;
  416. /* don't load ctl - dunno why. it's like that in the initio driver */
  417. /* setup PRD for CDB */
  418. if (is_atapi) {
  419. memcpy(pkt->cdb, qc->cdb, ATAPI_CDB_LEN);
  420. prd->mad = cpu_to_le32(pp->pkt_dma +
  421. offsetof(struct inic_pkt, cdb));
  422. prd->len = cpu_to_le16(cdb_len);
  423. prd->flags = PRD_CDB | PRD_WRITE;
  424. if (!is_data)
  425. prd->flags |= PRD_END;
  426. prd++;
  427. }
  428. /* setup sg table */
  429. if (is_data)
  430. inic_fill_sg(prd, qc);
  431. pp->cpb_tbl[0] = pp->pkt_dma;
  432. }
  433. static unsigned int inic_qc_issue(struct ata_queued_cmd *qc)
  434. {
  435. struct ata_port *ap = qc->ap;
  436. void __iomem *port_base = inic_port_base(ap);
  437. /* fire up the ADMA engine */
  438. writew(HCTL_FTHD0 | HCTL_LEDEN, port_base + HOST_CTL);
  439. writew(IDMA_CTL_GO, port_base + PORT_IDMA_CTL);
  440. writeb(0, port_base + PORT_CPB_PTQFIFO);
  441. return 0;
  442. }
  443. static void inic_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  444. {
  445. void __iomem *port_base = inic_port_base(ap);
  446. tf->feature = readb(port_base + PORT_TF_FEATURE);
  447. tf->nsect = readb(port_base + PORT_TF_NSECT);
  448. tf->lbal = readb(port_base + PORT_TF_LBAL);
  449. tf->lbam = readb(port_base + PORT_TF_LBAM);
  450. tf->lbah = readb(port_base + PORT_TF_LBAH);
  451. tf->device = readb(port_base + PORT_TF_DEVICE);
  452. tf->command = readb(port_base + PORT_TF_COMMAND);
  453. }
  454. static bool inic_qc_fill_rtf(struct ata_queued_cmd *qc)
  455. {
  456. struct ata_taskfile *rtf = &qc->result_tf;
  457. struct ata_taskfile tf;
  458. /* FIXME: Except for status and error, result TF access
  459. * doesn't work. I tried reading from BAR0/2, CPB and BAR5.
  460. * None works regardless of which command interface is used.
  461. * For now return true iff status indicates device error.
  462. * This means that we're reporting bogus sector for RW
  463. * failures. Eeekk....
  464. */
  465. inic_tf_read(qc->ap, &tf);
  466. if (!(tf.command & ATA_ERR))
  467. return false;
  468. rtf->command = tf.command;
  469. rtf->feature = tf.feature;
  470. return true;
  471. }
  472. static void inic_freeze(struct ata_port *ap)
  473. {
  474. void __iomem *port_base = inic_port_base(ap);
  475. writeb(PIRQ_MASK_FREEZE, port_base + PORT_IRQ_MASK);
  476. writeb(0xff, port_base + PORT_IRQ_STAT);
  477. }
  478. static void inic_thaw(struct ata_port *ap)
  479. {
  480. void __iomem *port_base = inic_port_base(ap);
  481. writeb(0xff, port_base + PORT_IRQ_STAT);
  482. writeb(PIRQ_MASK_DEFAULT, port_base + PORT_IRQ_MASK);
  483. }
  484. static int inic_check_ready(struct ata_link *link)
  485. {
  486. void __iomem *port_base = inic_port_base(link->ap);
  487. return ata_check_ready(readb(port_base + PORT_TF_COMMAND));
  488. }
  489. /*
  490. * SRST and SControl hardreset don't give valid signature on this
  491. * controller. Only controller specific hardreset mechanism works.
  492. */
  493. static int inic_hardreset(struct ata_link *link, unsigned int *class,
  494. unsigned long deadline)
  495. {
  496. struct ata_port *ap = link->ap;
  497. void __iomem *port_base = inic_port_base(ap);
  498. void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
  499. const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
  500. int rc;
  501. /* hammer it into sane state */
  502. inic_reset_port(port_base);
  503. writew(IDMA_CTL_RST_ATA, idma_ctl);
  504. readw(idma_ctl); /* flush */
  505. ata_msleep(ap, 1);
  506. writew(0, idma_ctl);
  507. rc = sata_link_resume(link, timing, deadline);
  508. if (rc) {
  509. ata_link_warn(link,
  510. "failed to resume link after reset (errno=%d)\n",
  511. rc);
  512. return rc;
  513. }
  514. *class = ATA_DEV_NONE;
  515. if (ata_link_online(link)) {
  516. struct ata_taskfile tf;
  517. /* wait for link to become ready */
  518. rc = ata_wait_after_reset(link, deadline, inic_check_ready);
  519. /* link occupied, -ENODEV too is an error */
  520. if (rc) {
  521. ata_link_warn(link,
  522. "device not ready after hardreset (errno=%d)\n",
  523. rc);
  524. return rc;
  525. }
  526. inic_tf_read(ap, &tf);
  527. *class = ata_dev_classify(&tf);
  528. }
  529. return 0;
  530. }
  531. static void inic_error_handler(struct ata_port *ap)
  532. {
  533. void __iomem *port_base = inic_port_base(ap);
  534. inic_reset_port(port_base);
  535. ata_std_error_handler(ap);
  536. }
  537. static void inic_post_internal_cmd(struct ata_queued_cmd *qc)
  538. {
  539. /* make DMA engine forget about the failed command */
  540. if (qc->flags & ATA_QCFLAG_FAILED)
  541. inic_reset_port(inic_port_base(qc->ap));
  542. }
  543. static void init_port(struct ata_port *ap)
  544. {
  545. void __iomem *port_base = inic_port_base(ap);
  546. struct inic_port_priv *pp = ap->private_data;
  547. /* clear packet and CPB table */
  548. memset(pp->pkt, 0, sizeof(struct inic_pkt));
  549. memset(pp->cpb_tbl, 0, IDMA_CPB_TBL_SIZE);
  550. /* setup CPB lookup table addresses */
  551. writel(pp->cpb_tbl_dma, port_base + PORT_CPB_CPBLAR);
  552. }
  553. static int inic_port_resume(struct ata_port *ap)
  554. {
  555. init_port(ap);
  556. return 0;
  557. }
  558. static int inic_port_start(struct ata_port *ap)
  559. {
  560. struct device *dev = ap->host->dev;
  561. struct inic_port_priv *pp;
  562. /* alloc and initialize private data */
  563. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  564. if (!pp)
  565. return -ENOMEM;
  566. ap->private_data = pp;
  567. /* Alloc resources */
  568. pp->pkt = dmam_alloc_coherent(dev, sizeof(struct inic_pkt),
  569. &pp->pkt_dma, GFP_KERNEL);
  570. if (!pp->pkt)
  571. return -ENOMEM;
  572. pp->cpb_tbl = dmam_alloc_coherent(dev, IDMA_CPB_TBL_SIZE,
  573. &pp->cpb_tbl_dma, GFP_KERNEL);
  574. if (!pp->cpb_tbl)
  575. return -ENOMEM;
  576. init_port(ap);
  577. return 0;
  578. }
  579. static struct ata_port_operations inic_port_ops = {
  580. .inherits = &sata_port_ops,
  581. .check_atapi_dma = inic_check_atapi_dma,
  582. .qc_prep = inic_qc_prep,
  583. .qc_issue = inic_qc_issue,
  584. .qc_fill_rtf = inic_qc_fill_rtf,
  585. .freeze = inic_freeze,
  586. .thaw = inic_thaw,
  587. .hardreset = inic_hardreset,
  588. .error_handler = inic_error_handler,
  589. .post_internal_cmd = inic_post_internal_cmd,
  590. .scr_read = inic_scr_read,
  591. .scr_write = inic_scr_write,
  592. .port_resume = inic_port_resume,
  593. .port_start = inic_port_start,
  594. };
  595. static struct ata_port_info inic_port_info = {
  596. .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
  597. .pio_mask = ATA_PIO4,
  598. .mwdma_mask = ATA_MWDMA2,
  599. .udma_mask = ATA_UDMA6,
  600. .port_ops = &inic_port_ops
  601. };
  602. static int init_controller(void __iomem *mmio_base, u16 hctl)
  603. {
  604. int i;
  605. u16 val;
  606. hctl &= ~HCTL_KNOWN_BITS;
  607. /* Soft reset whole controller. Spec says reset duration is 3
  608. * PCI clocks, be generous and give it 10ms.
  609. */
  610. writew(hctl | HCTL_SOFTRST, mmio_base + HOST_CTL);
  611. readw(mmio_base + HOST_CTL); /* flush */
  612. for (i = 0; i < 10; i++) {
  613. msleep(1);
  614. val = readw(mmio_base + HOST_CTL);
  615. if (!(val & HCTL_SOFTRST))
  616. break;
  617. }
  618. if (val & HCTL_SOFTRST)
  619. return -EIO;
  620. /* mask all interrupts and reset ports */
  621. for (i = 0; i < NR_PORTS; i++) {
  622. void __iomem *port_base = mmio_base + i * PORT_SIZE;
  623. writeb(0xff, port_base + PORT_IRQ_MASK);
  624. inic_reset_port(port_base);
  625. }
  626. /* port IRQ is masked now, unmask global IRQ */
  627. writew(hctl & ~HCTL_IRQOFF, mmio_base + HOST_CTL);
  628. val = readw(mmio_base + HOST_IRQ_MASK);
  629. val &= ~(HIRQ_PORT0 | HIRQ_PORT1);
  630. writew(val, mmio_base + HOST_IRQ_MASK);
  631. return 0;
  632. }
  633. #ifdef CONFIG_PM
  634. static int inic_pci_device_resume(struct pci_dev *pdev)
  635. {
  636. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  637. struct inic_host_priv *hpriv = host->private_data;
  638. int rc;
  639. rc = ata_pci_device_do_resume(pdev);
  640. if (rc)
  641. return rc;
  642. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  643. rc = init_controller(hpriv->mmio_base, hpriv->cached_hctl);
  644. if (rc)
  645. return rc;
  646. }
  647. ata_host_resume(host);
  648. return 0;
  649. }
  650. #endif
  651. static int inic_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  652. {
  653. const struct ata_port_info *ppi[] = { &inic_port_info, NULL };
  654. struct ata_host *host;
  655. struct inic_host_priv *hpriv;
  656. void __iomem * const *iomap;
  657. int mmio_bar;
  658. int i, rc;
  659. ata_print_version_once(&pdev->dev, DRV_VERSION);
  660. /* alloc host */
  661. host = ata_host_alloc_pinfo(&pdev->dev, ppi, NR_PORTS);
  662. hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
  663. if (!host || !hpriv)
  664. return -ENOMEM;
  665. host->private_data = hpriv;
  666. /* Acquire resources and fill host. Note that PCI and cardbus
  667. * use different BARs.
  668. */
  669. rc = pcim_enable_device(pdev);
  670. if (rc)
  671. return rc;
  672. if (pci_resource_flags(pdev, MMIO_BAR_PCI) & IORESOURCE_MEM)
  673. mmio_bar = MMIO_BAR_PCI;
  674. else
  675. mmio_bar = MMIO_BAR_CARDBUS;
  676. rc = pcim_iomap_regions(pdev, 1 << mmio_bar, DRV_NAME);
  677. if (rc)
  678. return rc;
  679. host->iomap = iomap = pcim_iomap_table(pdev);
  680. hpriv->mmio_base = iomap[mmio_bar];
  681. hpriv->cached_hctl = readw(hpriv->mmio_base + HOST_CTL);
  682. for (i = 0; i < NR_PORTS; i++) {
  683. struct ata_port *ap = host->ports[i];
  684. ata_port_pbar_desc(ap, mmio_bar, -1, "mmio");
  685. ata_port_pbar_desc(ap, mmio_bar, i * PORT_SIZE, "port");
  686. }
  687. /* Set dma_mask. This devices doesn't support 64bit addressing. */
  688. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  689. if (rc) {
  690. dev_err(&pdev->dev, "32-bit DMA enable failed\n");
  691. return rc;
  692. }
  693. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  694. if (rc) {
  695. dev_err(&pdev->dev, "32-bit consistent DMA enable failed\n");
  696. return rc;
  697. }
  698. /*
  699. * This controller is braindamaged. dma_boundary is 0xffff
  700. * like others but it will lock up the whole machine HARD if
  701. * 65536 byte PRD entry is fed. Reduce maximum segment size.
  702. */
  703. rc = pci_set_dma_max_seg_size(pdev, 65536 - 512);
  704. if (rc) {
  705. dev_err(&pdev->dev, "failed to set the maximum segment size\n");
  706. return rc;
  707. }
  708. rc = init_controller(hpriv->mmio_base, hpriv->cached_hctl);
  709. if (rc) {
  710. dev_err(&pdev->dev, "failed to initialize controller\n");
  711. return rc;
  712. }
  713. pci_set_master(pdev);
  714. return ata_host_activate(host, pdev->irq, inic_interrupt, IRQF_SHARED,
  715. &inic_sht);
  716. }
  717. static const struct pci_device_id inic_pci_tbl[] = {
  718. { PCI_VDEVICE(INIT, 0x1622), },
  719. { },
  720. };
  721. static struct pci_driver inic_pci_driver = {
  722. .name = DRV_NAME,
  723. .id_table = inic_pci_tbl,
  724. #ifdef CONFIG_PM
  725. .suspend = ata_pci_device_suspend,
  726. .resume = inic_pci_device_resume,
  727. #endif
  728. .probe = inic_init_one,
  729. .remove = ata_pci_remove_one,
  730. };
  731. module_pci_driver(inic_pci_driver);
  732. MODULE_AUTHOR("Tejun Heo");
  733. MODULE_DESCRIPTION("low-level driver for Initio 162x SATA");
  734. MODULE_LICENSE("GPL v2");
  735. MODULE_DEVICE_TABLE(pci, inic_pci_tbl);
  736. MODULE_VERSION(DRV_VERSION);