ata_piix.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publicly available from Intel web site. Errata documentation
  42. * is also publicly available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The original Triton
  47. * series chipsets do _not_ support independent device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independent timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. * ICH7 errata #16 - MWDMA1 timings are incorrect
  76. *
  77. * Should have been BIOS fixed:
  78. * 450NX: errata #19 - DMA hangs on old 450NX
  79. * 450NX: errata #20 - DMA hangs on old 450NX
  80. * 450NX: errata #25 - Corruption with DMA on old 450NX
  81. * ICH3 errata #15 - IDE deadlock under high load
  82. * (BIOS must set dev 31 fn 0 bit 23)
  83. * ICH3 errata #18 - Don't use native mode
  84. */
  85. #include <linux/kernel.h>
  86. #include <linux/module.h>
  87. #include <linux/pci.h>
  88. #include <linux/init.h>
  89. #include <linux/blkdev.h>
  90. #include <linux/delay.h>
  91. #include <linux/device.h>
  92. #include <linux/gfp.h>
  93. #include <scsi/scsi_host.h>
  94. #include <linux/libata.h>
  95. #include <linux/dmi.h>
  96. #define DRV_NAME "ata_piix"
  97. #define DRV_VERSION "2.13"
  98. enum {
  99. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  100. ICH5_PMR = 0x90, /* port mapping register */
  101. ICH5_PCS = 0x92, /* port control and status */
  102. PIIX_SIDPR_BAR = 5,
  103. PIIX_SIDPR_LEN = 16,
  104. PIIX_SIDPR_IDX = 0,
  105. PIIX_SIDPR_DATA = 4,
  106. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  107. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  108. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  109. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  110. PIIX_FLAG_PIO16 = (1 << 30), /*support 16bit PIO only*/
  111. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  112. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  113. /* constants for mapping table */
  114. P0 = 0, /* port 0 */
  115. P1 = 1, /* port 1 */
  116. P2 = 2, /* port 2 */
  117. P3 = 3, /* port 3 */
  118. IDE = -1, /* IDE */
  119. NA = -2, /* not available */
  120. RV = -3, /* reserved */
  121. PIIX_AHCI_DEVICE = 6,
  122. /* host->flags bits */
  123. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  124. };
  125. enum piix_controller_ids {
  126. /* controller IDs */
  127. piix_pata_mwdma, /* PIIX3 MWDMA only */
  128. piix_pata_33, /* PIIX4 at 33Mhz */
  129. ich_pata_33, /* ICH up to UDMA 33 only */
  130. ich_pata_66, /* ICH up to 66 Mhz */
  131. ich_pata_100, /* ICH up to UDMA 100 */
  132. ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
  133. ich5_sata,
  134. ich6_sata,
  135. ich6m_sata,
  136. ich8_sata,
  137. ich8_2port_sata,
  138. ich8m_apple_sata, /* locks up on second port enable */
  139. tolapai_sata,
  140. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  141. ich8_sata_snb,
  142. };
  143. struct piix_map_db {
  144. const u32 mask;
  145. const u16 port_enable;
  146. const int map[][4];
  147. };
  148. struct piix_host_priv {
  149. const int *map;
  150. u32 saved_iocfg;
  151. void __iomem *sidpr;
  152. };
  153. static unsigned int in_module_init = 1;
  154. static const struct pci_device_id piix_pci_tbl[] = {
  155. /* Intel PIIX3 for the 430HX etc */
  156. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  157. /* VMware ICH4 */
  158. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  159. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  160. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  161. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  162. /* Intel PIIX4 */
  163. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  164. /* Intel PIIX4 */
  165. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  166. /* Intel PIIX */
  167. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  168. /* Intel ICH (i810, i815, i840) UDMA 66*/
  169. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  170. /* Intel ICH0 : UDMA 33*/
  171. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  172. /* Intel ICH2M */
  173. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  174. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  175. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  176. /* Intel ICH3M */
  177. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  178. /* Intel ICH3 (E7500/1) UDMA 100 */
  179. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  180. /* Intel ICH4-L */
  181. { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  182. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  183. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  184. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  185. /* Intel ICH5 */
  186. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  187. /* C-ICH (i810E2) */
  188. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  189. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  190. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  191. /* ICH6 (and 6) (i915) UDMA 100 */
  192. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. /* ICH7/7-R (i945, i975) UDMA 100*/
  194. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  195. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  196. /* ICH8 Mobile PATA Controller */
  197. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  198. /* SATA ports */
  199. /* 82801EB (ICH5) */
  200. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  201. /* 82801EB (ICH5) */
  202. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  203. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  204. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  205. /* 6300ESB pretending RAID */
  206. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  207. /* 82801FB/FW (ICH6/ICH6W) */
  208. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  209. /* 82801FR/FRW (ICH6R/ICH6RW) */
  210. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  211. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  212. * Attach iff the controller is in IDE mode. */
  213. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  214. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  215. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  216. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  217. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  218. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  219. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  220. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  221. /* SATA Controller 1 IDE (ICH8) */
  222. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  223. /* SATA Controller 2 IDE (ICH8) */
  224. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  225. /* Mobile SATA Controller IDE (ICH8M), Apple */
  226. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  227. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  228. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  229. /* Mobile SATA Controller IDE (ICH8M) */
  230. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  231. /* SATA Controller IDE (ICH9) */
  232. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  233. /* SATA Controller IDE (ICH9) */
  234. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  235. /* SATA Controller IDE (ICH9) */
  236. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  237. /* SATA Controller IDE (ICH9M) */
  238. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  239. /* SATA Controller IDE (ICH9M) */
  240. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  241. /* SATA Controller IDE (ICH9M) */
  242. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  243. /* SATA Controller IDE (Tolapai) */
  244. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  245. /* SATA Controller IDE (ICH10) */
  246. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  247. /* SATA Controller IDE (ICH10) */
  248. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  249. /* SATA Controller IDE (ICH10) */
  250. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  251. /* SATA Controller IDE (ICH10) */
  252. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  253. /* SATA Controller IDE (PCH) */
  254. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  255. /* SATA Controller IDE (PCH) */
  256. { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  257. /* SATA Controller IDE (PCH) */
  258. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  259. /* SATA Controller IDE (PCH) */
  260. { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  261. /* SATA Controller IDE (PCH) */
  262. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  263. /* SATA Controller IDE (PCH) */
  264. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  265. /* SATA Controller IDE (CPT) */
  266. { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  267. /* SATA Controller IDE (CPT) */
  268. { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  269. /* SATA Controller IDE (CPT) */
  270. { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  271. /* SATA Controller IDE (CPT) */
  272. { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  273. /* SATA Controller IDE (PBG) */
  274. { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  275. /* SATA Controller IDE (PBG) */
  276. { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  277. /* SATA Controller IDE (Panther Point) */
  278. { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  279. /* SATA Controller IDE (Panther Point) */
  280. { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  281. /* SATA Controller IDE (Panther Point) */
  282. { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  283. /* SATA Controller IDE (Panther Point) */
  284. { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  285. /* SATA Controller IDE (Lynx Point) */
  286. { 0x8086, 0x8c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  287. /* SATA Controller IDE (Lynx Point) */
  288. { 0x8086, 0x8c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  289. /* SATA Controller IDE (Lynx Point) */
  290. { 0x8086, 0x8c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  291. /* SATA Controller IDE (Lynx Point) */
  292. { 0x8086, 0x8c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  293. /* SATA Controller IDE (Lynx Point-LP) */
  294. { 0x8086, 0x9c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  295. /* SATA Controller IDE (Lynx Point-LP) */
  296. { 0x8086, 0x9c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  297. /* SATA Controller IDE (Lynx Point-LP) */
  298. { 0x8086, 0x9c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  299. /* SATA Controller IDE (Lynx Point-LP) */
  300. { 0x8086, 0x9c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  301. /* SATA Controller IDE (DH89xxCC) */
  302. { 0x8086, 0x2326, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  303. /* SATA Controller IDE (Avoton) */
  304. { 0x8086, 0x1f20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  305. /* SATA Controller IDE (Avoton) */
  306. { 0x8086, 0x1f21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  307. /* SATA Controller IDE (Avoton) */
  308. { 0x8086, 0x1f30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  309. /* SATA Controller IDE (Avoton) */
  310. { 0x8086, 0x1f31, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  311. /* SATA Controller IDE (Wellsburg) */
  312. { 0x8086, 0x8d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  313. /* SATA Controller IDE (Wellsburg) */
  314. { 0x8086, 0x8d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  315. /* SATA Controller IDE (Wellsburg) */
  316. { 0x8086, 0x8d60, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  317. /* SATA Controller IDE (Wellsburg) */
  318. { 0x8086, 0x8d68, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  319. { } /* terminate list */
  320. };
  321. static const struct piix_map_db ich5_map_db = {
  322. .mask = 0x7,
  323. .port_enable = 0x3,
  324. .map = {
  325. /* PM PS SM SS MAP */
  326. { P0, NA, P1, NA }, /* 000b */
  327. { P1, NA, P0, NA }, /* 001b */
  328. { RV, RV, RV, RV },
  329. { RV, RV, RV, RV },
  330. { P0, P1, IDE, IDE }, /* 100b */
  331. { P1, P0, IDE, IDE }, /* 101b */
  332. { IDE, IDE, P0, P1 }, /* 110b */
  333. { IDE, IDE, P1, P0 }, /* 111b */
  334. },
  335. };
  336. static const struct piix_map_db ich6_map_db = {
  337. .mask = 0x3,
  338. .port_enable = 0xf,
  339. .map = {
  340. /* PM PS SM SS MAP */
  341. { P0, P2, P1, P3 }, /* 00b */
  342. { IDE, IDE, P1, P3 }, /* 01b */
  343. { P0, P2, IDE, IDE }, /* 10b */
  344. { RV, RV, RV, RV },
  345. },
  346. };
  347. static const struct piix_map_db ich6m_map_db = {
  348. .mask = 0x3,
  349. .port_enable = 0x5,
  350. /* Map 01b isn't specified in the doc but some notebooks use
  351. * it anyway. MAP 01b have been spotted on both ICH6M and
  352. * ICH7M.
  353. */
  354. .map = {
  355. /* PM PS SM SS MAP */
  356. { P0, P2, NA, NA }, /* 00b */
  357. { IDE, IDE, P1, P3 }, /* 01b */
  358. { P0, P2, IDE, IDE }, /* 10b */
  359. { RV, RV, RV, RV },
  360. },
  361. };
  362. static const struct piix_map_db ich8_map_db = {
  363. .mask = 0x3,
  364. .port_enable = 0xf,
  365. .map = {
  366. /* PM PS SM SS MAP */
  367. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  368. { RV, RV, RV, RV },
  369. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  370. { RV, RV, RV, RV },
  371. },
  372. };
  373. static const struct piix_map_db ich8_2port_map_db = {
  374. .mask = 0x3,
  375. .port_enable = 0x3,
  376. .map = {
  377. /* PM PS SM SS MAP */
  378. { P0, NA, P1, NA }, /* 00b */
  379. { RV, RV, RV, RV }, /* 01b */
  380. { RV, RV, RV, RV }, /* 10b */
  381. { RV, RV, RV, RV },
  382. },
  383. };
  384. static const struct piix_map_db ich8m_apple_map_db = {
  385. .mask = 0x3,
  386. .port_enable = 0x1,
  387. .map = {
  388. /* PM PS SM SS MAP */
  389. { P0, NA, NA, NA }, /* 00b */
  390. { RV, RV, RV, RV },
  391. { P0, P2, IDE, IDE }, /* 10b */
  392. { RV, RV, RV, RV },
  393. },
  394. };
  395. static const struct piix_map_db tolapai_map_db = {
  396. .mask = 0x3,
  397. .port_enable = 0x3,
  398. .map = {
  399. /* PM PS SM SS MAP */
  400. { P0, NA, P1, NA }, /* 00b */
  401. { RV, RV, RV, RV }, /* 01b */
  402. { RV, RV, RV, RV }, /* 10b */
  403. { RV, RV, RV, RV },
  404. },
  405. };
  406. static const struct piix_map_db *piix_map_db_table[] = {
  407. [ich5_sata] = &ich5_map_db,
  408. [ich6_sata] = &ich6_map_db,
  409. [ich6m_sata] = &ich6m_map_db,
  410. [ich8_sata] = &ich8_map_db,
  411. [ich8_2port_sata] = &ich8_2port_map_db,
  412. [ich8m_apple_sata] = &ich8m_apple_map_db,
  413. [tolapai_sata] = &tolapai_map_db,
  414. [ich8_sata_snb] = &ich8_map_db,
  415. };
  416. static struct pci_bits piix_enable_bits[] = {
  417. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  418. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  419. };
  420. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  421. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  422. MODULE_LICENSE("GPL");
  423. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  424. MODULE_VERSION(DRV_VERSION);
  425. struct ich_laptop {
  426. u16 device;
  427. u16 subvendor;
  428. u16 subdevice;
  429. };
  430. /*
  431. * List of laptops that use short cables rather than 80 wire
  432. */
  433. static const struct ich_laptop ich_laptop[] = {
  434. /* devid, subvendor, subdev */
  435. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  436. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  437. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  438. { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
  439. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  440. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  441. { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
  442. { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
  443. { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
  444. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  445. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  446. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  447. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  448. { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
  449. /* end marker */
  450. { 0, }
  451. };
  452. static int piix_port_start(struct ata_port *ap)
  453. {
  454. if (!(ap->flags & PIIX_FLAG_PIO16))
  455. ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
  456. return ata_bmdma_port_start(ap);
  457. }
  458. /**
  459. * ich_pata_cable_detect - Probe host controller cable detect info
  460. * @ap: Port for which cable detect info is desired
  461. *
  462. * Read 80c cable indicator from ATA PCI device's PCI config
  463. * register. This register is normally set by firmware (BIOS).
  464. *
  465. * LOCKING:
  466. * None (inherited from caller).
  467. */
  468. static int ich_pata_cable_detect(struct ata_port *ap)
  469. {
  470. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  471. struct piix_host_priv *hpriv = ap->host->private_data;
  472. const struct ich_laptop *lap = &ich_laptop[0];
  473. u8 mask;
  474. /* Check for specials - Acer Aspire 5602WLMi */
  475. while (lap->device) {
  476. if (lap->device == pdev->device &&
  477. lap->subvendor == pdev->subsystem_vendor &&
  478. lap->subdevice == pdev->subsystem_device)
  479. return ATA_CBL_PATA40_SHORT;
  480. lap++;
  481. }
  482. /* check BIOS cable detect results */
  483. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  484. if ((hpriv->saved_iocfg & mask) == 0)
  485. return ATA_CBL_PATA40;
  486. return ATA_CBL_PATA80;
  487. }
  488. /**
  489. * piix_pata_prereset - prereset for PATA host controller
  490. * @link: Target link
  491. * @deadline: deadline jiffies for the operation
  492. *
  493. * LOCKING:
  494. * None (inherited from caller).
  495. */
  496. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  497. {
  498. struct ata_port *ap = link->ap;
  499. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  500. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  501. return -ENOENT;
  502. return ata_sff_prereset(link, deadline);
  503. }
  504. static DEFINE_SPINLOCK(piix_lock);
  505. static void piix_set_timings(struct ata_port *ap, struct ata_device *adev,
  506. u8 pio)
  507. {
  508. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  509. unsigned long flags;
  510. unsigned int is_slave = (adev->devno != 0);
  511. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  512. unsigned int slave_port = 0x44;
  513. u16 master_data;
  514. u8 slave_data;
  515. u8 udma_enable;
  516. int control = 0;
  517. /*
  518. * See Intel Document 298600-004 for the timing programing rules
  519. * for ICH controllers.
  520. */
  521. static const /* ISP RTC */
  522. u8 timings[][2] = { { 0, 0 },
  523. { 0, 0 },
  524. { 1, 0 },
  525. { 2, 1 },
  526. { 2, 3 }, };
  527. if (pio >= 2)
  528. control |= 1; /* TIME1 enable */
  529. if (ata_pio_need_iordy(adev))
  530. control |= 2; /* IE enable */
  531. /* Intel specifies that the PPE functionality is for disk only */
  532. if (adev->class == ATA_DEV_ATA)
  533. control |= 4; /* PPE enable */
  534. /*
  535. * If the drive MWDMA is faster than it can do PIO then
  536. * we must force PIO into PIO0
  537. */
  538. if (adev->pio_mode < XFER_PIO_0 + pio)
  539. /* Enable DMA timing only */
  540. control |= 8; /* PIO cycles in PIO0 */
  541. spin_lock_irqsave(&piix_lock, flags);
  542. /* PIO configuration clears DTE unconditionally. It will be
  543. * programmed in set_dmamode which is guaranteed to be called
  544. * after set_piomode if any DMA mode is available.
  545. */
  546. pci_read_config_word(dev, master_port, &master_data);
  547. if (is_slave) {
  548. /* clear TIME1|IE1|PPE1|DTE1 */
  549. master_data &= 0xff0f;
  550. /* enable PPE1, IE1 and TIME1 as needed */
  551. master_data |= (control << 4);
  552. pci_read_config_byte(dev, slave_port, &slave_data);
  553. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  554. /* Load the timing nibble for this slave */
  555. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  556. << (ap->port_no ? 4 : 0);
  557. } else {
  558. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  559. master_data &= 0xccf0;
  560. /* Enable PPE, IE and TIME as appropriate */
  561. master_data |= control;
  562. /* load ISP and RCT */
  563. master_data |=
  564. (timings[pio][0] << 12) |
  565. (timings[pio][1] << 8);
  566. }
  567. /* Enable SITRE (separate slave timing register) */
  568. master_data |= 0x4000;
  569. pci_write_config_word(dev, master_port, master_data);
  570. if (is_slave)
  571. pci_write_config_byte(dev, slave_port, slave_data);
  572. /* Ensure the UDMA bit is off - it will be turned back on if
  573. UDMA is selected */
  574. if (ap->udma_mask) {
  575. pci_read_config_byte(dev, 0x48, &udma_enable);
  576. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  577. pci_write_config_byte(dev, 0x48, udma_enable);
  578. }
  579. spin_unlock_irqrestore(&piix_lock, flags);
  580. }
  581. /**
  582. * piix_set_piomode - Initialize host controller PATA PIO timings
  583. * @ap: Port whose timings we are configuring
  584. * @adev: Drive in question
  585. *
  586. * Set PIO mode for device, in host controller PCI config space.
  587. *
  588. * LOCKING:
  589. * None (inherited from caller).
  590. */
  591. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  592. {
  593. piix_set_timings(ap, adev, adev->pio_mode - XFER_PIO_0);
  594. }
  595. /**
  596. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  597. * @ap: Port whose timings we are configuring
  598. * @adev: Drive in question
  599. * @isich: set if the chip is an ICH device
  600. *
  601. * Set UDMA mode for device, in host controller PCI config space.
  602. *
  603. * LOCKING:
  604. * None (inherited from caller).
  605. */
  606. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  607. {
  608. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  609. unsigned long flags;
  610. u8 speed = adev->dma_mode;
  611. int devid = adev->devno + 2 * ap->port_no;
  612. u8 udma_enable = 0;
  613. if (speed >= XFER_UDMA_0) {
  614. unsigned int udma = speed - XFER_UDMA_0;
  615. u16 udma_timing;
  616. u16 ideconf;
  617. int u_clock, u_speed;
  618. spin_lock_irqsave(&piix_lock, flags);
  619. pci_read_config_byte(dev, 0x48, &udma_enable);
  620. /*
  621. * UDMA is handled by a combination of clock switching and
  622. * selection of dividers
  623. *
  624. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  625. * except UDMA0 which is 00
  626. */
  627. u_speed = min(2 - (udma & 1), udma);
  628. if (udma == 5)
  629. u_clock = 0x1000; /* 100Mhz */
  630. else if (udma > 2)
  631. u_clock = 1; /* 66Mhz */
  632. else
  633. u_clock = 0; /* 33Mhz */
  634. udma_enable |= (1 << devid);
  635. /* Load the CT/RP selection */
  636. pci_read_config_word(dev, 0x4A, &udma_timing);
  637. udma_timing &= ~(3 << (4 * devid));
  638. udma_timing |= u_speed << (4 * devid);
  639. pci_write_config_word(dev, 0x4A, udma_timing);
  640. if (isich) {
  641. /* Select a 33/66/100Mhz clock */
  642. pci_read_config_word(dev, 0x54, &ideconf);
  643. ideconf &= ~(0x1001 << devid);
  644. ideconf |= u_clock << devid;
  645. /* For ICH or later we should set bit 10 for better
  646. performance (WR_PingPong_En) */
  647. pci_write_config_word(dev, 0x54, ideconf);
  648. }
  649. pci_write_config_byte(dev, 0x48, udma_enable);
  650. spin_unlock_irqrestore(&piix_lock, flags);
  651. } else {
  652. /* MWDMA is driven by the PIO timings. */
  653. unsigned int mwdma = speed - XFER_MW_DMA_0;
  654. const unsigned int needed_pio[3] = {
  655. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  656. };
  657. int pio = needed_pio[mwdma] - XFER_PIO_0;
  658. /* XFER_PIO_0 is never used currently */
  659. piix_set_timings(ap, adev, pio);
  660. }
  661. }
  662. /**
  663. * piix_set_dmamode - Initialize host controller PATA DMA timings
  664. * @ap: Port whose timings we are configuring
  665. * @adev: um
  666. *
  667. * Set MW/UDMA mode for device, in host controller PCI config space.
  668. *
  669. * LOCKING:
  670. * None (inherited from caller).
  671. */
  672. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  673. {
  674. do_pata_set_dmamode(ap, adev, 0);
  675. }
  676. /**
  677. * ich_set_dmamode - Initialize host controller PATA DMA timings
  678. * @ap: Port whose timings we are configuring
  679. * @adev: um
  680. *
  681. * Set MW/UDMA mode for device, in host controller PCI config space.
  682. *
  683. * LOCKING:
  684. * None (inherited from caller).
  685. */
  686. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  687. {
  688. do_pata_set_dmamode(ap, adev, 1);
  689. }
  690. /*
  691. * Serial ATA Index/Data Pair Superset Registers access
  692. *
  693. * Beginning from ICH8, there's a sane way to access SCRs using index
  694. * and data register pair located at BAR5 which means that we have
  695. * separate SCRs for master and slave. This is handled using libata
  696. * slave_link facility.
  697. */
  698. static const int piix_sidx_map[] = {
  699. [SCR_STATUS] = 0,
  700. [SCR_ERROR] = 2,
  701. [SCR_CONTROL] = 1,
  702. };
  703. static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
  704. {
  705. struct ata_port *ap = link->ap;
  706. struct piix_host_priv *hpriv = ap->host->private_data;
  707. iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
  708. hpriv->sidpr + PIIX_SIDPR_IDX);
  709. }
  710. static int piix_sidpr_scr_read(struct ata_link *link,
  711. unsigned int reg, u32 *val)
  712. {
  713. struct piix_host_priv *hpriv = link->ap->host->private_data;
  714. if (reg >= ARRAY_SIZE(piix_sidx_map))
  715. return -EINVAL;
  716. piix_sidpr_sel(link, reg);
  717. *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  718. return 0;
  719. }
  720. static int piix_sidpr_scr_write(struct ata_link *link,
  721. unsigned int reg, u32 val)
  722. {
  723. struct piix_host_priv *hpriv = link->ap->host->private_data;
  724. if (reg >= ARRAY_SIZE(piix_sidx_map))
  725. return -EINVAL;
  726. piix_sidpr_sel(link, reg);
  727. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  728. return 0;
  729. }
  730. static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  731. unsigned hints)
  732. {
  733. return sata_link_scr_lpm(link, policy, false);
  734. }
  735. static bool piix_irq_check(struct ata_port *ap)
  736. {
  737. if (unlikely(!ap->ioaddr.bmdma_addr))
  738. return false;
  739. return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
  740. }
  741. #ifdef CONFIG_PM
  742. static int piix_broken_suspend(void)
  743. {
  744. static const struct dmi_system_id sysids[] = {
  745. {
  746. .ident = "TECRA M3",
  747. .matches = {
  748. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  749. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  750. },
  751. },
  752. {
  753. .ident = "TECRA M3",
  754. .matches = {
  755. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  756. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  757. },
  758. },
  759. {
  760. .ident = "TECRA M4",
  761. .matches = {
  762. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  763. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  764. },
  765. },
  766. {
  767. .ident = "TECRA M4",
  768. .matches = {
  769. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  770. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  771. },
  772. },
  773. {
  774. .ident = "TECRA M5",
  775. .matches = {
  776. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  777. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  778. },
  779. },
  780. {
  781. .ident = "TECRA M6",
  782. .matches = {
  783. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  784. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  785. },
  786. },
  787. {
  788. .ident = "TECRA M7",
  789. .matches = {
  790. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  791. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  792. },
  793. },
  794. {
  795. .ident = "TECRA A8",
  796. .matches = {
  797. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  798. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  799. },
  800. },
  801. {
  802. .ident = "Satellite R20",
  803. .matches = {
  804. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  805. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  806. },
  807. },
  808. {
  809. .ident = "Satellite R25",
  810. .matches = {
  811. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  812. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  813. },
  814. },
  815. {
  816. .ident = "Satellite U200",
  817. .matches = {
  818. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  819. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  820. },
  821. },
  822. {
  823. .ident = "Satellite U200",
  824. .matches = {
  825. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  826. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  827. },
  828. },
  829. {
  830. .ident = "Satellite Pro U200",
  831. .matches = {
  832. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  833. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  834. },
  835. },
  836. {
  837. .ident = "Satellite U205",
  838. .matches = {
  839. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  840. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  841. },
  842. },
  843. {
  844. .ident = "SATELLITE U205",
  845. .matches = {
  846. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  847. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  848. },
  849. },
  850. {
  851. .ident = "Satellite Pro A120",
  852. .matches = {
  853. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  854. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite Pro A120"),
  855. },
  856. },
  857. {
  858. .ident = "Portege M500",
  859. .matches = {
  860. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  861. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  862. },
  863. },
  864. {
  865. .ident = "VGN-BX297XP",
  866. .matches = {
  867. DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
  868. DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
  869. },
  870. },
  871. { } /* terminate list */
  872. };
  873. static const char *oemstrs[] = {
  874. "Tecra M3,",
  875. };
  876. int i;
  877. if (dmi_check_system(sysids))
  878. return 1;
  879. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  880. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  881. return 1;
  882. /* TECRA M4 sometimes forgets its identify and reports bogus
  883. * DMI information. As the bogus information is a bit
  884. * generic, match as many entries as possible. This manual
  885. * matching is necessary because dmi_system_id.matches is
  886. * limited to four entries.
  887. */
  888. if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
  889. dmi_match(DMI_PRODUCT_NAME, "000000") &&
  890. dmi_match(DMI_PRODUCT_VERSION, "000000") &&
  891. dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
  892. dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
  893. dmi_match(DMI_BOARD_NAME, "Portable PC") &&
  894. dmi_match(DMI_BOARD_VERSION, "Version A0"))
  895. return 1;
  896. return 0;
  897. }
  898. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  899. {
  900. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  901. unsigned long flags;
  902. int rc = 0;
  903. rc = ata_host_suspend(host, mesg);
  904. if (rc)
  905. return rc;
  906. /* Some braindamaged ACPI suspend implementations expect the
  907. * controller to be awake on entry; otherwise, it burns cpu
  908. * cycles and power trying to do something to the sleeping
  909. * beauty.
  910. */
  911. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  912. pci_save_state(pdev);
  913. /* mark its power state as "unknown", since we don't
  914. * know if e.g. the BIOS will change its device state
  915. * when we suspend.
  916. */
  917. if (pdev->current_state == PCI_D0)
  918. pdev->current_state = PCI_UNKNOWN;
  919. /* tell resume that it's waking up from broken suspend */
  920. spin_lock_irqsave(&host->lock, flags);
  921. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  922. spin_unlock_irqrestore(&host->lock, flags);
  923. } else
  924. ata_pci_device_do_suspend(pdev, mesg);
  925. return 0;
  926. }
  927. static int piix_pci_device_resume(struct pci_dev *pdev)
  928. {
  929. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  930. unsigned long flags;
  931. int rc;
  932. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  933. spin_lock_irqsave(&host->lock, flags);
  934. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  935. spin_unlock_irqrestore(&host->lock, flags);
  936. pci_set_power_state(pdev, PCI_D0);
  937. pci_restore_state(pdev);
  938. /* PCI device wasn't disabled during suspend. Use
  939. * pci_reenable_device() to avoid affecting the enable
  940. * count.
  941. */
  942. rc = pci_reenable_device(pdev);
  943. if (rc)
  944. dev_err(&pdev->dev,
  945. "failed to enable device after resume (%d)\n",
  946. rc);
  947. } else
  948. rc = ata_pci_device_do_resume(pdev);
  949. if (rc == 0)
  950. ata_host_resume(host);
  951. return rc;
  952. }
  953. #endif
  954. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  955. {
  956. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  957. }
  958. static struct scsi_host_template piix_sht = {
  959. ATA_BMDMA_SHT(DRV_NAME),
  960. };
  961. static struct ata_port_operations piix_sata_ops = {
  962. .inherits = &ata_bmdma32_port_ops,
  963. .sff_irq_check = piix_irq_check,
  964. .port_start = piix_port_start,
  965. };
  966. static struct ata_port_operations piix_pata_ops = {
  967. .inherits = &piix_sata_ops,
  968. .cable_detect = ata_cable_40wire,
  969. .set_piomode = piix_set_piomode,
  970. .set_dmamode = piix_set_dmamode,
  971. .prereset = piix_pata_prereset,
  972. };
  973. static struct ata_port_operations piix_vmw_ops = {
  974. .inherits = &piix_pata_ops,
  975. .bmdma_status = piix_vmw_bmdma_status,
  976. };
  977. static struct ata_port_operations ich_pata_ops = {
  978. .inherits = &piix_pata_ops,
  979. .cable_detect = ich_pata_cable_detect,
  980. .set_dmamode = ich_set_dmamode,
  981. };
  982. static struct device_attribute *piix_sidpr_shost_attrs[] = {
  983. &dev_attr_link_power_management_policy,
  984. NULL
  985. };
  986. static struct scsi_host_template piix_sidpr_sht = {
  987. ATA_BMDMA_SHT(DRV_NAME),
  988. .shost_attrs = piix_sidpr_shost_attrs,
  989. };
  990. static struct ata_port_operations piix_sidpr_sata_ops = {
  991. .inherits = &piix_sata_ops,
  992. .hardreset = sata_std_hardreset,
  993. .scr_read = piix_sidpr_scr_read,
  994. .scr_write = piix_sidpr_scr_write,
  995. .set_lpm = piix_sidpr_set_lpm,
  996. };
  997. static struct ata_port_info piix_port_info[] = {
  998. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  999. {
  1000. .flags = PIIX_PATA_FLAGS,
  1001. .pio_mask = ATA_PIO4,
  1002. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  1003. .port_ops = &piix_pata_ops,
  1004. },
  1005. [piix_pata_33] = /* PIIX4 at 33MHz */
  1006. {
  1007. .flags = PIIX_PATA_FLAGS,
  1008. .pio_mask = ATA_PIO4,
  1009. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  1010. .udma_mask = ATA_UDMA2,
  1011. .port_ops = &piix_pata_ops,
  1012. },
  1013. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  1014. {
  1015. .flags = PIIX_PATA_FLAGS,
  1016. .pio_mask = ATA_PIO4,
  1017. .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
  1018. .udma_mask = ATA_UDMA2,
  1019. .port_ops = &ich_pata_ops,
  1020. },
  1021. [ich_pata_66] = /* ICH controllers up to 66MHz */
  1022. {
  1023. .flags = PIIX_PATA_FLAGS,
  1024. .pio_mask = ATA_PIO4,
  1025. .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
  1026. .udma_mask = ATA_UDMA4,
  1027. .port_ops = &ich_pata_ops,
  1028. },
  1029. [ich_pata_100] =
  1030. {
  1031. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  1032. .pio_mask = ATA_PIO4,
  1033. .mwdma_mask = ATA_MWDMA12_ONLY,
  1034. .udma_mask = ATA_UDMA5,
  1035. .port_ops = &ich_pata_ops,
  1036. },
  1037. [ich_pata_100_nomwdma1] =
  1038. {
  1039. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  1040. .pio_mask = ATA_PIO4,
  1041. .mwdma_mask = ATA_MWDMA2_ONLY,
  1042. .udma_mask = ATA_UDMA5,
  1043. .port_ops = &ich_pata_ops,
  1044. },
  1045. [ich5_sata] =
  1046. {
  1047. .flags = PIIX_SATA_FLAGS,
  1048. .pio_mask = ATA_PIO4,
  1049. .mwdma_mask = ATA_MWDMA2,
  1050. .udma_mask = ATA_UDMA6,
  1051. .port_ops = &piix_sata_ops,
  1052. },
  1053. [ich6_sata] =
  1054. {
  1055. .flags = PIIX_SATA_FLAGS,
  1056. .pio_mask = ATA_PIO4,
  1057. .mwdma_mask = ATA_MWDMA2,
  1058. .udma_mask = ATA_UDMA6,
  1059. .port_ops = &piix_sata_ops,
  1060. },
  1061. [ich6m_sata] =
  1062. {
  1063. .flags = PIIX_SATA_FLAGS,
  1064. .pio_mask = ATA_PIO4,
  1065. .mwdma_mask = ATA_MWDMA2,
  1066. .udma_mask = ATA_UDMA6,
  1067. .port_ops = &piix_sata_ops,
  1068. },
  1069. [ich8_sata] =
  1070. {
  1071. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  1072. .pio_mask = ATA_PIO4,
  1073. .mwdma_mask = ATA_MWDMA2,
  1074. .udma_mask = ATA_UDMA6,
  1075. .port_ops = &piix_sata_ops,
  1076. },
  1077. [ich8_2port_sata] =
  1078. {
  1079. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  1080. .pio_mask = ATA_PIO4,
  1081. .mwdma_mask = ATA_MWDMA2,
  1082. .udma_mask = ATA_UDMA6,
  1083. .port_ops = &piix_sata_ops,
  1084. },
  1085. [tolapai_sata] =
  1086. {
  1087. .flags = PIIX_SATA_FLAGS,
  1088. .pio_mask = ATA_PIO4,
  1089. .mwdma_mask = ATA_MWDMA2,
  1090. .udma_mask = ATA_UDMA6,
  1091. .port_ops = &piix_sata_ops,
  1092. },
  1093. [ich8m_apple_sata] =
  1094. {
  1095. .flags = PIIX_SATA_FLAGS,
  1096. .pio_mask = ATA_PIO4,
  1097. .mwdma_mask = ATA_MWDMA2,
  1098. .udma_mask = ATA_UDMA6,
  1099. .port_ops = &piix_sata_ops,
  1100. },
  1101. [piix_pata_vmw] =
  1102. {
  1103. .flags = PIIX_PATA_FLAGS,
  1104. .pio_mask = ATA_PIO4,
  1105. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  1106. .udma_mask = ATA_UDMA2,
  1107. .port_ops = &piix_vmw_ops,
  1108. },
  1109. /*
  1110. * some Sandybridge chipsets have broken 32 mode up to now,
  1111. * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
  1112. */
  1113. [ich8_sata_snb] =
  1114. {
  1115. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
  1116. .pio_mask = ATA_PIO4,
  1117. .mwdma_mask = ATA_MWDMA2,
  1118. .udma_mask = ATA_UDMA6,
  1119. .port_ops = &piix_sata_ops,
  1120. },
  1121. };
  1122. #define AHCI_PCI_BAR 5
  1123. #define AHCI_GLOBAL_CTL 0x04
  1124. #define AHCI_ENABLE (1 << 31)
  1125. static int piix_disable_ahci(struct pci_dev *pdev)
  1126. {
  1127. void __iomem *mmio;
  1128. u32 tmp;
  1129. int rc = 0;
  1130. /* BUG: pci_enable_device has not yet been called. This
  1131. * works because this device is usually set up by BIOS.
  1132. */
  1133. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1134. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1135. return 0;
  1136. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1137. if (!mmio)
  1138. return -ENOMEM;
  1139. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1140. if (tmp & AHCI_ENABLE) {
  1141. tmp &= ~AHCI_ENABLE;
  1142. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1143. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1144. if (tmp & AHCI_ENABLE)
  1145. rc = -EIO;
  1146. }
  1147. pci_iounmap(pdev, mmio);
  1148. return rc;
  1149. }
  1150. /**
  1151. * piix_check_450nx_errata - Check for problem 450NX setup
  1152. * @ata_dev: the PCI device to check
  1153. *
  1154. * Check for the present of 450NX errata #19 and errata #25. If
  1155. * they are found return an error code so we can turn off DMA
  1156. */
  1157. static int piix_check_450nx_errata(struct pci_dev *ata_dev)
  1158. {
  1159. struct pci_dev *pdev = NULL;
  1160. u16 cfg;
  1161. int no_piix_dma = 0;
  1162. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1163. /* Look for 450NX PXB. Check for problem configurations
  1164. A PCI quirk checks bit 6 already */
  1165. pci_read_config_word(pdev, 0x41, &cfg);
  1166. /* Only on the original revision: IDE DMA can hang */
  1167. if (pdev->revision == 0x00)
  1168. no_piix_dma = 1;
  1169. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1170. else if (cfg & (1<<14) && pdev->revision < 5)
  1171. no_piix_dma = 2;
  1172. }
  1173. if (no_piix_dma)
  1174. dev_warn(&ata_dev->dev,
  1175. "450NX errata present, disabling IDE DMA%s\n",
  1176. no_piix_dma == 2 ? " - a BIOS update may resolve this"
  1177. : "");
  1178. return no_piix_dma;
  1179. }
  1180. static void piix_init_pcs(struct ata_host *host,
  1181. const struct piix_map_db *map_db)
  1182. {
  1183. struct pci_dev *pdev = to_pci_dev(host->dev);
  1184. u16 pcs, new_pcs;
  1185. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1186. new_pcs = pcs | map_db->port_enable;
  1187. if (new_pcs != pcs) {
  1188. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1189. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1190. msleep(150);
  1191. }
  1192. }
  1193. static const int *piix_init_sata_map(struct pci_dev *pdev,
  1194. struct ata_port_info *pinfo,
  1195. const struct piix_map_db *map_db)
  1196. {
  1197. const int *map;
  1198. int i, invalid_map = 0;
  1199. u8 map_value;
  1200. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1201. map = map_db->map[map_value & map_db->mask];
  1202. dev_info(&pdev->dev, "MAP [");
  1203. for (i = 0; i < 4; i++) {
  1204. switch (map[i]) {
  1205. case RV:
  1206. invalid_map = 1;
  1207. pr_cont(" XX");
  1208. break;
  1209. case NA:
  1210. pr_cont(" --");
  1211. break;
  1212. case IDE:
  1213. WARN_ON((i & 1) || map[i + 1] != IDE);
  1214. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1215. i++;
  1216. pr_cont(" IDE IDE");
  1217. break;
  1218. default:
  1219. pr_cont(" P%d", map[i]);
  1220. if (i & 1)
  1221. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1222. break;
  1223. }
  1224. }
  1225. pr_cont(" ]\n");
  1226. if (invalid_map)
  1227. dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
  1228. return map;
  1229. }
  1230. static bool piix_no_sidpr(struct ata_host *host)
  1231. {
  1232. struct pci_dev *pdev = to_pci_dev(host->dev);
  1233. /*
  1234. * Samsung DB-P70 only has three ATA ports exposed and
  1235. * curiously the unconnected first port reports link online
  1236. * while not responding to SRST protocol causing excessive
  1237. * detection delay.
  1238. *
  1239. * Unfortunately, the system doesn't carry enough DMI
  1240. * information to identify the machine but does have subsystem
  1241. * vendor and device set. As it's unclear whether the
  1242. * subsystem vendor/device is used only for this specific
  1243. * board, the port can't be disabled solely with the
  1244. * information; however, turning off SIDPR access works around
  1245. * the problem. Turn it off.
  1246. *
  1247. * This problem is reported in bnc#441240.
  1248. *
  1249. * https://bugzilla.novell.com/show_bug.cgi?id=441420
  1250. */
  1251. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
  1252. pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
  1253. pdev->subsystem_device == 0xb049) {
  1254. dev_warn(host->dev,
  1255. "Samsung DB-P70 detected, disabling SIDPR\n");
  1256. return true;
  1257. }
  1258. return false;
  1259. }
  1260. static int piix_init_sidpr(struct ata_host *host)
  1261. {
  1262. struct pci_dev *pdev = to_pci_dev(host->dev);
  1263. struct piix_host_priv *hpriv = host->private_data;
  1264. struct ata_link *link0 = &host->ports[0]->link;
  1265. u32 scontrol;
  1266. int i, rc;
  1267. /* check for availability */
  1268. for (i = 0; i < 4; i++)
  1269. if (hpriv->map[i] == IDE)
  1270. return 0;
  1271. /* is it blacklisted? */
  1272. if (piix_no_sidpr(host))
  1273. return 0;
  1274. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1275. return 0;
  1276. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1277. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1278. return 0;
  1279. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1280. return 0;
  1281. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1282. /* SCR access via SIDPR doesn't work on some configurations.
  1283. * Give it a test drive by inhibiting power save modes which
  1284. * we'll do anyway.
  1285. */
  1286. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1287. /* if IPM is already 3, SCR access is probably working. Don't
  1288. * un-inhibit power save modes as BIOS might have inhibited
  1289. * them for a reason.
  1290. */
  1291. if ((scontrol & 0xf00) != 0x300) {
  1292. scontrol |= 0x300;
  1293. piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
  1294. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1295. if ((scontrol & 0xf00) != 0x300) {
  1296. dev_info(host->dev,
  1297. "SCR access via SIDPR is available but doesn't work\n");
  1298. return 0;
  1299. }
  1300. }
  1301. /* okay, SCRs available, set ops and ask libata for slave_link */
  1302. for (i = 0; i < 2; i++) {
  1303. struct ata_port *ap = host->ports[i];
  1304. ap->ops = &piix_sidpr_sata_ops;
  1305. if (ap->flags & ATA_FLAG_SLAVE_POSS) {
  1306. rc = ata_slave_link_init(ap);
  1307. if (rc)
  1308. return rc;
  1309. }
  1310. }
  1311. return 0;
  1312. }
  1313. static void piix_iocfg_bit18_quirk(struct ata_host *host)
  1314. {
  1315. static const struct dmi_system_id sysids[] = {
  1316. {
  1317. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1318. * isn't used to boot the system which
  1319. * disables the channel.
  1320. */
  1321. .ident = "M570U",
  1322. .matches = {
  1323. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1324. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1325. },
  1326. },
  1327. { } /* terminate list */
  1328. };
  1329. struct pci_dev *pdev = to_pci_dev(host->dev);
  1330. struct piix_host_priv *hpriv = host->private_data;
  1331. if (!dmi_check_system(sysids))
  1332. return;
  1333. /* The datasheet says that bit 18 is NOOP but certain systems
  1334. * seem to use it to disable a channel. Clear the bit on the
  1335. * affected systems.
  1336. */
  1337. if (hpriv->saved_iocfg & (1 << 18)) {
  1338. dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
  1339. pci_write_config_dword(pdev, PIIX_IOCFG,
  1340. hpriv->saved_iocfg & ~(1 << 18));
  1341. }
  1342. }
  1343. static bool piix_broken_system_poweroff(struct pci_dev *pdev)
  1344. {
  1345. static const struct dmi_system_id broken_systems[] = {
  1346. {
  1347. .ident = "HP Compaq 2510p",
  1348. .matches = {
  1349. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1350. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
  1351. },
  1352. /* PCI slot number of the controller */
  1353. .driver_data = (void *)0x1FUL,
  1354. },
  1355. {
  1356. .ident = "HP Compaq nc6000",
  1357. .matches = {
  1358. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1359. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
  1360. },
  1361. /* PCI slot number of the controller */
  1362. .driver_data = (void *)0x1FUL,
  1363. },
  1364. { } /* terminate list */
  1365. };
  1366. const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
  1367. if (dmi) {
  1368. unsigned long slot = (unsigned long)dmi->driver_data;
  1369. /* apply the quirk only to on-board controllers */
  1370. return slot == PCI_SLOT(pdev->devfn);
  1371. }
  1372. return false;
  1373. }
  1374. static int prefer_ms_hyperv = 1;
  1375. module_param(prefer_ms_hyperv, int, 0);
  1376. static void piix_ignore_devices_quirk(struct ata_host *host)
  1377. {
  1378. #if IS_ENABLED(CONFIG_HYPERV_STORAGE)
  1379. static const struct dmi_system_id ignore_hyperv[] = {
  1380. {
  1381. /* On Hyper-V hypervisors the disks are exposed on
  1382. * both the emulated SATA controller and on the
  1383. * paravirtualised drivers. The CD/DVD devices
  1384. * are only exposed on the emulated controller.
  1385. * Request we ignore ATA devices on this host.
  1386. */
  1387. .ident = "Hyper-V Virtual Machine",
  1388. .matches = {
  1389. DMI_MATCH(DMI_SYS_VENDOR,
  1390. "Microsoft Corporation"),
  1391. DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
  1392. },
  1393. },
  1394. { } /* terminate list */
  1395. };
  1396. static const struct dmi_system_id allow_virtual_pc[] = {
  1397. {
  1398. /* In MS Virtual PC guests the DMI ident is nearly
  1399. * identical to a Hyper-V guest. One difference is the
  1400. * product version which is used here to identify
  1401. * a Virtual PC guest. This entry allows ata_piix to
  1402. * drive the emulated hardware.
  1403. */
  1404. .ident = "MS Virtual PC 2007",
  1405. .matches = {
  1406. DMI_MATCH(DMI_SYS_VENDOR,
  1407. "Microsoft Corporation"),
  1408. DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
  1409. DMI_MATCH(DMI_PRODUCT_VERSION, "VS2005R2"),
  1410. },
  1411. },
  1412. { } /* terminate list */
  1413. };
  1414. const struct dmi_system_id *ignore = dmi_first_match(ignore_hyperv);
  1415. const struct dmi_system_id *allow = dmi_first_match(allow_virtual_pc);
  1416. if (ignore && !allow && prefer_ms_hyperv) {
  1417. host->flags |= ATA_HOST_IGNORE_ATA;
  1418. dev_info(host->dev, "%s detected, ATA device ignore set\n",
  1419. ignore->ident);
  1420. }
  1421. #endif
  1422. }
  1423. /**
  1424. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1425. * @pdev: PCI device to register
  1426. * @ent: Entry in piix_pci_tbl matching with @pdev
  1427. *
  1428. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1429. * and then hand over control to libata, for it to do the rest.
  1430. *
  1431. * LOCKING:
  1432. * Inherited from PCI layer (may sleep).
  1433. *
  1434. * RETURNS:
  1435. * Zero on success, or -ERRNO value.
  1436. */
  1437. static int piix_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1438. {
  1439. struct device *dev = &pdev->dev;
  1440. struct ata_port_info port_info[2];
  1441. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1442. struct scsi_host_template *sht = &piix_sht;
  1443. unsigned long port_flags;
  1444. struct ata_host *host;
  1445. struct piix_host_priv *hpriv;
  1446. int rc;
  1447. ata_print_version_once(&pdev->dev, DRV_VERSION);
  1448. /* no hotplugging support for later devices (FIXME) */
  1449. if (!in_module_init && ent->driver_data >= ich5_sata)
  1450. return -ENODEV;
  1451. if (piix_broken_system_poweroff(pdev)) {
  1452. piix_port_info[ent->driver_data].flags |=
  1453. ATA_FLAG_NO_POWEROFF_SPINDOWN |
  1454. ATA_FLAG_NO_HIBERNATE_SPINDOWN;
  1455. dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
  1456. "on poweroff and hibernation\n");
  1457. }
  1458. port_info[0] = piix_port_info[ent->driver_data];
  1459. port_info[1] = piix_port_info[ent->driver_data];
  1460. port_flags = port_info[0].flags;
  1461. /* enable device and prepare host */
  1462. rc = pcim_enable_device(pdev);
  1463. if (rc)
  1464. return rc;
  1465. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1466. if (!hpriv)
  1467. return -ENOMEM;
  1468. /* Save IOCFG, this will be used for cable detection, quirk
  1469. * detection and restoration on detach. This is necessary
  1470. * because some ACPI implementations mess up cable related
  1471. * bits on _STM. Reported on kernel bz#11879.
  1472. */
  1473. pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
  1474. /* ICH6R may be driven by either ata_piix or ahci driver
  1475. * regardless of BIOS configuration. Make sure AHCI mode is
  1476. * off.
  1477. */
  1478. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1479. rc = piix_disable_ahci(pdev);
  1480. if (rc)
  1481. return rc;
  1482. }
  1483. /* SATA map init can change port_info, do it before prepping host */
  1484. if (port_flags & ATA_FLAG_SATA)
  1485. hpriv->map = piix_init_sata_map(pdev, port_info,
  1486. piix_map_db_table[ent->driver_data]);
  1487. rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
  1488. if (rc)
  1489. return rc;
  1490. host->private_data = hpriv;
  1491. /* initialize controller */
  1492. if (port_flags & ATA_FLAG_SATA) {
  1493. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1494. rc = piix_init_sidpr(host);
  1495. if (rc)
  1496. return rc;
  1497. if (host->ports[0]->ops == &piix_sidpr_sata_ops)
  1498. sht = &piix_sidpr_sht;
  1499. }
  1500. /* apply IOCFG bit18 quirk */
  1501. piix_iocfg_bit18_quirk(host);
  1502. /* On ICH5, some BIOSen disable the interrupt using the
  1503. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1504. * On ICH6, this bit has the same effect, but only when
  1505. * MSI is disabled (and it is disabled, as we don't use
  1506. * message-signalled interrupts currently).
  1507. */
  1508. if (port_flags & PIIX_FLAG_CHECKINTR)
  1509. pci_intx(pdev, 1);
  1510. if (piix_check_450nx_errata(pdev)) {
  1511. /* This writes into the master table but it does not
  1512. really matter for this errata as we will apply it to
  1513. all the PIIX devices on the board */
  1514. host->ports[0]->mwdma_mask = 0;
  1515. host->ports[0]->udma_mask = 0;
  1516. host->ports[1]->mwdma_mask = 0;
  1517. host->ports[1]->udma_mask = 0;
  1518. }
  1519. host->flags |= ATA_HOST_PARALLEL_SCAN;
  1520. /* Allow hosts to specify device types to ignore when scanning. */
  1521. piix_ignore_devices_quirk(host);
  1522. pci_set_master(pdev);
  1523. return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
  1524. }
  1525. static void piix_remove_one(struct pci_dev *pdev)
  1526. {
  1527. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1528. struct piix_host_priv *hpriv = host->private_data;
  1529. pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
  1530. ata_pci_remove_one(pdev);
  1531. }
  1532. static struct pci_driver piix_pci_driver = {
  1533. .name = DRV_NAME,
  1534. .id_table = piix_pci_tbl,
  1535. .probe = piix_init_one,
  1536. .remove = piix_remove_one,
  1537. #ifdef CONFIG_PM
  1538. .suspend = piix_pci_device_suspend,
  1539. .resume = piix_pci_device_resume,
  1540. #endif
  1541. };
  1542. static int __init piix_init(void)
  1543. {
  1544. int rc;
  1545. DPRINTK("pci_register_driver\n");
  1546. rc = pci_register_driver(&piix_pci_driver);
  1547. if (rc)
  1548. return rc;
  1549. in_module_init = 0;
  1550. DPRINTK("done\n");
  1551. return 0;
  1552. }
  1553. static void __exit piix_exit(void)
  1554. {
  1555. pci_unregister_driver(&piix_pci_driver);
  1556. }
  1557. module_init(piix_init);
  1558. module_exit(piix_exit);