irq.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. /*
  2. * linux/arch/sh/boards/se/7724/irq.c
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. *
  6. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  7. *
  8. * Based on linux/arch/sh/boards/se/7722/irq.c
  9. * Copyright (C) 2007 Nobuhiro Iwamatsu
  10. *
  11. * Hitachi UL SolutionEngine 7724 Support.
  12. *
  13. * This file is subject to the terms and conditions of the GNU General Public
  14. * License. See the file "COPYING" in the main directory of this archive
  15. * for more details.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/irq.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/export.h>
  21. #include <linux/topology.h>
  22. #include <linux/io.h>
  23. #include <linux/err.h>
  24. #include <mach-se/mach/se7724.h>
  25. struct fpga_irq {
  26. unsigned long sraddr;
  27. unsigned long mraddr;
  28. unsigned short mask;
  29. unsigned int base;
  30. };
  31. static unsigned int fpga2irq(unsigned int irq)
  32. {
  33. if (irq >= IRQ0_BASE &&
  34. irq <= IRQ0_END)
  35. return IRQ0_IRQ;
  36. else if (irq >= IRQ1_BASE &&
  37. irq <= IRQ1_END)
  38. return IRQ1_IRQ;
  39. else
  40. return IRQ2_IRQ;
  41. }
  42. static struct fpga_irq get_fpga_irq(unsigned int irq)
  43. {
  44. struct fpga_irq set;
  45. switch (irq) {
  46. case IRQ0_IRQ:
  47. set.sraddr = IRQ0_SR;
  48. set.mraddr = IRQ0_MR;
  49. set.mask = IRQ0_MASK;
  50. set.base = IRQ0_BASE;
  51. break;
  52. case IRQ1_IRQ:
  53. set.sraddr = IRQ1_SR;
  54. set.mraddr = IRQ1_MR;
  55. set.mask = IRQ1_MASK;
  56. set.base = IRQ1_BASE;
  57. break;
  58. default:
  59. set.sraddr = IRQ2_SR;
  60. set.mraddr = IRQ2_MR;
  61. set.mask = IRQ2_MASK;
  62. set.base = IRQ2_BASE;
  63. break;
  64. }
  65. return set;
  66. }
  67. static void disable_se7724_irq(struct irq_data *data)
  68. {
  69. unsigned int irq = data->irq;
  70. struct fpga_irq set = get_fpga_irq(fpga2irq(irq));
  71. unsigned int bit = irq - set.base;
  72. __raw_writew(__raw_readw(set.mraddr) | 0x0001 << bit, set.mraddr);
  73. }
  74. static void enable_se7724_irq(struct irq_data *data)
  75. {
  76. unsigned int irq = data->irq;
  77. struct fpga_irq set = get_fpga_irq(fpga2irq(irq));
  78. unsigned int bit = irq - set.base;
  79. __raw_writew(__raw_readw(set.mraddr) & ~(0x0001 << bit), set.mraddr);
  80. }
  81. static struct irq_chip se7724_irq_chip __read_mostly = {
  82. .name = "SE7724-FPGA",
  83. .irq_mask = disable_se7724_irq,
  84. .irq_unmask = enable_se7724_irq,
  85. };
  86. static void se7724_irq_demux(unsigned int irq, struct irq_desc *desc)
  87. {
  88. struct fpga_irq set = get_fpga_irq(irq);
  89. unsigned short intv = __raw_readw(set.sraddr);
  90. unsigned int ext_irq = set.base;
  91. intv &= set.mask;
  92. for (; intv; intv >>= 1, ext_irq++) {
  93. if (!(intv & 1))
  94. continue;
  95. generic_handle_irq(ext_irq);
  96. }
  97. }
  98. /*
  99. * Initialize IRQ setting
  100. */
  101. void __init init_se7724_IRQ(void)
  102. {
  103. int irq_base, i;
  104. __raw_writew(0xffff, IRQ0_MR); /* mask all */
  105. __raw_writew(0xffff, IRQ1_MR); /* mask all */
  106. __raw_writew(0xffff, IRQ2_MR); /* mask all */
  107. __raw_writew(0x0000, IRQ0_SR); /* clear irq */
  108. __raw_writew(0x0000, IRQ1_SR); /* clear irq */
  109. __raw_writew(0x0000, IRQ2_SR); /* clear irq */
  110. __raw_writew(0x002a, IRQ_MODE); /* set irq type */
  111. irq_base = irq_alloc_descs(SE7724_FPGA_IRQ_BASE, SE7724_FPGA_IRQ_BASE,
  112. SE7724_FPGA_IRQ_NR, numa_node_id());
  113. if (IS_ERR_VALUE(irq_base)) {
  114. pr_err("%s: failed hooking irqs for FPGA\n", __func__);
  115. return;
  116. }
  117. for (i = 0; i < SE7724_FPGA_IRQ_NR; i++)
  118. irq_set_chip_and_handler_name(irq_base + i, &se7724_irq_chip,
  119. handle_level_irq, "level");
  120. irq_set_chained_handler(IRQ0_IRQ, se7724_irq_demux);
  121. irq_set_irq_type(IRQ0_IRQ, IRQ_TYPE_LEVEL_LOW);
  122. irq_set_chained_handler(IRQ1_IRQ, se7724_irq_demux);
  123. irq_set_irq_type(IRQ1_IRQ, IRQ_TYPE_LEVEL_LOW);
  124. irq_set_chained_handler(IRQ2_IRQ, se7724_irq_demux);
  125. irq_set_irq_type(IRQ2_IRQ, IRQ_TYPE_LEVEL_LOW);
  126. }