s5p-sleep.S 2.3 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980
  1. /*
  2. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Common S5P Sleep Code
  6. * Based on S3C64XX sleep code by:
  7. * Ben Dooks, (c) 2008 Simtec Electronics
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/linkage.h>
  24. #include <asm/asm-offsets.h>
  25. #include <asm/hardware/cache-l2x0.h>
  26. /*
  27. * The following code is located into the .data section. This is to
  28. * allow l2x0_regs_phys to be accessed with a relative load while we
  29. * can't rely on any MMU translation. We could have put l2x0_regs_phys
  30. * in the .text section as well, but some setups might insist on it to
  31. * be truly read-only. (Reference from: arch/arm/kernel/sleep.S)
  32. */
  33. .data
  34. .align
  35. /*
  36. * sleep magic, to allow the bootloader to check for an valid
  37. * image to resume to. Must be the first word before the
  38. * s3c_cpu_resume entry.
  39. */
  40. .word 0x2bedf00d
  41. /*
  42. * s3c_cpu_resume
  43. *
  44. * resume code entry for bootloader to call
  45. */
  46. ENTRY(s3c_cpu_resume)
  47. #ifdef CONFIG_CACHE_L2X0
  48. adr r0, l2x0_regs_phys
  49. ldr r0, [r0]
  50. ldr r1, [r0, #L2X0_R_PHY_BASE]
  51. ldr r2, [r1, #L2X0_CTRL]
  52. tst r2, #0x1
  53. bne resume_l2on
  54. ldr r2, [r0, #L2X0_R_AUX_CTRL]
  55. str r2, [r1, #L2X0_AUX_CTRL]
  56. ldr r2, [r0, #L2X0_R_TAG_LATENCY]
  57. str r2, [r1, #L2X0_TAG_LATENCY_CTRL]
  58. ldr r2, [r0, #L2X0_R_DATA_LATENCY]
  59. str r2, [r1, #L2X0_DATA_LATENCY_CTRL]
  60. ldr r2, [r0, #L2X0_R_PREFETCH_CTRL]
  61. str r2, [r1, #L2X0_PREFETCH_CTRL]
  62. ldr r2, [r0, #L2X0_R_PWR_CTRL]
  63. str r2, [r1, #L2X0_POWER_CTRL]
  64. mov r2, #1
  65. str r2, [r1, #L2X0_CTRL]
  66. resume_l2on:
  67. #endif
  68. b cpu_resume
  69. ENDPROC(s3c_cpu_resume)
  70. #ifdef CONFIG_CACHE_L2X0
  71. .globl l2x0_regs_phys
  72. l2x0_regs_phys:
  73. .long 0
  74. #endif