ct-ca9x4.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203
  1. /*
  2. * Versatile Express Core Tile Cortex A9x4 Support
  3. */
  4. #include <linux/init.h>
  5. #include <linux/gfp.h>
  6. #include <linux/device.h>
  7. #include <linux/dma-mapping.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/amba/bus.h>
  10. #include <linux/amba/clcd.h>
  11. #include <linux/clkdev.h>
  12. #include <linux/vexpress.h>
  13. #include <linux/irqchip/arm-gic.h>
  14. #include <asm/hardware/arm_timer.h>
  15. #include <asm/hardware/cache-l2x0.h>
  16. #include <asm/smp_scu.h>
  17. #include <asm/smp_twd.h>
  18. #include <mach/ct-ca9x4.h>
  19. #include <asm/hardware/timer-sp.h>
  20. #include <asm/mach/map.h>
  21. #include <asm/mach/time.h>
  22. #include "core.h"
  23. #include <mach/motherboard.h>
  24. #include <mach/irqs.h>
  25. #include <plat/clcd.h>
  26. static struct map_desc ct_ca9x4_io_desc[] __initdata = {
  27. {
  28. .virtual = V2T_PERIPH,
  29. .pfn = __phys_to_pfn(CT_CA9X4_MPIC),
  30. .length = SZ_8K,
  31. .type = MT_DEVICE,
  32. },
  33. };
  34. static void __init ct_ca9x4_map_io(void)
  35. {
  36. iotable_init(ct_ca9x4_io_desc, ARRAY_SIZE(ct_ca9x4_io_desc));
  37. }
  38. #ifdef CONFIG_HAVE_ARM_TWD
  39. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, A9_MPCORE_TWD, IRQ_LOCALTIMER);
  40. static void __init ca9x4_twd_init(void)
  41. {
  42. int err = twd_local_timer_register(&twd_local_timer);
  43. if (err)
  44. pr_err("twd_local_timer_register failed %d\n", err);
  45. }
  46. #else
  47. #define ca9x4_twd_init() do {} while(0)
  48. #endif
  49. static void __init ct_ca9x4_init_irq(void)
  50. {
  51. gic_init(0, 29, ioremap(A9_MPCORE_GIC_DIST, SZ_4K),
  52. ioremap(A9_MPCORE_GIC_CPU, SZ_256));
  53. ca9x4_twd_init();
  54. }
  55. static int ct_ca9x4_clcd_setup(struct clcd_fb *fb)
  56. {
  57. unsigned long framesize = 1024 * 768 * 2;
  58. fb->panel = versatile_clcd_get_panel("XVGA");
  59. if (!fb->panel)
  60. return -EINVAL;
  61. return versatile_clcd_setup_dma(fb, framesize);
  62. }
  63. static struct clcd_board ct_ca9x4_clcd_data = {
  64. .name = "CT-CA9X4",
  65. .caps = CLCD_CAP_5551 | CLCD_CAP_565,
  66. .check = clcdfb_check,
  67. .decode = clcdfb_decode,
  68. .setup = ct_ca9x4_clcd_setup,
  69. .mmap = versatile_clcd_mmap_dma,
  70. .remove = versatile_clcd_remove_dma,
  71. };
  72. static AMBA_AHB_DEVICE(clcd, "ct:clcd", 0, CT_CA9X4_CLCDC, IRQ_CT_CA9X4_CLCDC, &ct_ca9x4_clcd_data);
  73. static AMBA_APB_DEVICE(dmc, "ct:dmc", 0, CT_CA9X4_DMC, IRQ_CT_CA9X4_DMC, NULL);
  74. static AMBA_APB_DEVICE(smc, "ct:smc", 0, CT_CA9X4_SMC, IRQ_CT_CA9X4_SMC, NULL);
  75. static AMBA_APB_DEVICE(gpio, "ct:gpio", 0, CT_CA9X4_GPIO, IRQ_CT_CA9X4_GPIO, NULL);
  76. static struct amba_device *ct_ca9x4_amba_devs[] __initdata = {
  77. &clcd_device,
  78. &dmc_device,
  79. &smc_device,
  80. &gpio_device,
  81. };
  82. static struct resource pmu_resources[] = {
  83. [0] = {
  84. .start = IRQ_CT_CA9X4_PMU_CPU0,
  85. .end = IRQ_CT_CA9X4_PMU_CPU0,
  86. .flags = IORESOURCE_IRQ,
  87. },
  88. [1] = {
  89. .start = IRQ_CT_CA9X4_PMU_CPU1,
  90. .end = IRQ_CT_CA9X4_PMU_CPU1,
  91. .flags = IORESOURCE_IRQ,
  92. },
  93. [2] = {
  94. .start = IRQ_CT_CA9X4_PMU_CPU2,
  95. .end = IRQ_CT_CA9X4_PMU_CPU2,
  96. .flags = IORESOURCE_IRQ,
  97. },
  98. [3] = {
  99. .start = IRQ_CT_CA9X4_PMU_CPU3,
  100. .end = IRQ_CT_CA9X4_PMU_CPU3,
  101. .flags = IORESOURCE_IRQ,
  102. },
  103. };
  104. static struct platform_device pmu_device = {
  105. .name = "arm-pmu",
  106. .id = -1,
  107. .num_resources = ARRAY_SIZE(pmu_resources),
  108. .resource = pmu_resources,
  109. };
  110. static struct platform_device osc1_device = {
  111. .name = "vexpress-osc",
  112. .id = 1,
  113. .num_resources = 1,
  114. .resource = (struct resource []) {
  115. VEXPRESS_RES_FUNC(0xf, 1),
  116. },
  117. };
  118. static void __init ct_ca9x4_init(void)
  119. {
  120. int i;
  121. #ifdef CONFIG_CACHE_L2X0
  122. void __iomem *l2x0_base = ioremap(CT_CA9X4_L2CC, SZ_4K);
  123. /* set RAM latencies to 1 cycle for this core tile. */
  124. writel(0, l2x0_base + L2X0_TAG_LATENCY_CTRL);
  125. writel(0, l2x0_base + L2X0_DATA_LATENCY_CTRL);
  126. l2x0_init(l2x0_base, 0x00400000, 0xfe0fffff);
  127. #endif
  128. for (i = 0; i < ARRAY_SIZE(ct_ca9x4_amba_devs); i++)
  129. amba_device_register(ct_ca9x4_amba_devs[i], &iomem_resource);
  130. platform_device_register(&pmu_device);
  131. platform_device_register(&osc1_device);
  132. WARN_ON(clk_register_clkdev(vexpress_osc_setup(&osc1_device.dev),
  133. NULL, "ct:clcd"));
  134. }
  135. #ifdef CONFIG_SMP
  136. static void *ct_ca9x4_scu_base __initdata;
  137. static void __init ct_ca9x4_init_cpu_map(void)
  138. {
  139. int i, ncores;
  140. ct_ca9x4_scu_base = ioremap(A9_MPCORE_SCU, SZ_128);
  141. if (WARN_ON(!ct_ca9x4_scu_base))
  142. return;
  143. ncores = scu_get_core_count(ct_ca9x4_scu_base);
  144. if (ncores > nr_cpu_ids) {
  145. pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
  146. ncores, nr_cpu_ids);
  147. ncores = nr_cpu_ids;
  148. }
  149. for (i = 0; i < ncores; ++i)
  150. set_cpu_possible(i, true);
  151. }
  152. static void __init ct_ca9x4_smp_enable(unsigned int max_cpus)
  153. {
  154. scu_enable(ct_ca9x4_scu_base);
  155. }
  156. #endif
  157. struct ct_desc ct_ca9x4_desc __initdata = {
  158. .id = V2M_CT_ID_CA9,
  159. .name = "CA9x4",
  160. .map_io = ct_ca9x4_map_io,
  161. .init_irq = ct_ca9x4_init_irq,
  162. .init_tile = ct_ca9x4_init,
  163. #ifdef CONFIG_SMP
  164. .init_cpu_map = ct_ca9x4_init_cpu_map,
  165. .smp_enable = ct_ca9x4_smp_enable,
  166. #endif
  167. };