clock-s5p6450.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703
  1. /* linux/arch/arm/mach-s5p64x0/clock-s5p6450.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * S5P6450 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/device.h>
  20. #include <linux/io.h>
  21. #include <mach/hardware.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/cpu-freq.h>
  25. #include <plat/clock.h>
  26. #include <plat/cpu.h>
  27. #include <plat/pll.h>
  28. #include <plat/s5p-clock.h>
  29. #include <plat/clock-clksrc.h>
  30. #include "clock.h"
  31. #include "common.h"
  32. static struct clksrc_clk clk_mout_dpll = {
  33. .clk = {
  34. .name = "mout_dpll",
  35. },
  36. .sources = &clk_src_dpll,
  37. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 5, .size = 1 },
  38. };
  39. static u32 epll_div[][5] = {
  40. { 133000000, 27307, 55, 2, 2 },
  41. { 100000000, 43691, 41, 2, 2 },
  42. { 480000000, 0, 80, 2, 0 },
  43. };
  44. static int s5p6450_epll_set_rate(struct clk *clk, unsigned long rate)
  45. {
  46. unsigned int epll_con, epll_con_k;
  47. unsigned int i;
  48. if (clk->rate == rate) /* Return if nothing changed */
  49. return 0;
  50. epll_con = __raw_readl(S5P64X0_EPLL_CON);
  51. epll_con_k = __raw_readl(S5P64X0_EPLL_CON_K);
  52. epll_con_k &= ~(PLL90XX_KDIV_MASK);
  53. epll_con &= ~(PLL90XX_MDIV_MASK | PLL90XX_PDIV_MASK | PLL90XX_SDIV_MASK);
  54. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  55. if (epll_div[i][0] == rate) {
  56. epll_con_k |= (epll_div[i][1] << PLL90XX_KDIV_SHIFT);
  57. epll_con |= (epll_div[i][2] << PLL90XX_MDIV_SHIFT) |
  58. (epll_div[i][3] << PLL90XX_PDIV_SHIFT) |
  59. (epll_div[i][4] << PLL90XX_SDIV_SHIFT);
  60. break;
  61. }
  62. }
  63. if (i == ARRAY_SIZE(epll_div)) {
  64. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n", __func__);
  65. return -EINVAL;
  66. }
  67. __raw_writel(epll_con, S5P64X0_EPLL_CON);
  68. __raw_writel(epll_con_k, S5P64X0_EPLL_CON_K);
  69. printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
  70. clk->rate, rate);
  71. clk->rate = rate;
  72. return 0;
  73. }
  74. static struct clk_ops s5p6450_epll_ops = {
  75. .get_rate = s5p_epll_get_rate,
  76. .set_rate = s5p6450_epll_set_rate,
  77. };
  78. static struct clksrc_clk clk_dout_epll = {
  79. .clk = {
  80. .name = "dout_epll",
  81. .parent = &clk_mout_epll.clk,
  82. },
  83. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 24, .size = 4 },
  84. };
  85. static struct clksrc_clk clk_mout_hclk_sel = {
  86. .clk = {
  87. .name = "mout_hclk_sel",
  88. },
  89. .sources = &clkset_hclk_low,
  90. .reg_src = { .reg = S5P64X0_OTHERS, .shift = 15, .size = 1 },
  91. };
  92. static struct clk *clkset_hclk_list[] = {
  93. &clk_mout_hclk_sel.clk,
  94. &clk_armclk.clk,
  95. };
  96. static struct clksrc_sources clkset_hclk = {
  97. .sources = clkset_hclk_list,
  98. .nr_sources = ARRAY_SIZE(clkset_hclk_list),
  99. };
  100. static struct clksrc_clk clk_hclk = {
  101. .clk = {
  102. .name = "clk_hclk",
  103. },
  104. .sources = &clkset_hclk,
  105. .reg_src = { .reg = S5P64X0_OTHERS, .shift = 14, .size = 1 },
  106. .reg_div = { .reg = S5P64X0_CLK_DIV0, .shift = 8, .size = 4 },
  107. };
  108. static struct clksrc_clk clk_pclk = {
  109. .clk = {
  110. .name = "clk_pclk",
  111. .parent = &clk_hclk.clk,
  112. },
  113. .reg_div = { .reg = S5P64X0_CLK_DIV0, .shift = 12, .size = 4 },
  114. };
  115. static struct clksrc_clk clk_dout_pwm_ratio0 = {
  116. .clk = {
  117. .name = "clk_dout_pwm_ratio0",
  118. .parent = &clk_mout_hclk_sel.clk,
  119. },
  120. .reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 16, .size = 4 },
  121. };
  122. static struct clksrc_clk clk_pclk_to_wdt_pwm = {
  123. .clk = {
  124. .name = "clk_pclk_to_wdt_pwm",
  125. .parent = &clk_dout_pwm_ratio0.clk,
  126. },
  127. .reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 20, .size = 4 },
  128. };
  129. static struct clksrc_clk clk_hclk_low = {
  130. .clk = {
  131. .name = "clk_hclk_low",
  132. },
  133. .sources = &clkset_hclk_low,
  134. .reg_src = { .reg = S5P64X0_OTHERS, .shift = 6, .size = 1 },
  135. .reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 8, .size = 4 },
  136. };
  137. static struct clksrc_clk clk_pclk_low = {
  138. .clk = {
  139. .name = "clk_pclk_low",
  140. .parent = &clk_hclk_low.clk,
  141. },
  142. .reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 12, .size = 4 },
  143. };
  144. /*
  145. * The following clocks will be disabled during clock initialization. It is
  146. * recommended to keep the following clocks disabled until the driver requests
  147. * for enabling the clock.
  148. */
  149. static struct clk init_clocks_off[] = {
  150. {
  151. .name = "usbhost",
  152. .parent = &clk_hclk_low.clk,
  153. .enable = s5p64x0_hclk0_ctrl,
  154. .ctrlbit = (1 << 3),
  155. }, {
  156. .name = "dma",
  157. .devname = "dma-pl330",
  158. .parent = &clk_hclk_low.clk,
  159. .enable = s5p64x0_hclk0_ctrl,
  160. .ctrlbit = (1 << 12),
  161. }, {
  162. .name = "hsmmc",
  163. .devname = "s3c-sdhci.0",
  164. .parent = &clk_hclk_low.clk,
  165. .enable = s5p64x0_hclk0_ctrl,
  166. .ctrlbit = (1 << 17),
  167. }, {
  168. .name = "hsmmc",
  169. .devname = "s3c-sdhci.1",
  170. .parent = &clk_hclk_low.clk,
  171. .enable = s5p64x0_hclk0_ctrl,
  172. .ctrlbit = (1 << 18),
  173. }, {
  174. .name = "hsmmc",
  175. .devname = "s3c-sdhci.2",
  176. .parent = &clk_hclk_low.clk,
  177. .enable = s5p64x0_hclk0_ctrl,
  178. .ctrlbit = (1 << 19),
  179. }, {
  180. .name = "usbotg",
  181. .parent = &clk_hclk_low.clk,
  182. .enable = s5p64x0_hclk0_ctrl,
  183. .ctrlbit = (1 << 20),
  184. }, {
  185. .name = "lcd",
  186. .parent = &clk_h,
  187. .enable = s5p64x0_hclk1_ctrl,
  188. .ctrlbit = (1 << 1),
  189. }, {
  190. .name = "watchdog",
  191. .parent = &clk_pclk_low.clk,
  192. .enable = s5p64x0_pclk_ctrl,
  193. .ctrlbit = (1 << 5),
  194. }, {
  195. .name = "rtc",
  196. .parent = &clk_pclk_low.clk,
  197. .enable = s5p64x0_pclk_ctrl,
  198. .ctrlbit = (1 << 6),
  199. }, {
  200. .name = "adc",
  201. .parent = &clk_pclk_low.clk,
  202. .enable = s5p64x0_pclk_ctrl,
  203. .ctrlbit = (1 << 12),
  204. }, {
  205. .name = "i2c",
  206. .devname = "s3c2440-i2c.0",
  207. .parent = &clk_pclk_low.clk,
  208. .enable = s5p64x0_pclk_ctrl,
  209. .ctrlbit = (1 << 17),
  210. }, {
  211. .name = "spi",
  212. .devname = "s5p64x0-spi.0",
  213. .parent = &clk_pclk_low.clk,
  214. .enable = s5p64x0_pclk_ctrl,
  215. .ctrlbit = (1 << 21),
  216. }, {
  217. .name = "spi",
  218. .devname = "s5p64x0-spi.1",
  219. .parent = &clk_pclk_low.clk,
  220. .enable = s5p64x0_pclk_ctrl,
  221. .ctrlbit = (1 << 22),
  222. }, {
  223. .name = "i2c",
  224. .devname = "s3c2440-i2c.1",
  225. .parent = &clk_pclk_low.clk,
  226. .enable = s5p64x0_pclk_ctrl,
  227. .ctrlbit = (1 << 27),
  228. }, {
  229. .name = "dmc0",
  230. .parent = &clk_pclk.clk,
  231. .enable = s5p64x0_pclk_ctrl,
  232. .ctrlbit = (1 << 30),
  233. }
  234. };
  235. /*
  236. * The following clocks will be enabled during clock initialization.
  237. */
  238. static struct clk init_clocks[] = {
  239. {
  240. .name = "intc",
  241. .parent = &clk_hclk.clk,
  242. .enable = s5p64x0_hclk0_ctrl,
  243. .ctrlbit = (1 << 1),
  244. }, {
  245. .name = "mem",
  246. .parent = &clk_hclk.clk,
  247. .enable = s5p64x0_hclk0_ctrl,
  248. .ctrlbit = (1 << 21),
  249. }, {
  250. .name = "uart",
  251. .devname = "s3c6400-uart.0",
  252. .parent = &clk_pclk_low.clk,
  253. .enable = s5p64x0_pclk_ctrl,
  254. .ctrlbit = (1 << 1),
  255. }, {
  256. .name = "uart",
  257. .devname = "s3c6400-uart.1",
  258. .parent = &clk_pclk_low.clk,
  259. .enable = s5p64x0_pclk_ctrl,
  260. .ctrlbit = (1 << 2),
  261. }, {
  262. .name = "uart",
  263. .devname = "s3c6400-uart.2",
  264. .parent = &clk_pclk_low.clk,
  265. .enable = s5p64x0_pclk_ctrl,
  266. .ctrlbit = (1 << 3),
  267. }, {
  268. .name = "uart",
  269. .devname = "s3c6400-uart.3",
  270. .parent = &clk_pclk_low.clk,
  271. .enable = s5p64x0_pclk_ctrl,
  272. .ctrlbit = (1 << 4),
  273. }, {
  274. .name = "timers",
  275. .parent = &clk_pclk_to_wdt_pwm.clk,
  276. .enable = s5p64x0_pclk_ctrl,
  277. .ctrlbit = (1 << 7),
  278. }, {
  279. .name = "gpio",
  280. .parent = &clk_pclk_low.clk,
  281. .enable = s5p64x0_pclk_ctrl,
  282. .ctrlbit = (1 << 18),
  283. },
  284. };
  285. static struct clk *clkset_uart_list[] = {
  286. &clk_dout_epll.clk,
  287. &clk_dout_mpll.clk,
  288. };
  289. static struct clksrc_sources clkset_uart = {
  290. .sources = clkset_uart_list,
  291. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  292. };
  293. static struct clk *clkset_mali_list[] = {
  294. &clk_mout_epll.clk,
  295. &clk_mout_apll.clk,
  296. &clk_mout_mpll.clk,
  297. };
  298. static struct clksrc_sources clkset_mali = {
  299. .sources = clkset_mali_list,
  300. .nr_sources = ARRAY_SIZE(clkset_mali_list),
  301. };
  302. static struct clk *clkset_group2_list[] = {
  303. &clk_dout_epll.clk,
  304. &clk_dout_mpll.clk,
  305. &clk_ext_xtal_mux,
  306. };
  307. static struct clksrc_sources clkset_group2 = {
  308. .sources = clkset_group2_list,
  309. .nr_sources = ARRAY_SIZE(clkset_group2_list),
  310. };
  311. static struct clk *clkset_dispcon_list[] = {
  312. &clk_dout_epll.clk,
  313. &clk_dout_mpll.clk,
  314. &clk_ext_xtal_mux,
  315. &clk_mout_dpll.clk,
  316. };
  317. static struct clksrc_sources clkset_dispcon = {
  318. .sources = clkset_dispcon_list,
  319. .nr_sources = ARRAY_SIZE(clkset_dispcon_list),
  320. };
  321. static struct clk *clkset_hsmmc44_list[] = {
  322. &clk_dout_epll.clk,
  323. &clk_dout_mpll.clk,
  324. &clk_ext_xtal_mux,
  325. &s5p_clk_27m,
  326. &clk_48m,
  327. };
  328. static struct clksrc_sources clkset_hsmmc44 = {
  329. .sources = clkset_hsmmc44_list,
  330. .nr_sources = ARRAY_SIZE(clkset_hsmmc44_list),
  331. };
  332. static struct clk *clkset_sclk_audio0_list[] = {
  333. [0] = &clk_dout_epll.clk,
  334. [1] = &clk_dout_mpll.clk,
  335. [2] = &clk_ext_xtal_mux,
  336. [3] = NULL,
  337. [4] = NULL,
  338. };
  339. static struct clksrc_sources clkset_sclk_audio0 = {
  340. .sources = clkset_sclk_audio0_list,
  341. .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
  342. };
  343. static struct clksrc_clk clk_sclk_audio0 = {
  344. .clk = {
  345. .name = "audio-bus",
  346. .devname = "samsung-i2s.0",
  347. .enable = s5p64x0_sclk_ctrl,
  348. .ctrlbit = (1 << 8),
  349. .parent = &clk_dout_epll.clk,
  350. },
  351. .sources = &clkset_sclk_audio0,
  352. .reg_src = { .reg = S5P64X0_CLK_SRC1, .shift = 10, .size = 3 },
  353. .reg_div = { .reg = S5P64X0_CLK_DIV2, .shift = 8, .size = 4 },
  354. };
  355. static struct clksrc_clk clksrcs[] = {
  356. {
  357. .clk = {
  358. .name = "sclk_fimc",
  359. .ctrlbit = (1 << 10),
  360. .enable = s5p64x0_sclk_ctrl,
  361. },
  362. .sources = &clkset_group2,
  363. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 26, .size = 2 },
  364. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 12, .size = 4 },
  365. }, {
  366. .clk = {
  367. .name = "aclk_mali",
  368. .ctrlbit = (1 << 2),
  369. .enable = s5p64x0_sclk1_ctrl,
  370. },
  371. .sources = &clkset_mali,
  372. .reg_src = { .reg = S5P64X0_CLK_SRC1, .shift = 8, .size = 2 },
  373. .reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 4, .size = 4 },
  374. }, {
  375. .clk = {
  376. .name = "sclk_2d",
  377. .ctrlbit = (1 << 12),
  378. .enable = s5p64x0_sclk_ctrl,
  379. },
  380. .sources = &clkset_mali,
  381. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 30, .size = 2 },
  382. .reg_div = { .reg = S5P64X0_CLK_DIV2, .shift = 20, .size = 4 },
  383. }, {
  384. .clk = {
  385. .name = "sclk_usi",
  386. .ctrlbit = (1 << 7),
  387. .enable = s5p64x0_sclk_ctrl,
  388. },
  389. .sources = &clkset_group2,
  390. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 10, .size = 2 },
  391. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 16, .size = 4 },
  392. }, {
  393. .clk = {
  394. .name = "sclk_camif",
  395. .ctrlbit = (1 << 6),
  396. .enable = s5p64x0_sclk_ctrl,
  397. },
  398. .sources = &clkset_group2,
  399. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 28, .size = 2 },
  400. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 20, .size = 4 },
  401. }, {
  402. .clk = {
  403. .name = "sclk_dispcon",
  404. .ctrlbit = (1 << 1),
  405. .enable = s5p64x0_sclk1_ctrl,
  406. },
  407. .sources = &clkset_dispcon,
  408. .reg_src = { .reg = S5P64X0_CLK_SRC1, .shift = 4, .size = 2 },
  409. .reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 0, .size = 4 },
  410. }, {
  411. .clk = {
  412. .name = "sclk_hsmmc44",
  413. .ctrlbit = (1 << 30),
  414. .enable = s5p64x0_sclk_ctrl,
  415. },
  416. .sources = &clkset_hsmmc44,
  417. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 6, .size = 3 },
  418. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 28, .size = 4 },
  419. },
  420. };
  421. static struct clksrc_clk clk_sclk_mmc0 = {
  422. .clk = {
  423. .name = "sclk_mmc",
  424. .devname = "s3c-sdhci.0",
  425. .ctrlbit = (1 << 24),
  426. .enable = s5p64x0_sclk_ctrl,
  427. },
  428. .sources = &clkset_group2,
  429. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 18, .size = 2 },
  430. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 0, .size = 4 },
  431. };
  432. static struct clksrc_clk clk_sclk_mmc1 = {
  433. .clk = {
  434. .name = "sclk_mmc",
  435. .devname = "s3c-sdhci.1",
  436. .ctrlbit = (1 << 25),
  437. .enable = s5p64x0_sclk_ctrl,
  438. },
  439. .sources = &clkset_group2,
  440. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 20, .size = 2 },
  441. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 4, .size = 4 },
  442. };
  443. static struct clksrc_clk clk_sclk_mmc2 = {
  444. .clk = {
  445. .name = "sclk_mmc",
  446. .devname = "s3c-sdhci.2",
  447. .ctrlbit = (1 << 26),
  448. .enable = s5p64x0_sclk_ctrl,
  449. },
  450. .sources = &clkset_group2,
  451. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 22, .size = 2 },
  452. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 8, .size = 4 },
  453. };
  454. static struct clksrc_clk clk_sclk_uclk = {
  455. .clk = {
  456. .name = "uclk1",
  457. .ctrlbit = (1 << 5),
  458. .enable = s5p64x0_sclk_ctrl,
  459. },
  460. .sources = &clkset_uart,
  461. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 13, .size = 1 },
  462. .reg_div = { .reg = S5P64X0_CLK_DIV2, .shift = 16, .size = 4 },
  463. };
  464. static struct clksrc_clk clk_sclk_spi0 = {
  465. .clk = {
  466. .name = "sclk_spi",
  467. .devname = "s5p64x0-spi.0",
  468. .ctrlbit = (1 << 20),
  469. .enable = s5p64x0_sclk_ctrl,
  470. },
  471. .sources = &clkset_group2,
  472. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 14, .size = 2 },
  473. .reg_div = { .reg = S5P64X0_CLK_DIV2, .shift = 0, .size = 4 },
  474. };
  475. static struct clksrc_clk clk_sclk_spi1 = {
  476. .clk = {
  477. .name = "sclk_spi",
  478. .devname = "s5p64x0-spi.1",
  479. .ctrlbit = (1 << 21),
  480. .enable = s5p64x0_sclk_ctrl,
  481. },
  482. .sources = &clkset_group2,
  483. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 16, .size = 2 },
  484. .reg_div = { .reg = S5P64X0_CLK_DIV2, .shift = 4, .size = 4 },
  485. };
  486. static struct clk clk_i2s0 = {
  487. .name = "iis",
  488. .devname = "samsung-i2s.0",
  489. .parent = &clk_pclk_low.clk,
  490. .enable = s5p64x0_pclk_ctrl,
  491. .ctrlbit = (1 << 26),
  492. };
  493. static struct clk clk_i2s1 = {
  494. .name = "iis",
  495. .devname = "samsung-i2s.1",
  496. .parent = &clk_pclk_low.clk,
  497. .enable = s5p64x0_pclk_ctrl,
  498. .ctrlbit = (1 << 15),
  499. };
  500. static struct clk clk_i2s2 = {
  501. .name = "iis",
  502. .devname = "samsung-i2s.2",
  503. .parent = &clk_pclk_low.clk,
  504. .enable = s5p64x0_pclk_ctrl,
  505. .ctrlbit = (1 << 16),
  506. };
  507. static struct clk *clk_cdev[] = {
  508. &clk_i2s0,
  509. &clk_i2s1,
  510. &clk_i2s2,
  511. };
  512. static struct clksrc_clk *clksrc_cdev[] = {
  513. &clk_sclk_uclk,
  514. &clk_sclk_spi0,
  515. &clk_sclk_spi1,
  516. &clk_sclk_mmc0,
  517. &clk_sclk_mmc1,
  518. &clk_sclk_mmc2,
  519. &clk_sclk_audio0,
  520. };
  521. static struct clk_lookup s5p6450_clk_lookup[] = {
  522. CLKDEV_INIT(NULL, "clk_uart_baud2", &clk_pclk_low.clk),
  523. CLKDEV_INIT(NULL, "clk_uart_baud3", &clk_sclk_uclk.clk),
  524. CLKDEV_INIT(NULL, "spi_busclk0", &clk_p),
  525. CLKDEV_INIT("s5p64x0-spi.0", "spi_busclk1", &clk_sclk_spi0.clk),
  526. CLKDEV_INIT("s5p64x0-spi.1", "spi_busclk1", &clk_sclk_spi1.clk),
  527. CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.2", &clk_sclk_mmc0.clk),
  528. CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.2", &clk_sclk_mmc1.clk),
  529. CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.2", &clk_sclk_mmc2.clk),
  530. CLKDEV_INIT("samsung-i2s.0", "i2s_opclk0", &clk_i2s0),
  531. CLKDEV_INIT("samsung-i2s.0", "i2s_opclk1", &clk_sclk_audio0.clk),
  532. CLKDEV_INIT("samsung-i2s.1", "i2s_opclk0", &clk_i2s1),
  533. CLKDEV_INIT("samsung-i2s.2", "i2s_opclk0", &clk_i2s2),
  534. };
  535. /* Clock initialization code */
  536. static struct clksrc_clk *sysclks[] = {
  537. &clk_mout_apll,
  538. &clk_mout_epll,
  539. &clk_dout_epll,
  540. &clk_mout_mpll,
  541. &clk_dout_mpll,
  542. &clk_armclk,
  543. &clk_mout_hclk_sel,
  544. &clk_dout_pwm_ratio0,
  545. &clk_pclk_to_wdt_pwm,
  546. &clk_hclk,
  547. &clk_pclk,
  548. &clk_hclk_low,
  549. &clk_pclk_low,
  550. };
  551. static struct clk dummy_apb_pclk = {
  552. .name = "apb_pclk",
  553. .id = -1,
  554. };
  555. void __init_or_cpufreq s5p6450_setup_clocks(void)
  556. {
  557. struct clk *xtal_clk;
  558. unsigned long xtal;
  559. unsigned long fclk;
  560. unsigned long hclk;
  561. unsigned long hclk_low;
  562. unsigned long pclk;
  563. unsigned long pclk_low;
  564. unsigned long apll;
  565. unsigned long mpll;
  566. unsigned long epll;
  567. unsigned long dpll;
  568. unsigned int ptr;
  569. /* Set S5P6450 functions for clk_fout_epll */
  570. clk_fout_epll.enable = s5p_epll_enable;
  571. clk_fout_epll.ops = &s5p6450_epll_ops;
  572. clk_48m.enable = s5p64x0_clk48m_ctrl;
  573. xtal_clk = clk_get(NULL, "ext_xtal");
  574. BUG_ON(IS_ERR(xtal_clk));
  575. xtal = clk_get_rate(xtal_clk);
  576. clk_put(xtal_clk);
  577. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P64X0_APLL_CON), pll_4502);
  578. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P64X0_MPLL_CON), pll_4502);
  579. epll = s5p_get_pll90xx(xtal, __raw_readl(S5P64X0_EPLL_CON),
  580. __raw_readl(S5P64X0_EPLL_CON_K));
  581. dpll = s5p_get_pll46xx(xtal, __raw_readl(S5P6450_DPLL_CON),
  582. __raw_readl(S5P6450_DPLL_CON_K), pll_4650c);
  583. clk_fout_apll.rate = apll;
  584. clk_fout_mpll.rate = mpll;
  585. clk_fout_epll.rate = epll;
  586. clk_fout_dpll.rate = dpll;
  587. printk(KERN_INFO "S5P6450: PLL settings, A=%ld.%ldMHz, M=%ld.%ldMHz," \
  588. " E=%ld.%ldMHz, D=%ld.%ldMHz\n",
  589. print_mhz(apll), print_mhz(mpll), print_mhz(epll),
  590. print_mhz(dpll));
  591. fclk = clk_get_rate(&clk_armclk.clk);
  592. hclk = clk_get_rate(&clk_hclk.clk);
  593. pclk = clk_get_rate(&clk_pclk.clk);
  594. hclk_low = clk_get_rate(&clk_hclk_low.clk);
  595. pclk_low = clk_get_rate(&clk_pclk_low.clk);
  596. printk(KERN_INFO "S5P6450: HCLK=%ld.%ldMHz, HCLK_LOW=%ld.%ldMHz," \
  597. " PCLK=%ld.%ldMHz, PCLK_LOW=%ld.%ldMHz\n",
  598. print_mhz(hclk), print_mhz(hclk_low),
  599. print_mhz(pclk), print_mhz(pclk_low));
  600. clk_f.rate = fclk;
  601. clk_h.rate = hclk;
  602. clk_p.rate = pclk;
  603. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  604. s3c_set_clksrc(&clksrcs[ptr], true);
  605. }
  606. void __init s5p6450_register_clocks(void)
  607. {
  608. int ptr;
  609. unsigned int cnt;
  610. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  611. s3c_register_clksrc(sysclks[ptr], 1);
  612. s3c24xx_register_clocks(clk_cdev, ARRAY_SIZE(clk_cdev));
  613. for (cnt = 0; cnt < ARRAY_SIZE(clk_cdev); cnt++)
  614. s3c_disable_clocks(clk_cdev[cnt], 1);
  615. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  616. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  617. for (ptr = 0; ptr < ARRAY_SIZE(clksrc_cdev); ptr++)
  618. s3c_register_clksrc(clksrc_cdev[ptr], 1);
  619. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  620. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  621. clkdev_add_table(s5p6450_clk_lookup, ARRAY_SIZE(s5p6450_clk_lookup));
  622. s3c24xx_register_clock(&dummy_apb_pclk);
  623. s3c_pwmclk_init();
  624. }