mach-mxs.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. * Copyright 2012 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/can/platform/flexcan.h>
  15. #include <linux/delay.h>
  16. #include <linux/err.h>
  17. #include <linux/gpio.h>
  18. #include <linux/init.h>
  19. #include <linux/micrel_phy.h>
  20. #include <linux/mxsfb.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/phy.h>
  23. #include <linux/pinctrl/consumer.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/time.h>
  26. #include <mach/common.h>
  27. #include <mach/digctl.h>
  28. #include <mach/mxs.h>
  29. static struct fb_videomode mx23evk_video_modes[] = {
  30. {
  31. .name = "Samsung-LMS430HF02",
  32. .refresh = 60,
  33. .xres = 480,
  34. .yres = 272,
  35. .pixclock = 108096, /* picosecond (9.2 MHz) */
  36. .left_margin = 15,
  37. .right_margin = 8,
  38. .upper_margin = 12,
  39. .lower_margin = 4,
  40. .hsync_len = 1,
  41. .vsync_len = 1,
  42. .sync = FB_SYNC_DATA_ENABLE_HIGH_ACT |
  43. FB_SYNC_DOTCLK_FAILING_ACT,
  44. },
  45. };
  46. static struct fb_videomode mx28evk_video_modes[] = {
  47. {
  48. .name = "Seiko-43WVF1G",
  49. .refresh = 60,
  50. .xres = 800,
  51. .yres = 480,
  52. .pixclock = 29851, /* picosecond (33.5 MHz) */
  53. .left_margin = 89,
  54. .right_margin = 164,
  55. .upper_margin = 23,
  56. .lower_margin = 10,
  57. .hsync_len = 10,
  58. .vsync_len = 10,
  59. .sync = FB_SYNC_DATA_ENABLE_HIGH_ACT |
  60. FB_SYNC_DOTCLK_FAILING_ACT,
  61. },
  62. };
  63. static struct fb_videomode m28evk_video_modes[] = {
  64. {
  65. .name = "Ampire AM-800480R2TMQW-T01H",
  66. .refresh = 60,
  67. .xres = 800,
  68. .yres = 480,
  69. .pixclock = 30066, /* picosecond (33.26 MHz) */
  70. .left_margin = 0,
  71. .right_margin = 256,
  72. .upper_margin = 0,
  73. .lower_margin = 45,
  74. .hsync_len = 1,
  75. .vsync_len = 1,
  76. .sync = FB_SYNC_DATA_ENABLE_HIGH_ACT,
  77. },
  78. };
  79. static struct fb_videomode apx4devkit_video_modes[] = {
  80. {
  81. .name = "HannStar PJ70112A",
  82. .refresh = 60,
  83. .xres = 800,
  84. .yres = 480,
  85. .pixclock = 33333, /* picosecond (30.00 MHz) */
  86. .left_margin = 88,
  87. .right_margin = 40,
  88. .upper_margin = 32,
  89. .lower_margin = 13,
  90. .hsync_len = 48,
  91. .vsync_len = 3,
  92. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT |
  93. FB_SYNC_DATA_ENABLE_HIGH_ACT |
  94. FB_SYNC_DOTCLK_FAILING_ACT,
  95. },
  96. };
  97. static struct fb_videomode apf28dev_video_modes[] = {
  98. {
  99. .name = "LW700",
  100. .refresh = 60,
  101. .xres = 800,
  102. .yres = 480,
  103. .pixclock = 30303, /* picosecond */
  104. .left_margin = 96,
  105. .right_margin = 96, /* at least 3 & 1 */
  106. .upper_margin = 0x14,
  107. .lower_margin = 0x15,
  108. .hsync_len = 64,
  109. .vsync_len = 4,
  110. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT |
  111. FB_SYNC_DATA_ENABLE_HIGH_ACT |
  112. FB_SYNC_DOTCLK_FAILING_ACT,
  113. },
  114. };
  115. static struct fb_videomode cfa10049_video_modes[] = {
  116. {
  117. .name = "Himax HX8357-B",
  118. .refresh = 60,
  119. .xres = 320,
  120. .yres = 480,
  121. .pixclock = 108506, /* picosecond (9.216 MHz) */
  122. .left_margin = 2,
  123. .right_margin = 2,
  124. .upper_margin = 2,
  125. .lower_margin = 2,
  126. .hsync_len = 15,
  127. .vsync_len = 15,
  128. .sync = FB_SYNC_DATA_ENABLE_HIGH_ACT
  129. },
  130. };
  131. static struct mxsfb_platform_data mxsfb_pdata __initdata;
  132. /*
  133. * MX28EVK_FLEXCAN_SWITCH is shared between both flexcan controllers
  134. */
  135. #define MX28EVK_FLEXCAN_SWITCH MXS_GPIO_NR(2, 13)
  136. static int flexcan0_en, flexcan1_en;
  137. static void mx28evk_flexcan_switch(void)
  138. {
  139. if (flexcan0_en || flexcan1_en)
  140. gpio_set_value(MX28EVK_FLEXCAN_SWITCH, 1);
  141. else
  142. gpio_set_value(MX28EVK_FLEXCAN_SWITCH, 0);
  143. }
  144. static void mx28evk_flexcan0_switch(int enable)
  145. {
  146. flexcan0_en = enable;
  147. mx28evk_flexcan_switch();
  148. }
  149. static void mx28evk_flexcan1_switch(int enable)
  150. {
  151. flexcan1_en = enable;
  152. mx28evk_flexcan_switch();
  153. }
  154. static struct flexcan_platform_data flexcan_pdata[2];
  155. static struct of_dev_auxdata mxs_auxdata_lookup[] __initdata = {
  156. OF_DEV_AUXDATA("fsl,imx23-lcdif", 0x80030000, NULL, &mxsfb_pdata),
  157. OF_DEV_AUXDATA("fsl,imx28-lcdif", 0x80030000, NULL, &mxsfb_pdata),
  158. OF_DEV_AUXDATA("fsl,imx28-flexcan", 0x80032000, NULL, &flexcan_pdata[0]),
  159. OF_DEV_AUXDATA("fsl,imx28-flexcan", 0x80034000, NULL, &flexcan_pdata[1]),
  160. { /* sentinel */ }
  161. };
  162. static void __init imx23_timer_init(void)
  163. {
  164. mx23_clocks_init();
  165. }
  166. static void __init imx28_timer_init(void)
  167. {
  168. mx28_clocks_init();
  169. }
  170. enum mac_oui {
  171. OUI_FSL,
  172. OUI_DENX,
  173. OUI_CRYSTALFONTZ,
  174. };
  175. static void __init update_fec_mac_prop(enum mac_oui oui)
  176. {
  177. struct device_node *np, *from = NULL;
  178. struct property *newmac;
  179. const u32 *ocotp = mxs_get_ocotp();
  180. u8 *macaddr;
  181. u32 val;
  182. int i;
  183. for (i = 0; i < 2; i++) {
  184. np = of_find_compatible_node(from, NULL, "fsl,imx28-fec");
  185. if (!np)
  186. return;
  187. from = np;
  188. if (of_get_property(np, "local-mac-address", NULL))
  189. continue;
  190. newmac = kzalloc(sizeof(*newmac) + 6, GFP_KERNEL);
  191. if (!newmac)
  192. return;
  193. newmac->value = newmac + 1;
  194. newmac->length = 6;
  195. newmac->name = kstrdup("local-mac-address", GFP_KERNEL);
  196. if (!newmac->name) {
  197. kfree(newmac);
  198. return;
  199. }
  200. /*
  201. * OCOTP only stores the last 4 octets for each mac address,
  202. * so hard-code OUI here.
  203. */
  204. macaddr = newmac->value;
  205. switch (oui) {
  206. case OUI_FSL:
  207. macaddr[0] = 0x00;
  208. macaddr[1] = 0x04;
  209. macaddr[2] = 0x9f;
  210. break;
  211. case OUI_DENX:
  212. macaddr[0] = 0xc0;
  213. macaddr[1] = 0xe5;
  214. macaddr[2] = 0x4e;
  215. break;
  216. case OUI_CRYSTALFONTZ:
  217. macaddr[0] = 0x58;
  218. macaddr[1] = 0xb9;
  219. macaddr[2] = 0xe1;
  220. break;
  221. }
  222. val = ocotp[i];
  223. macaddr[3] = (val >> 16) & 0xff;
  224. macaddr[4] = (val >> 8) & 0xff;
  225. macaddr[5] = (val >> 0) & 0xff;
  226. of_update_property(np, newmac);
  227. }
  228. }
  229. static void __init imx23_evk_init(void)
  230. {
  231. mxsfb_pdata.mode_list = mx23evk_video_modes;
  232. mxsfb_pdata.mode_count = ARRAY_SIZE(mx23evk_video_modes);
  233. mxsfb_pdata.default_bpp = 32;
  234. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  235. }
  236. static inline void enable_clk_enet_out(void)
  237. {
  238. struct clk *clk = clk_get_sys("enet_out", NULL);
  239. if (!IS_ERR(clk))
  240. clk_prepare_enable(clk);
  241. }
  242. static void __init imx28_evk_init(void)
  243. {
  244. enable_clk_enet_out();
  245. update_fec_mac_prop(OUI_FSL);
  246. mxsfb_pdata.mode_list = mx28evk_video_modes;
  247. mxsfb_pdata.mode_count = ARRAY_SIZE(mx28evk_video_modes);
  248. mxsfb_pdata.default_bpp = 32;
  249. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  250. mxs_saif_clkmux_select(MXS_DIGCTL_SAIF_CLKMUX_EXTMSTR0);
  251. }
  252. static void __init imx28_evk_post_init(void)
  253. {
  254. if (!gpio_request_one(MX28EVK_FLEXCAN_SWITCH, GPIOF_DIR_OUT,
  255. "flexcan-switch")) {
  256. flexcan_pdata[0].transceiver_switch = mx28evk_flexcan0_switch;
  257. flexcan_pdata[1].transceiver_switch = mx28evk_flexcan1_switch;
  258. }
  259. }
  260. static void __init m28evk_init(void)
  261. {
  262. mxsfb_pdata.mode_list = m28evk_video_modes;
  263. mxsfb_pdata.mode_count = ARRAY_SIZE(m28evk_video_modes);
  264. mxsfb_pdata.default_bpp = 16;
  265. mxsfb_pdata.ld_intf_width = STMLCDIF_18BIT;
  266. }
  267. static void __init sc_sps1_init(void)
  268. {
  269. enable_clk_enet_out();
  270. }
  271. static int apx4devkit_phy_fixup(struct phy_device *phy)
  272. {
  273. phy->dev_flags |= MICREL_PHY_50MHZ_CLK;
  274. return 0;
  275. }
  276. static void __init apx4devkit_init(void)
  277. {
  278. enable_clk_enet_out();
  279. if (IS_BUILTIN(CONFIG_PHYLIB))
  280. phy_register_fixup_for_uid(PHY_ID_KSZ8051, MICREL_PHY_ID_MASK,
  281. apx4devkit_phy_fixup);
  282. mxsfb_pdata.mode_list = apx4devkit_video_modes;
  283. mxsfb_pdata.mode_count = ARRAY_SIZE(apx4devkit_video_modes);
  284. mxsfb_pdata.default_bpp = 32;
  285. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  286. }
  287. #define ENET0_MDC__GPIO_4_0 MXS_GPIO_NR(4, 0)
  288. #define ENET0_MDIO__GPIO_4_1 MXS_GPIO_NR(4, 1)
  289. #define ENET0_RX_EN__GPIO_4_2 MXS_GPIO_NR(4, 2)
  290. #define ENET0_RXD0__GPIO_4_3 MXS_GPIO_NR(4, 3)
  291. #define ENET0_RXD1__GPIO_4_4 MXS_GPIO_NR(4, 4)
  292. #define ENET0_TX_EN__GPIO_4_6 MXS_GPIO_NR(4, 6)
  293. #define ENET0_TXD0__GPIO_4_7 MXS_GPIO_NR(4, 7)
  294. #define ENET0_TXD1__GPIO_4_8 MXS_GPIO_NR(4, 8)
  295. #define ENET_CLK__GPIO_4_16 MXS_GPIO_NR(4, 16)
  296. #define TX28_FEC_PHY_POWER MXS_GPIO_NR(3, 29)
  297. #define TX28_FEC_PHY_RESET MXS_GPIO_NR(4, 13)
  298. #define TX28_FEC_nINT MXS_GPIO_NR(4, 5)
  299. static const struct gpio tx28_gpios[] __initconst = {
  300. { ENET0_MDC__GPIO_4_0, GPIOF_OUT_INIT_LOW, "GPIO_4_0" },
  301. { ENET0_MDIO__GPIO_4_1, GPIOF_OUT_INIT_LOW, "GPIO_4_1" },
  302. { ENET0_RX_EN__GPIO_4_2, GPIOF_OUT_INIT_LOW, "GPIO_4_2" },
  303. { ENET0_RXD0__GPIO_4_3, GPIOF_OUT_INIT_LOW, "GPIO_4_3" },
  304. { ENET0_RXD1__GPIO_4_4, GPIOF_OUT_INIT_LOW, "GPIO_4_4" },
  305. { ENET0_TX_EN__GPIO_4_6, GPIOF_OUT_INIT_LOW, "GPIO_4_6" },
  306. { ENET0_TXD0__GPIO_4_7, GPIOF_OUT_INIT_LOW, "GPIO_4_7" },
  307. { ENET0_TXD1__GPIO_4_8, GPIOF_OUT_INIT_LOW, "GPIO_4_8" },
  308. { ENET_CLK__GPIO_4_16, GPIOF_OUT_INIT_LOW, "GPIO_4_16" },
  309. { TX28_FEC_PHY_POWER, GPIOF_OUT_INIT_LOW, "fec-phy-power" },
  310. { TX28_FEC_PHY_RESET, GPIOF_OUT_INIT_LOW, "fec-phy-reset" },
  311. { TX28_FEC_nINT, GPIOF_DIR_IN, "fec-int" },
  312. };
  313. static void __init tx28_post_init(void)
  314. {
  315. struct device_node *np;
  316. struct platform_device *pdev;
  317. struct pinctrl *pctl;
  318. int ret;
  319. enable_clk_enet_out();
  320. np = of_find_compatible_node(NULL, NULL, "fsl,imx28-fec");
  321. pdev = of_find_device_by_node(np);
  322. if (!pdev) {
  323. pr_err("%s: failed to find fec device\n", __func__);
  324. return;
  325. }
  326. pctl = pinctrl_get_select(&pdev->dev, "gpio_mode");
  327. if (IS_ERR(pctl)) {
  328. pr_err("%s: failed to get pinctrl state\n", __func__);
  329. return;
  330. }
  331. ret = gpio_request_array(tx28_gpios, ARRAY_SIZE(tx28_gpios));
  332. if (ret) {
  333. pr_err("%s: failed to request gpios: %d\n", __func__, ret);
  334. return;
  335. }
  336. /* Power up fec phy */
  337. gpio_set_value(TX28_FEC_PHY_POWER, 1);
  338. msleep(26); /* 25ms according to data sheet */
  339. /* Mode strap pins */
  340. gpio_set_value(ENET0_RX_EN__GPIO_4_2, 1);
  341. gpio_set_value(ENET0_RXD0__GPIO_4_3, 1);
  342. gpio_set_value(ENET0_RXD1__GPIO_4_4, 1);
  343. udelay(100); /* minimum assertion time for nRST */
  344. /* Deasserting FEC PHY RESET */
  345. gpio_set_value(TX28_FEC_PHY_RESET, 1);
  346. pinctrl_put(pctl);
  347. }
  348. static void __init cfa10049_init(void)
  349. {
  350. enable_clk_enet_out();
  351. update_fec_mac_prop(OUI_CRYSTALFONTZ);
  352. }
  353. static void __init cfa10037_init(void)
  354. {
  355. enable_clk_enet_out();
  356. update_fec_mac_prop(OUI_CRYSTALFONTZ);
  357. mxsfb_pdata.mode_list = cfa10049_video_modes;
  358. mxsfb_pdata.mode_count = ARRAY_SIZE(cfa10049_video_modes);
  359. mxsfb_pdata.default_bpp = 32;
  360. mxsfb_pdata.ld_intf_width = STMLCDIF_18BIT;
  361. }
  362. static void __init apf28_init(void)
  363. {
  364. enable_clk_enet_out();
  365. mxsfb_pdata.mode_list = apf28dev_video_modes;
  366. mxsfb_pdata.mode_count = ARRAY_SIZE(apf28dev_video_modes);
  367. mxsfb_pdata.default_bpp = 16;
  368. mxsfb_pdata.ld_intf_width = STMLCDIF_16BIT;
  369. }
  370. static void __init mxs_machine_init(void)
  371. {
  372. if (of_machine_is_compatible("fsl,imx28-evk"))
  373. imx28_evk_init();
  374. else if (of_machine_is_compatible("fsl,imx23-evk"))
  375. imx23_evk_init();
  376. else if (of_machine_is_compatible("denx,m28evk"))
  377. m28evk_init();
  378. else if (of_machine_is_compatible("bluegiga,apx4devkit"))
  379. apx4devkit_init();
  380. else if (of_machine_is_compatible("crystalfontz,cfa10037"))
  381. cfa10037_init();
  382. else if (of_machine_is_compatible("crystalfontz,cfa10049"))
  383. cfa10049_init();
  384. else if (of_machine_is_compatible("armadeus,imx28-apf28"))
  385. apf28_init();
  386. else if (of_machine_is_compatible("schulercontrol,imx28-sps1"))
  387. sc_sps1_init();
  388. of_platform_populate(NULL, of_default_bus_match_table,
  389. mxs_auxdata_lookup, NULL);
  390. if (of_machine_is_compatible("karo,tx28"))
  391. tx28_post_init();
  392. if (of_machine_is_compatible("fsl,imx28-evk"))
  393. imx28_evk_post_init();
  394. }
  395. static const char *imx23_dt_compat[] __initdata = {
  396. "fsl,imx23",
  397. NULL,
  398. };
  399. static const char *imx28_dt_compat[] __initdata = {
  400. "fsl,imx28",
  401. NULL,
  402. };
  403. DT_MACHINE_START(IMX23, "Freescale i.MX23 (Device Tree)")
  404. .map_io = mx23_map_io,
  405. .init_irq = icoll_init_irq,
  406. .handle_irq = icoll_handle_irq,
  407. .init_time = imx23_timer_init,
  408. .init_machine = mxs_machine_init,
  409. .dt_compat = imx23_dt_compat,
  410. .restart = mxs_restart,
  411. MACHINE_END
  412. DT_MACHINE_START(IMX28, "Freescale i.MX28 (Device Tree)")
  413. .map_io = mx28_map_io,
  414. .init_irq = icoll_init_irq,
  415. .handle_irq = icoll_handle_irq,
  416. .init_time = imx28_timer_init,
  417. .init_machine = mxs_machine_init,
  418. .dt_compat = imx28_dt_compat,
  419. .restart = mxs_restart,
  420. MACHINE_END