iq80321.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190
  1. /*
  2. * arch/arm/mach-iop32x/iq80321.c
  3. *
  4. * Board support code for the Intel IQ80321 platform.
  5. *
  6. * Author: Rory Bolt <rorybolt@pacbell.net>
  7. * Copyright (C) 2002 Rory Bolt
  8. * Copyright (C) 2004 Intel Corp.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/init.h>
  17. #include <linux/kernel.h>
  18. #include <linux/pci.h>
  19. #include <linux/string.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/serial_8250.h>
  22. #include <linux/mtd/physmap.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/io.h>
  25. #include <mach/hardware.h>
  26. #include <asm/irq.h>
  27. #include <asm/mach/arch.h>
  28. #include <asm/mach/map.h>
  29. #include <asm/mach/pci.h>
  30. #include <asm/mach/time.h>
  31. #include <asm/mach-types.h>
  32. #include <asm/page.h>
  33. #include <asm/pgtable.h>
  34. #include <mach/time.h>
  35. /*
  36. * IQ80321 timer tick configuration.
  37. */
  38. static void __init iq80321_timer_init(void)
  39. {
  40. /* 33.333 MHz crystal. */
  41. iop_init_time(200000000);
  42. }
  43. /*
  44. * IQ80321 I/O.
  45. */
  46. static struct map_desc iq80321_io_desc[] __initdata = {
  47. { /* on-board devices */
  48. .virtual = IQ80321_UART,
  49. .pfn = __phys_to_pfn(IQ80321_UART),
  50. .length = 0x00100000,
  51. .type = MT_DEVICE,
  52. },
  53. };
  54. void __init iq80321_map_io(void)
  55. {
  56. iop3xx_map_io();
  57. iotable_init(iq80321_io_desc, ARRAY_SIZE(iq80321_io_desc));
  58. }
  59. /*
  60. * IQ80321 PCI.
  61. */
  62. static int __init
  63. iq80321_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
  64. {
  65. int irq;
  66. if ((slot == 2 || slot == 6) && pin == 1) {
  67. /* PCI-X Slot INTA */
  68. irq = IRQ_IOP32X_XINT2;
  69. } else if ((slot == 2 || slot == 6) && pin == 2) {
  70. /* PCI-X Slot INTA */
  71. irq = IRQ_IOP32X_XINT3;
  72. } else if ((slot == 2 || slot == 6) && pin == 3) {
  73. /* PCI-X Slot INTA */
  74. irq = IRQ_IOP32X_XINT0;
  75. } else if ((slot == 2 || slot == 6) && pin == 4) {
  76. /* PCI-X Slot INTA */
  77. irq = IRQ_IOP32X_XINT1;
  78. } else if (slot == 4 || slot == 8) {
  79. /* Gig-E */
  80. irq = IRQ_IOP32X_XINT0;
  81. } else {
  82. printk(KERN_ERR "iq80321_pci_map_irq() called for unknown "
  83. "device PCI:%d:%d:%d\n", dev->bus->number,
  84. PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn));
  85. irq = -1;
  86. }
  87. return irq;
  88. }
  89. static struct hw_pci iq80321_pci __initdata = {
  90. .nr_controllers = 1,
  91. .ops = &iop3xx_ops,
  92. .setup = iop3xx_pci_setup,
  93. .preinit = iop3xx_pci_preinit_cond,
  94. .map_irq = iq80321_pci_map_irq,
  95. };
  96. static int __init iq80321_pci_init(void)
  97. {
  98. if ((iop3xx_get_init_atu() == IOP3XX_INIT_ATU_ENABLE) &&
  99. machine_is_iq80321())
  100. pci_common_init(&iq80321_pci);
  101. return 0;
  102. }
  103. subsys_initcall(iq80321_pci_init);
  104. /*
  105. * IQ80321 machine initialisation.
  106. */
  107. static struct physmap_flash_data iq80321_flash_data = {
  108. .width = 1,
  109. };
  110. static struct resource iq80321_flash_resource = {
  111. .start = 0xf0000000,
  112. .end = 0xf07fffff,
  113. .flags = IORESOURCE_MEM,
  114. };
  115. static struct platform_device iq80321_flash_device = {
  116. .name = "physmap-flash",
  117. .id = 0,
  118. .dev = {
  119. .platform_data = &iq80321_flash_data,
  120. },
  121. .num_resources = 1,
  122. .resource = &iq80321_flash_resource,
  123. };
  124. static struct plat_serial8250_port iq80321_serial_port[] = {
  125. {
  126. .mapbase = IQ80321_UART,
  127. .membase = (char *)IQ80321_UART,
  128. .irq = IRQ_IOP32X_XINT1,
  129. .flags = UPF_SKIP_TEST,
  130. .iotype = UPIO_MEM,
  131. .regshift = 0,
  132. .uartclk = 1843200,
  133. },
  134. { },
  135. };
  136. static struct resource iq80321_uart_resource = {
  137. .start = IQ80321_UART,
  138. .end = IQ80321_UART + 7,
  139. .flags = IORESOURCE_MEM,
  140. };
  141. static struct platform_device iq80321_serial_device = {
  142. .name = "serial8250",
  143. .id = PLAT8250_DEV_PLATFORM,
  144. .dev = {
  145. .platform_data = iq80321_serial_port,
  146. },
  147. .num_resources = 1,
  148. .resource = &iq80321_uart_resource,
  149. };
  150. static void __init iq80321_init_machine(void)
  151. {
  152. platform_device_register(&iop3xx_i2c0_device);
  153. platform_device_register(&iop3xx_i2c1_device);
  154. platform_device_register(&iq80321_flash_device);
  155. platform_device_register(&iq80321_serial_device);
  156. platform_device_register(&iop3xx_dma_0_channel);
  157. platform_device_register(&iop3xx_dma_1_channel);
  158. platform_device_register(&iop3xx_aau_channel);
  159. }
  160. MACHINE_START(IQ80321, "Intel IQ80321")
  161. /* Maintainer: Intel Corp. */
  162. .atag_offset = 0x100,
  163. .map_io = iq80321_map_io,
  164. .init_irq = iop32x_init_irq,
  165. .init_time = iq80321_timer_init,
  166. .init_machine = iq80321_init_machine,
  167. .restart = iop3xx_restart,
  168. MACHINE_END