wm8850.dtsi 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. /*
  2. * wm8850.dtsi - Device tree file for Wondermedia WM8850 SoC
  3. *
  4. * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
  5. *
  6. * Licensed under GPLv2 or later
  7. */
  8. /include/ "skeleton.dtsi"
  9. / {
  10. compatible = "wm,wm8850";
  11. aliases {
  12. serial0 = &uart0;
  13. serial1 = &uart1;
  14. serial2 = &uart2;
  15. serial3 = &uart3;
  16. };
  17. soc {
  18. #address-cells = <1>;
  19. #size-cells = <1>;
  20. compatible = "simple-bus";
  21. ranges;
  22. interrupt-parent = <&intc0>;
  23. intc0: interrupt-controller@d8140000 {
  24. compatible = "via,vt8500-intc";
  25. interrupt-controller;
  26. reg = <0xd8140000 0x10000>;
  27. #interrupt-cells = <1>;
  28. };
  29. /* Secondary IC cascaded to intc0 */
  30. intc1: interrupt-controller@d8150000 {
  31. compatible = "via,vt8500-intc";
  32. interrupt-controller;
  33. #interrupt-cells = <1>;
  34. reg = <0xD8150000 0x10000>;
  35. interrupts = <56 57 58 59 60 61 62 63>;
  36. };
  37. gpio: gpio-controller@d8110000 {
  38. compatible = "wm,wm8650-gpio";
  39. gpio-controller;
  40. reg = <0xd8110000 0x10000>;
  41. #gpio-cells = <3>;
  42. };
  43. pmc@d8130000 {
  44. compatible = "via,vt8500-pmc";
  45. reg = <0xd8130000 0x1000>;
  46. clocks {
  47. #address-cells = <1>;
  48. #size-cells = <0>;
  49. ref25: ref25M {
  50. #clock-cells = <0>;
  51. compatible = "fixed-clock";
  52. clock-frequency = <25000000>;
  53. };
  54. ref24: ref24M {
  55. #clock-cells = <0>;
  56. compatible = "fixed-clock";
  57. clock-frequency = <24000000>;
  58. };
  59. plla: plla {
  60. #clock-cells = <0>;
  61. compatible = "wm,wm8750-pll-clock";
  62. clocks = <&ref25>;
  63. reg = <0x200>;
  64. };
  65. pllb: pllb {
  66. #clock-cells = <0>;
  67. compatible = "wm,wm8750-pll-clock";
  68. clocks = <&ref25>;
  69. reg = <0x204>;
  70. };
  71. clkuart0: uart0 {
  72. #clock-cells = <0>;
  73. compatible = "via,vt8500-device-clock";
  74. clocks = <&ref24>;
  75. enable-reg = <0x254>;
  76. enable-bit = <24>;
  77. };
  78. clkuart1: uart1 {
  79. #clock-cells = <0>;
  80. compatible = "via,vt8500-device-clock";
  81. clocks = <&ref24>;
  82. enable-reg = <0x254>;
  83. enable-bit = <25>;
  84. };
  85. clkuart2: uart2 {
  86. #clock-cells = <0>;
  87. compatible = "via,vt8500-device-clock";
  88. clocks = <&ref24>;
  89. enable-reg = <0x254>;
  90. enable-bit = <26>;
  91. };
  92. clkuart3: uart3 {
  93. #clock-cells = <0>;
  94. compatible = "via,vt8500-device-clock";
  95. clocks = <&ref24>;
  96. enable-reg = <0x254>;
  97. enable-bit = <27>;
  98. };
  99. clkpwm: pwm {
  100. #clock-cells = <0>;
  101. compatible = "via,vt8500-device-clock";
  102. clocks = <&pllb>;
  103. divisor-reg = <0x350>;
  104. enable-reg = <0x250>;
  105. enable-bit = <17>;
  106. };
  107. clksdhc: sdhc {
  108. #clock-cells = <0>;
  109. compatible = "via,vt8500-device-clock";
  110. clocks = <&pllb>;
  111. divisor-reg = <0x330>;
  112. divisor-mask = <0x3f>;
  113. enable-reg = <0x250>;
  114. enable-bit = <0>;
  115. };
  116. };
  117. };
  118. fb@d8051700 {
  119. compatible = "wm,wm8505-fb";
  120. reg = <0xd8051700 0x200>;
  121. display = <&display>;
  122. default-mode = <&mode0>;
  123. };
  124. ge_rops@d8050400 {
  125. compatible = "wm,prizm-ge-rops";
  126. reg = <0xd8050400 0x100>;
  127. };
  128. pwm: pwm@d8220000 {
  129. #pwm-cells = <3>;
  130. compatible = "via,vt8500-pwm";
  131. reg = <0xd8220000 0x100>;
  132. clocks = <&clkpwm>;
  133. };
  134. timer@d8130100 {
  135. compatible = "via,vt8500-timer";
  136. reg = <0xd8130100 0x28>;
  137. interrupts = <36>;
  138. };
  139. ehci@d8007900 {
  140. compatible = "via,vt8500-ehci";
  141. reg = <0xd8007900 0x200>;
  142. interrupts = <26>;
  143. };
  144. uhci@d8007b00 {
  145. compatible = "platform-uhci";
  146. reg = <0xd8007b00 0x200>;
  147. interrupts = <26>;
  148. };
  149. uhci@d8008d00 {
  150. compatible = "platform-uhci";
  151. reg = <0xd8008d00 0x200>;
  152. interrupts = <26>;
  153. };
  154. uart0: uart@d8200000 {
  155. compatible = "via,vt8500-uart";
  156. reg = <0xd8200000 0x1040>;
  157. interrupts = <32>;
  158. clocks = <&clkuart0>;
  159. };
  160. uart1: uart@d82b0000 {
  161. compatible = "via,vt8500-uart";
  162. reg = <0xd82b0000 0x1040>;
  163. interrupts = <33>;
  164. clocks = <&clkuart1>;
  165. };
  166. uart2: uart@d8210000 {
  167. compatible = "via,vt8500-uart";
  168. reg = <0xd8210000 0x1040>;
  169. interrupts = <47>;
  170. clocks = <&clkuart2>;
  171. };
  172. uart3: uart@d82c0000 {
  173. compatible = "via,vt8500-uart";
  174. reg = <0xd82c0000 0x1040>;
  175. interrupts = <50>;
  176. clocks = <&clkuart3>;
  177. };
  178. rtc@d8100000 {
  179. compatible = "via,vt8500-rtc";
  180. reg = <0xd8100000 0x10000>;
  181. interrupts = <48>;
  182. };
  183. sdhc@d800a000 {
  184. compatible = "wm,wm8505-sdhc";
  185. reg = <0xd800a000 0x1000>;
  186. interrupts = <20 21>;
  187. clocks = <&clksdhc>;
  188. bus-width = <4>;
  189. sdon-inverted;
  190. };
  191. };
  192. };