wm8650.dtsi 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163
  1. /*
  2. * wm8650.dtsi - Device tree file for Wondermedia WM8650 SoC
  3. *
  4. * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
  5. *
  6. * Licensed under GPLv2 or later
  7. */
  8. /include/ "skeleton.dtsi"
  9. / {
  10. compatible = "wm,wm8650";
  11. soc {
  12. #address-cells = <1>;
  13. #size-cells = <1>;
  14. compatible = "simple-bus";
  15. ranges;
  16. interrupt-parent = <&intc0>;
  17. intc0: interrupt-controller@d8140000 {
  18. compatible = "via,vt8500-intc";
  19. interrupt-controller;
  20. reg = <0xd8140000 0x10000>;
  21. #interrupt-cells = <1>;
  22. };
  23. /* Secondary IC cascaded to intc0 */
  24. intc1: interrupt-controller@d8150000 {
  25. compatible = "via,vt8500-intc";
  26. interrupt-controller;
  27. #interrupt-cells = <1>;
  28. reg = <0xD8150000 0x10000>;
  29. interrupts = <56 57 58 59 60 61 62 63>;
  30. };
  31. gpio: gpio-controller@d8110000 {
  32. compatible = "wm,wm8650-gpio";
  33. gpio-controller;
  34. reg = <0xd8110000 0x10000>;
  35. #gpio-cells = <3>;
  36. };
  37. pmc@d8130000 {
  38. compatible = "via,vt8500-pmc";
  39. reg = <0xd8130000 0x1000>;
  40. clocks {
  41. #address-cells = <1>;
  42. #size-cells = <0>;
  43. ref25: ref25M {
  44. #clock-cells = <0>;
  45. compatible = "fixed-clock";
  46. clock-frequency = <25000000>;
  47. };
  48. ref24: ref24M {
  49. #clock-cells = <0>;
  50. compatible = "fixed-clock";
  51. clock-frequency = <24000000>;
  52. };
  53. plla: plla {
  54. #clock-cells = <0>;
  55. compatible = "wm,wm8650-pll-clock";
  56. clocks = <&ref25>;
  57. reg = <0x200>;
  58. };
  59. pllb: pllb {
  60. #clock-cells = <0>;
  61. compatible = "wm,wm8650-pll-clock";
  62. clocks = <&ref25>;
  63. reg = <0x204>;
  64. };
  65. clkuart0: uart0 {
  66. #clock-cells = <0>;
  67. compatible = "via,vt8500-device-clock";
  68. clocks = <&ref24>;
  69. enable-reg = <0x250>;
  70. enable-bit = <1>;
  71. };
  72. clkuart1: uart1 {
  73. #clock-cells = <0>;
  74. compatible = "via,vt8500-device-clock";
  75. clocks = <&ref24>;
  76. enable-reg = <0x250>;
  77. enable-bit = <2>;
  78. };
  79. arm: arm {
  80. #clock-cells = <0>;
  81. compatible = "via,vt8500-device-clock";
  82. clocks = <&plla>;
  83. divisor-reg = <0x300>;
  84. };
  85. sdhc: sdhc {
  86. #clock-cells = <0>;
  87. compatible = "via,vt8500-device-clock";
  88. clocks = <&pllb>;
  89. divisor-reg = <0x328>;
  90. divisor-mask = <0x3f>;
  91. enable-reg = <0x254>;
  92. enable-bit = <18>;
  93. };
  94. };
  95. };
  96. timer@d8130100 {
  97. compatible = "via,vt8500-timer";
  98. reg = <0xd8130100 0x28>;
  99. interrupts = <36>;
  100. };
  101. ehci@d8007900 {
  102. compatible = "via,vt8500-ehci";
  103. reg = <0xd8007900 0x200>;
  104. interrupts = <43>;
  105. };
  106. uhci@d8007b00 {
  107. compatible = "platform-uhci";
  108. reg = <0xd8007b00 0x200>;
  109. interrupts = <43>;
  110. };
  111. fb@d8050800 {
  112. compatible = "wm,wm8505-fb";
  113. reg = <0xd8050800 0x200>;
  114. display = <&display>;
  115. default-mode = <&mode0>;
  116. };
  117. ge_rops@d8050400 {
  118. compatible = "wm,prizm-ge-rops";
  119. reg = <0xd8050400 0x100>;
  120. };
  121. uart@d8200000 {
  122. compatible = "via,vt8500-uart";
  123. reg = <0xd8200000 0x1040>;
  124. interrupts = <32>;
  125. clocks = <&clkuart0>;
  126. };
  127. uart@d82b0000 {
  128. compatible = "via,vt8500-uart";
  129. reg = <0xd82b0000 0x1040>;
  130. interrupts = <33>;
  131. clocks = <&clkuart1>;
  132. };
  133. rtc@d8100000 {
  134. compatible = "via,vt8500-rtc";
  135. reg = <0xd8100000 0x10000>;
  136. interrupts = <48>;
  137. };
  138. };
  139. };