123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191 |
- /*
- * wm8505.dtsi - Device tree file for Wondermedia WM8505 SoC
- *
- * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
- *
- * Licensed under GPLv2 or later
- */
- /include/ "skeleton.dtsi"
- / {
- compatible = "wm,wm8505";
- cpus {
- cpu@0 {
- compatible = "arm,arm926ejs";
- };
- };
- soc {
- #address-cells = <1>;
- #size-cells = <1>;
- compatible = "simple-bus";
- ranges;
- interrupt-parent = <&intc0>;
- intc0: interrupt-controller@d8140000 {
- compatible = "via,vt8500-intc";
- interrupt-controller;
- reg = <0xd8140000 0x10000>;
- #interrupt-cells = <1>;
- };
- /* Secondary IC cascaded to intc0 */
- intc1: interrupt-controller@d8150000 {
- compatible = "via,vt8500-intc";
- interrupt-controller;
- #interrupt-cells = <1>;
- reg = <0xD8150000 0x10000>;
- interrupts = <56 57 58 59 60 61 62 63>;
- };
- gpio: gpio-controller@d8110000 {
- compatible = "wm,wm8505-gpio";
- gpio-controller;
- reg = <0xd8110000 0x10000>;
- #gpio-cells = <3>;
- };
- pmc@d8130000 {
- compatible = "via,vt8500-pmc";
- reg = <0xd8130000 0x1000>;
- clocks {
- #address-cells = <1>;
- #size-cells = <0>;
- ref24: ref24M {
- #clock-cells = <0>;
- compatible = "fixed-clock";
- clock-frequency = <24000000>;
- };
- clkuart0: uart0 {
- #clock-cells = <0>;
- compatible = "via,vt8500-device-clock";
- clocks = <&ref24>;
- enable-reg = <0x250>;
- enable-bit = <1>;
- };
- clkuart1: uart1 {
- #clock-cells = <0>;
- compatible = "via,vt8500-device-clock";
- clocks = <&ref24>;
- enable-reg = <0x250>;
- enable-bit = <2>;
- };
- clkuart2: uart2 {
- #clock-cells = <0>;
- compatible = "via,vt8500-device-clock";
- clocks = <&ref24>;
- enable-reg = <0x250>;
- enable-bit = <3>;
- };
- clkuart3: uart3 {
- #clock-cells = <0>;
- compatible = "via,vt8500-device-clock";
- clocks = <&ref24>;
- enable-reg = <0x250>;
- enable-bit = <4>;
- };
- clkuart4: uart4 {
- #clock-cells = <0>;
- compatible = "via,vt8500-device-clock";
- clocks = <&ref24>;
- enable-reg = <0x250>;
- enable-bit = <22>;
- };
- clkuart5: uart5 {
- #clock-cells = <0>;
- compatible = "via,vt8500-device-clock";
- clocks = <&ref24>;
- enable-reg = <0x250>;
- enable-bit = <23>;
- };
- };
- };
- timer@d8130100 {
- compatible = "via,vt8500-timer";
- reg = <0xd8130100 0x28>;
- interrupts = <36>;
- };
- ehci@d8007100 {
- compatible = "via,vt8500-ehci";
- reg = <0xd8007100 0x200>;
- interrupts = <1>;
- };
- uhci@d8007300 {
- compatible = "platform-uhci";
- reg = <0xd8007300 0x200>;
- interrupts = <0>;
- };
- fb@d8050800 {
- compatible = "wm,wm8505-fb";
- reg = <0xd8050800 0x200>;
- display = <&display>;
- default-mode = <&mode0>;
- };
- ge_rops@d8050400 {
- compatible = "wm,prizm-ge-rops";
- reg = <0xd8050400 0x100>;
- };
- uart@d8200000 {
- compatible = "via,vt8500-uart";
- reg = <0xd8200000 0x1040>;
- interrupts = <32>;
- clocks = <&clkuart0>;
- };
- uart@d82b0000 {
- compatible = "via,vt8500-uart";
- reg = <0xd82b0000 0x1040>;
- interrupts = <33>;
- clocks = <&clkuart1>;
- };
- uart@d8210000 {
- compatible = "via,vt8500-uart";
- reg = <0xd8210000 0x1040>;
- interrupts = <47>;
- clocks = <&clkuart2>;
- };
- uart@d82c0000 {
- compatible = "via,vt8500-uart";
- reg = <0xd82c0000 0x1040>;
- interrupts = <50>;
- clocks = <&clkuart3>;
- };
- uart@d8370000 {
- compatible = "via,vt8500-uart";
- reg = <0xd8370000 0x1040>;
- interrupts = <31>;
- clocks = <&clkuart4>;
- };
- uart@d8380000 {
- compatible = "via,vt8500-uart";
- reg = <0xd8380000 0x1040>;
- interrupts = <30>;
- clocks = <&clkuart5>;
- };
- rtc@d8100000 {
- compatible = "via,vt8500-rtc";
- reg = <0xd8100000 0x10000>;
- interrupts = <48>;
- };
- };
- };
|