wm8505.dtsi 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191
  1. /*
  2. * wm8505.dtsi - Device tree file for Wondermedia WM8505 SoC
  3. *
  4. * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
  5. *
  6. * Licensed under GPLv2 or later
  7. */
  8. /include/ "skeleton.dtsi"
  9. / {
  10. compatible = "wm,wm8505";
  11. cpus {
  12. cpu@0 {
  13. compatible = "arm,arm926ejs";
  14. };
  15. };
  16. soc {
  17. #address-cells = <1>;
  18. #size-cells = <1>;
  19. compatible = "simple-bus";
  20. ranges;
  21. interrupt-parent = <&intc0>;
  22. intc0: interrupt-controller@d8140000 {
  23. compatible = "via,vt8500-intc";
  24. interrupt-controller;
  25. reg = <0xd8140000 0x10000>;
  26. #interrupt-cells = <1>;
  27. };
  28. /* Secondary IC cascaded to intc0 */
  29. intc1: interrupt-controller@d8150000 {
  30. compatible = "via,vt8500-intc";
  31. interrupt-controller;
  32. #interrupt-cells = <1>;
  33. reg = <0xD8150000 0x10000>;
  34. interrupts = <56 57 58 59 60 61 62 63>;
  35. };
  36. gpio: gpio-controller@d8110000 {
  37. compatible = "wm,wm8505-gpio";
  38. gpio-controller;
  39. reg = <0xd8110000 0x10000>;
  40. #gpio-cells = <3>;
  41. };
  42. pmc@d8130000 {
  43. compatible = "via,vt8500-pmc";
  44. reg = <0xd8130000 0x1000>;
  45. clocks {
  46. #address-cells = <1>;
  47. #size-cells = <0>;
  48. ref24: ref24M {
  49. #clock-cells = <0>;
  50. compatible = "fixed-clock";
  51. clock-frequency = <24000000>;
  52. };
  53. clkuart0: uart0 {
  54. #clock-cells = <0>;
  55. compatible = "via,vt8500-device-clock";
  56. clocks = <&ref24>;
  57. enable-reg = <0x250>;
  58. enable-bit = <1>;
  59. };
  60. clkuart1: uart1 {
  61. #clock-cells = <0>;
  62. compatible = "via,vt8500-device-clock";
  63. clocks = <&ref24>;
  64. enable-reg = <0x250>;
  65. enable-bit = <2>;
  66. };
  67. clkuart2: uart2 {
  68. #clock-cells = <0>;
  69. compatible = "via,vt8500-device-clock";
  70. clocks = <&ref24>;
  71. enable-reg = <0x250>;
  72. enable-bit = <3>;
  73. };
  74. clkuart3: uart3 {
  75. #clock-cells = <0>;
  76. compatible = "via,vt8500-device-clock";
  77. clocks = <&ref24>;
  78. enable-reg = <0x250>;
  79. enable-bit = <4>;
  80. };
  81. clkuart4: uart4 {
  82. #clock-cells = <0>;
  83. compatible = "via,vt8500-device-clock";
  84. clocks = <&ref24>;
  85. enable-reg = <0x250>;
  86. enable-bit = <22>;
  87. };
  88. clkuart5: uart5 {
  89. #clock-cells = <0>;
  90. compatible = "via,vt8500-device-clock";
  91. clocks = <&ref24>;
  92. enable-reg = <0x250>;
  93. enable-bit = <23>;
  94. };
  95. };
  96. };
  97. timer@d8130100 {
  98. compatible = "via,vt8500-timer";
  99. reg = <0xd8130100 0x28>;
  100. interrupts = <36>;
  101. };
  102. ehci@d8007100 {
  103. compatible = "via,vt8500-ehci";
  104. reg = <0xd8007100 0x200>;
  105. interrupts = <1>;
  106. };
  107. uhci@d8007300 {
  108. compatible = "platform-uhci";
  109. reg = <0xd8007300 0x200>;
  110. interrupts = <0>;
  111. };
  112. fb@d8050800 {
  113. compatible = "wm,wm8505-fb";
  114. reg = <0xd8050800 0x200>;
  115. display = <&display>;
  116. default-mode = <&mode0>;
  117. };
  118. ge_rops@d8050400 {
  119. compatible = "wm,prizm-ge-rops";
  120. reg = <0xd8050400 0x100>;
  121. };
  122. uart@d8200000 {
  123. compatible = "via,vt8500-uart";
  124. reg = <0xd8200000 0x1040>;
  125. interrupts = <32>;
  126. clocks = <&clkuart0>;
  127. };
  128. uart@d82b0000 {
  129. compatible = "via,vt8500-uart";
  130. reg = <0xd82b0000 0x1040>;
  131. interrupts = <33>;
  132. clocks = <&clkuart1>;
  133. };
  134. uart@d8210000 {
  135. compatible = "via,vt8500-uart";
  136. reg = <0xd8210000 0x1040>;
  137. interrupts = <47>;
  138. clocks = <&clkuart2>;
  139. };
  140. uart@d82c0000 {
  141. compatible = "via,vt8500-uart";
  142. reg = <0xd82c0000 0x1040>;
  143. interrupts = <50>;
  144. clocks = <&clkuart3>;
  145. };
  146. uart@d8370000 {
  147. compatible = "via,vt8500-uart";
  148. reg = <0xd8370000 0x1040>;
  149. interrupts = <31>;
  150. clocks = <&clkuart4>;
  151. };
  152. uart@d8380000 {
  153. compatible = "via,vt8500-uart";
  154. reg = <0xd8380000 0x1040>;
  155. interrupts = <30>;
  156. clocks = <&clkuart5>;
  157. };
  158. rtc@d8100000 {
  159. compatible = "via,vt8500-rtc";
  160. reg = <0xd8100000 0x10000>;
  161. interrupts = <48>;
  162. };
  163. };
  164. };