tegra30.dtsi 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574
  1. /include/ "skeleton.dtsi"
  2. / {
  3. compatible = "nvidia,tegra30";
  4. interrupt-parent = <&intc>;
  5. aliases {
  6. serial0 = &uarta;
  7. serial1 = &uartb;
  8. serial2 = &uartc;
  9. serial3 = &uartd;
  10. serial4 = &uarte;
  11. };
  12. host1x {
  13. compatible = "nvidia,tegra30-host1x", "simple-bus";
  14. reg = <0x50000000 0x00024000>;
  15. interrupts = <0 65 0x04 /* mpcore syncpt */
  16. 0 67 0x04>; /* mpcore general */
  17. clocks = <&tegra_car 28>;
  18. #address-cells = <1>;
  19. #size-cells = <1>;
  20. ranges = <0x54000000 0x54000000 0x04000000>;
  21. mpe {
  22. compatible = "nvidia,tegra30-mpe";
  23. reg = <0x54040000 0x00040000>;
  24. interrupts = <0 68 0x04>;
  25. clocks = <&tegra_car 60>;
  26. };
  27. vi {
  28. compatible = "nvidia,tegra30-vi";
  29. reg = <0x54080000 0x00040000>;
  30. interrupts = <0 69 0x04>;
  31. clocks = <&tegra_car 164>;
  32. };
  33. epp {
  34. compatible = "nvidia,tegra30-epp";
  35. reg = <0x540c0000 0x00040000>;
  36. interrupts = <0 70 0x04>;
  37. clocks = <&tegra_car 19>;
  38. };
  39. isp {
  40. compatible = "nvidia,tegra30-isp";
  41. reg = <0x54100000 0x00040000>;
  42. interrupts = <0 71 0x04>;
  43. clocks = <&tegra_car 23>;
  44. };
  45. gr2d {
  46. compatible = "nvidia,tegra30-gr2d";
  47. reg = <0x54140000 0x00040000>;
  48. interrupts = <0 72 0x04>;
  49. clocks = <&tegra_car 21>;
  50. };
  51. gr3d {
  52. compatible = "nvidia,tegra30-gr3d";
  53. reg = <0x54180000 0x00040000>;
  54. clocks = <&tegra_car 24 &tegra_car 98>;
  55. clock-names = "3d", "3d2";
  56. };
  57. dc@54200000 {
  58. compatible = "nvidia,tegra30-dc";
  59. reg = <0x54200000 0x00040000>;
  60. interrupts = <0 73 0x04>;
  61. clocks = <&tegra_car 27>, <&tegra_car 179>;
  62. clock-names = "disp1", "parent";
  63. rgb {
  64. status = "disabled";
  65. };
  66. };
  67. dc@54240000 {
  68. compatible = "nvidia,tegra30-dc";
  69. reg = <0x54240000 0x00040000>;
  70. interrupts = <0 74 0x04>;
  71. clocks = <&tegra_car 26>, <&tegra_car 179>;
  72. clock-names = "disp2", "parent";
  73. rgb {
  74. status = "disabled";
  75. };
  76. };
  77. hdmi {
  78. compatible = "nvidia,tegra30-hdmi";
  79. reg = <0x54280000 0x00040000>;
  80. interrupts = <0 75 0x04>;
  81. clocks = <&tegra_car 51>, <&tegra_car 189>;
  82. clock-names = "hdmi", "parent";
  83. status = "disabled";
  84. };
  85. tvo {
  86. compatible = "nvidia,tegra30-tvo";
  87. reg = <0x542c0000 0x00040000>;
  88. interrupts = <0 76 0x04>;
  89. clocks = <&tegra_car 169>;
  90. status = "disabled";
  91. };
  92. dsi {
  93. compatible = "nvidia,tegra30-dsi";
  94. reg = <0x54300000 0x00040000>;
  95. clocks = <&tegra_car 48>;
  96. status = "disabled";
  97. };
  98. };
  99. timer@50004600 {
  100. compatible = "arm,cortex-a9-twd-timer";
  101. reg = <0x50040600 0x20>;
  102. interrupts = <1 13 0xf04>;
  103. };
  104. intc: interrupt-controller {
  105. compatible = "arm,cortex-a9-gic";
  106. reg = <0x50041000 0x1000
  107. 0x50040100 0x0100>;
  108. interrupt-controller;
  109. #interrupt-cells = <3>;
  110. };
  111. cache-controller {
  112. compatible = "arm,pl310-cache";
  113. reg = <0x50043000 0x1000>;
  114. arm,data-latency = <6 6 2>;
  115. arm,tag-latency = <5 5 2>;
  116. cache-unified;
  117. cache-level = <2>;
  118. };
  119. timer@60005000 {
  120. compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer";
  121. reg = <0x60005000 0x400>;
  122. interrupts = <0 0 0x04
  123. 0 1 0x04
  124. 0 41 0x04
  125. 0 42 0x04
  126. 0 121 0x04
  127. 0 122 0x04>;
  128. };
  129. tegra_car: clock {
  130. compatible = "nvidia,tegra30-car";
  131. reg = <0x60006000 0x1000>;
  132. #clock-cells = <1>;
  133. };
  134. apbdma: dma {
  135. compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
  136. reg = <0x6000a000 0x1400>;
  137. interrupts = <0 104 0x04
  138. 0 105 0x04
  139. 0 106 0x04
  140. 0 107 0x04
  141. 0 108 0x04
  142. 0 109 0x04
  143. 0 110 0x04
  144. 0 111 0x04
  145. 0 112 0x04
  146. 0 113 0x04
  147. 0 114 0x04
  148. 0 115 0x04
  149. 0 116 0x04
  150. 0 117 0x04
  151. 0 118 0x04
  152. 0 119 0x04
  153. 0 128 0x04
  154. 0 129 0x04
  155. 0 130 0x04
  156. 0 131 0x04
  157. 0 132 0x04
  158. 0 133 0x04
  159. 0 134 0x04
  160. 0 135 0x04
  161. 0 136 0x04
  162. 0 137 0x04
  163. 0 138 0x04
  164. 0 139 0x04
  165. 0 140 0x04
  166. 0 141 0x04
  167. 0 142 0x04
  168. 0 143 0x04>;
  169. clocks = <&tegra_car 34>;
  170. };
  171. ahb: ahb {
  172. compatible = "nvidia,tegra30-ahb";
  173. reg = <0x6000c004 0x14c>; /* AHB Arbitration + Gizmo Controller */
  174. };
  175. gpio: gpio {
  176. compatible = "nvidia,tegra30-gpio";
  177. reg = <0x6000d000 0x1000>;
  178. interrupts = <0 32 0x04
  179. 0 33 0x04
  180. 0 34 0x04
  181. 0 35 0x04
  182. 0 55 0x04
  183. 0 87 0x04
  184. 0 89 0x04
  185. 0 125 0x04>;
  186. #gpio-cells = <2>;
  187. gpio-controller;
  188. #interrupt-cells = <2>;
  189. interrupt-controller;
  190. };
  191. pinmux: pinmux {
  192. compatible = "nvidia,tegra30-pinmux";
  193. reg = <0x70000868 0xd4 /* Pad control registers */
  194. 0x70003000 0x3e4>; /* Mux registers */
  195. };
  196. /*
  197. * There are two serial driver i.e. 8250 based simple serial
  198. * driver and APB DMA based serial driver for higher baudrate
  199. * and performace. To enable the 8250 based driver, the compatible
  200. * is "nvidia,tegra30-uart", "nvidia,tegra20-uart" and to enable
  201. * the APB DMA based serial driver, the comptible is
  202. * "nvidia,tegra30-hsuart", "nvidia,tegra20-hsuart".
  203. */
  204. uarta: serial@70006000 {
  205. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  206. reg = <0x70006000 0x40>;
  207. reg-shift = <2>;
  208. interrupts = <0 36 0x04>;
  209. nvidia,dma-request-selector = <&apbdma 8>;
  210. clocks = <&tegra_car 6>;
  211. status = "disabled";
  212. };
  213. uartb: serial@70006040 {
  214. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  215. reg = <0x70006040 0x40>;
  216. reg-shift = <2>;
  217. interrupts = <0 37 0x04>;
  218. nvidia,dma-request-selector = <&apbdma 9>;
  219. clocks = <&tegra_car 160>;
  220. status = "disabled";
  221. };
  222. uartc: serial@70006200 {
  223. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  224. reg = <0x70006200 0x100>;
  225. reg-shift = <2>;
  226. interrupts = <0 46 0x04>;
  227. nvidia,dma-request-selector = <&apbdma 10>;
  228. clocks = <&tegra_car 55>;
  229. status = "disabled";
  230. };
  231. uartd: serial@70006300 {
  232. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  233. reg = <0x70006300 0x100>;
  234. reg-shift = <2>;
  235. interrupts = <0 90 0x04>;
  236. nvidia,dma-request-selector = <&apbdma 19>;
  237. clocks = <&tegra_car 65>;
  238. status = "disabled";
  239. };
  240. uarte: serial@70006400 {
  241. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  242. reg = <0x70006400 0x100>;
  243. reg-shift = <2>;
  244. interrupts = <0 91 0x04>;
  245. nvidia,dma-request-selector = <&apbdma 20>;
  246. clocks = <&tegra_car 66>;
  247. status = "disabled";
  248. };
  249. pwm: pwm {
  250. compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm";
  251. reg = <0x7000a000 0x100>;
  252. #pwm-cells = <2>;
  253. clocks = <&tegra_car 17>;
  254. };
  255. rtc {
  256. compatible = "nvidia,tegra30-rtc", "nvidia,tegra20-rtc";
  257. reg = <0x7000e000 0x100>;
  258. interrupts = <0 2 0x04>;
  259. };
  260. i2c@7000c000 {
  261. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  262. reg = <0x7000c000 0x100>;
  263. interrupts = <0 38 0x04>;
  264. #address-cells = <1>;
  265. #size-cells = <0>;
  266. clocks = <&tegra_car 12>, <&tegra_car 182>;
  267. clock-names = "div-clk", "fast-clk";
  268. status = "disabled";
  269. };
  270. i2c@7000c400 {
  271. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  272. reg = <0x7000c400 0x100>;
  273. interrupts = <0 84 0x04>;
  274. #address-cells = <1>;
  275. #size-cells = <0>;
  276. clocks = <&tegra_car 54>, <&tegra_car 182>;
  277. clock-names = "div-clk", "fast-clk";
  278. status = "disabled";
  279. };
  280. i2c@7000c500 {
  281. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  282. reg = <0x7000c500 0x100>;
  283. interrupts = <0 92 0x04>;
  284. #address-cells = <1>;
  285. #size-cells = <0>;
  286. clocks = <&tegra_car 67>, <&tegra_car 182>;
  287. clock-names = "div-clk", "fast-clk";
  288. status = "disabled";
  289. };
  290. i2c@7000c700 {
  291. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  292. reg = <0x7000c700 0x100>;
  293. interrupts = <0 120 0x04>;
  294. #address-cells = <1>;
  295. #size-cells = <0>;
  296. clocks = <&tegra_car 103>, <&tegra_car 182>;
  297. clock-names = "div-clk", "fast-clk";
  298. status = "disabled";
  299. };
  300. i2c@7000d000 {
  301. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  302. reg = <0x7000d000 0x100>;
  303. interrupts = <0 53 0x04>;
  304. #address-cells = <1>;
  305. #size-cells = <0>;
  306. clocks = <&tegra_car 47>, <&tegra_car 182>;
  307. clock-names = "div-clk", "fast-clk";
  308. status = "disabled";
  309. };
  310. spi@7000d400 {
  311. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  312. reg = <0x7000d400 0x200>;
  313. interrupts = <0 59 0x04>;
  314. nvidia,dma-request-selector = <&apbdma 15>;
  315. #address-cells = <1>;
  316. #size-cells = <0>;
  317. clocks = <&tegra_car 41>;
  318. status = "disabled";
  319. };
  320. spi@7000d600 {
  321. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  322. reg = <0x7000d600 0x200>;
  323. interrupts = <0 82 0x04>;
  324. nvidia,dma-request-selector = <&apbdma 16>;
  325. #address-cells = <1>;
  326. #size-cells = <0>;
  327. clocks = <&tegra_car 44>;
  328. status = "disabled";
  329. };
  330. spi@7000d800 {
  331. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  332. reg = <0x7000d480 0x200>;
  333. interrupts = <0 83 0x04>;
  334. nvidia,dma-request-selector = <&apbdma 17>;
  335. #address-cells = <1>;
  336. #size-cells = <0>;
  337. clocks = <&tegra_car 46>;
  338. status = "disabled";
  339. };
  340. spi@7000da00 {
  341. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  342. reg = <0x7000da00 0x200>;
  343. interrupts = <0 93 0x04>;
  344. nvidia,dma-request-selector = <&apbdma 18>;
  345. #address-cells = <1>;
  346. #size-cells = <0>;
  347. clocks = <&tegra_car 68>;
  348. status = "disabled";
  349. };
  350. spi@7000dc00 {
  351. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  352. reg = <0x7000dc00 0x200>;
  353. interrupts = <0 94 0x04>;
  354. nvidia,dma-request-selector = <&apbdma 27>;
  355. #address-cells = <1>;
  356. #size-cells = <0>;
  357. clocks = <&tegra_car 104>;
  358. status = "disabled";
  359. };
  360. spi@7000de00 {
  361. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  362. reg = <0x7000de00 0x200>;
  363. interrupts = <0 79 0x04>;
  364. nvidia,dma-request-selector = <&apbdma 28>;
  365. #address-cells = <1>;
  366. #size-cells = <0>;
  367. clocks = <&tegra_car 105>;
  368. status = "disabled";
  369. };
  370. kbc {
  371. compatible = "nvidia,tegra30-kbc", "nvidia,tegra20-kbc";
  372. reg = <0x7000e200 0x100>;
  373. interrupts = <0 85 0x04>;
  374. clocks = <&tegra_car 36>;
  375. status = "disabled";
  376. };
  377. pmc {
  378. compatible = "nvidia,tegra20-pmc", "nvidia,tegra30-pmc";
  379. reg = <0x7000e400 0x400>;
  380. };
  381. memory-controller {
  382. compatible = "nvidia,tegra30-mc";
  383. reg = <0x7000f000 0x010
  384. 0x7000f03c 0x1b4
  385. 0x7000f200 0x028
  386. 0x7000f284 0x17c>;
  387. interrupts = <0 77 0x04>;
  388. };
  389. iommu {
  390. compatible = "nvidia,tegra30-smmu";
  391. reg = <0x7000f010 0x02c
  392. 0x7000f1f0 0x010
  393. 0x7000f228 0x05c>;
  394. nvidia,#asids = <4>; /* # of ASIDs */
  395. dma-window = <0 0x40000000>; /* IOVA start & length */
  396. nvidia,ahb = <&ahb>;
  397. };
  398. ahub {
  399. compatible = "nvidia,tegra30-ahub";
  400. reg = <0x70080000 0x200
  401. 0x70080200 0x100>;
  402. interrupts = <0 103 0x04>;
  403. nvidia,dma-request-selector = <&apbdma 1>;
  404. clocks = <&tegra_car 106>, <&tegra_car 107>, <&tegra_car 30>,
  405. <&tegra_car 11>, <&tegra_car 18>, <&tegra_car 101>,
  406. <&tegra_car 102>, <&tegra_car 108>, <&tegra_car 109>,
  407. <&tegra_car 110>, <&tegra_car 162>;
  408. clock-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
  409. "i2s3", "i2s4", "dam0", "dam1", "dam2",
  410. "spdif_in";
  411. ranges;
  412. #address-cells = <1>;
  413. #size-cells = <1>;
  414. tegra_i2s0: i2s@70080300 {
  415. compatible = "nvidia,tegra30-i2s";
  416. reg = <0x70080300 0x100>;
  417. nvidia,ahub-cif-ids = <4 4>;
  418. clocks = <&tegra_car 30>;
  419. status = "disabled";
  420. };
  421. tegra_i2s1: i2s@70080400 {
  422. compatible = "nvidia,tegra30-i2s";
  423. reg = <0x70080400 0x100>;
  424. nvidia,ahub-cif-ids = <5 5>;
  425. clocks = <&tegra_car 11>;
  426. status = "disabled";
  427. };
  428. tegra_i2s2: i2s@70080500 {
  429. compatible = "nvidia,tegra30-i2s";
  430. reg = <0x70080500 0x100>;
  431. nvidia,ahub-cif-ids = <6 6>;
  432. clocks = <&tegra_car 18>;
  433. status = "disabled";
  434. };
  435. tegra_i2s3: i2s@70080600 {
  436. compatible = "nvidia,tegra30-i2s";
  437. reg = <0x70080600 0x100>;
  438. nvidia,ahub-cif-ids = <7 7>;
  439. clocks = <&tegra_car 101>;
  440. status = "disabled";
  441. };
  442. tegra_i2s4: i2s@70080700 {
  443. compatible = "nvidia,tegra30-i2s";
  444. reg = <0x70080700 0x100>;
  445. nvidia,ahub-cif-ids = <8 8>;
  446. clocks = <&tegra_car 102>;
  447. status = "disabled";
  448. };
  449. };
  450. sdhci@78000000 {
  451. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  452. reg = <0x78000000 0x200>;
  453. interrupts = <0 14 0x04>;
  454. clocks = <&tegra_car 14>;
  455. status = "disabled";
  456. };
  457. sdhci@78000200 {
  458. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  459. reg = <0x78000200 0x200>;
  460. interrupts = <0 15 0x04>;
  461. clocks = <&tegra_car 9>;
  462. status = "disabled";
  463. };
  464. sdhci@78000400 {
  465. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  466. reg = <0x78000400 0x200>;
  467. interrupts = <0 19 0x04>;
  468. clocks = <&tegra_car 69>;
  469. status = "disabled";
  470. };
  471. sdhci@78000600 {
  472. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  473. reg = <0x78000600 0x200>;
  474. interrupts = <0 31 0x04>;
  475. clocks = <&tegra_car 15>;
  476. status = "disabled";
  477. };
  478. cpus {
  479. #address-cells = <1>;
  480. #size-cells = <0>;
  481. cpu@0 {
  482. device_type = "cpu";
  483. compatible = "arm,cortex-a9";
  484. reg = <0>;
  485. };
  486. cpu@1 {
  487. device_type = "cpu";
  488. compatible = "arm,cortex-a9";
  489. reg = <1>;
  490. };
  491. cpu@2 {
  492. device_type = "cpu";
  493. compatible = "arm,cortex-a9";
  494. reg = <2>;
  495. };
  496. cpu@3 {
  497. device_type = "cpu";
  498. compatible = "arm,cortex-a9";
  499. reg = <3>;
  500. };
  501. };
  502. pmu {
  503. compatible = "arm,cortex-a9-pmu";
  504. interrupts = <0 144 0x04
  505. 0 145 0x04
  506. 0 146 0x04
  507. 0 147 0x04>;
  508. };
  509. };