devices-da8xx.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972
  1. /*
  2. * DA8XX/OMAP L1XX platform device data
  3. *
  4. * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
  5. * Derived from code that was:
  6. * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/ahci_platform.h>
  18. #include <linux/clk.h>
  19. #include <mach/cputype.h>
  20. #include <mach/common.h>
  21. #include <mach/time.h>
  22. #include <mach/da8xx.h>
  23. #include <mach/cpuidle.h>
  24. #include "clock.h"
  25. #define DA8XX_TPCC_BASE 0x01c00000
  26. #define DA8XX_TPTC0_BASE 0x01c08000
  27. #define DA8XX_TPTC1_BASE 0x01c08400
  28. #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
  29. #define DA8XX_I2C0_BASE 0x01c22000
  30. #define DA8XX_RTC_BASE 0x01c23000
  31. #define DA8XX_MMCSD0_BASE 0x01c40000
  32. #define DA8XX_SPI0_BASE 0x01c41000
  33. #define DA830_SPI1_BASE 0x01e12000
  34. #define DA8XX_LCD_CNTRL_BASE 0x01e13000
  35. #define DA850_SATA_BASE 0x01e18000
  36. #define DA850_MMCSD1_BASE 0x01e1b000
  37. #define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
  38. #define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
  39. #define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
  40. #define DA8XX_EMAC_MDIO_BASE 0x01e24000
  41. #define DA8XX_I2C1_BASE 0x01e28000
  42. #define DA850_TPCC1_BASE 0x01e30000
  43. #define DA850_TPTC2_BASE 0x01e38000
  44. #define DA850_SPI1_BASE 0x01f0e000
  45. #define DA8XX_DDR2_CTL_BASE 0xb0000000
  46. #define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
  47. #define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
  48. #define DA8XX_EMAC_RAM_OFFSET 0x0000
  49. #define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
  50. #define DA8XX_DMA_SPI0_RX EDMA_CTLR_CHAN(0, 14)
  51. #define DA8XX_DMA_SPI0_TX EDMA_CTLR_CHAN(0, 15)
  52. #define DA8XX_DMA_MMCSD0_RX EDMA_CTLR_CHAN(0, 16)
  53. #define DA8XX_DMA_MMCSD0_TX EDMA_CTLR_CHAN(0, 17)
  54. #define DA8XX_DMA_SPI1_RX EDMA_CTLR_CHAN(0, 18)
  55. #define DA8XX_DMA_SPI1_TX EDMA_CTLR_CHAN(0, 19)
  56. #define DA850_DMA_MMCSD1_RX EDMA_CTLR_CHAN(1, 28)
  57. #define DA850_DMA_MMCSD1_TX EDMA_CTLR_CHAN(1, 29)
  58. void __iomem *da8xx_syscfg0_base;
  59. void __iomem *da8xx_syscfg1_base;
  60. static struct plat_serial8250_port da8xx_serial_pdata[] = {
  61. {
  62. .mapbase = DA8XX_UART0_BASE,
  63. .irq = IRQ_DA8XX_UARTINT0,
  64. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  65. UPF_IOREMAP,
  66. .iotype = UPIO_MEM,
  67. .regshift = 2,
  68. },
  69. {
  70. .mapbase = DA8XX_UART1_BASE,
  71. .irq = IRQ_DA8XX_UARTINT1,
  72. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  73. UPF_IOREMAP,
  74. .iotype = UPIO_MEM,
  75. .regshift = 2,
  76. },
  77. {
  78. .mapbase = DA8XX_UART2_BASE,
  79. .irq = IRQ_DA8XX_UARTINT2,
  80. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  81. UPF_IOREMAP,
  82. .iotype = UPIO_MEM,
  83. .regshift = 2,
  84. },
  85. {
  86. .flags = 0,
  87. },
  88. };
  89. struct platform_device da8xx_serial_device = {
  90. .name = "serial8250",
  91. .id = PLAT8250_DEV_PLATFORM,
  92. .dev = {
  93. .platform_data = da8xx_serial_pdata,
  94. },
  95. };
  96. static const s8 da8xx_queue_tc_mapping[][2] = {
  97. /* {event queue no, TC no} */
  98. {0, 0},
  99. {1, 1},
  100. {-1, -1}
  101. };
  102. static const s8 da8xx_queue_priority_mapping[][2] = {
  103. /* {event queue no, Priority} */
  104. {0, 3},
  105. {1, 7},
  106. {-1, -1}
  107. };
  108. static const s8 da850_queue_tc_mapping[][2] = {
  109. /* {event queue no, TC no} */
  110. {0, 0},
  111. {-1, -1}
  112. };
  113. static const s8 da850_queue_priority_mapping[][2] = {
  114. /* {event queue no, Priority} */
  115. {0, 3},
  116. {-1, -1}
  117. };
  118. static struct edma_soc_info da830_edma_cc0_info = {
  119. .n_channel = 32,
  120. .n_region = 4,
  121. .n_slot = 128,
  122. .n_tc = 2,
  123. .n_cc = 1,
  124. .queue_tc_mapping = da8xx_queue_tc_mapping,
  125. .queue_priority_mapping = da8xx_queue_priority_mapping,
  126. .default_queue = EVENTQ_1,
  127. };
  128. static struct edma_soc_info *da830_edma_info[EDMA_MAX_CC] = {
  129. &da830_edma_cc0_info,
  130. };
  131. static struct edma_soc_info da850_edma_cc_info[] = {
  132. {
  133. .n_channel = 32,
  134. .n_region = 4,
  135. .n_slot = 128,
  136. .n_tc = 2,
  137. .n_cc = 1,
  138. .queue_tc_mapping = da8xx_queue_tc_mapping,
  139. .queue_priority_mapping = da8xx_queue_priority_mapping,
  140. .default_queue = EVENTQ_1,
  141. },
  142. {
  143. .n_channel = 32,
  144. .n_region = 4,
  145. .n_slot = 128,
  146. .n_tc = 1,
  147. .n_cc = 1,
  148. .queue_tc_mapping = da850_queue_tc_mapping,
  149. .queue_priority_mapping = da850_queue_priority_mapping,
  150. .default_queue = EVENTQ_0,
  151. },
  152. };
  153. static struct edma_soc_info *da850_edma_info[EDMA_MAX_CC] = {
  154. &da850_edma_cc_info[0],
  155. &da850_edma_cc_info[1],
  156. };
  157. static struct resource da830_edma_resources[] = {
  158. {
  159. .name = "edma_cc0",
  160. .start = DA8XX_TPCC_BASE,
  161. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  162. .flags = IORESOURCE_MEM,
  163. },
  164. {
  165. .name = "edma_tc0",
  166. .start = DA8XX_TPTC0_BASE,
  167. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  168. .flags = IORESOURCE_MEM,
  169. },
  170. {
  171. .name = "edma_tc1",
  172. .start = DA8XX_TPTC1_BASE,
  173. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  174. .flags = IORESOURCE_MEM,
  175. },
  176. {
  177. .name = "edma0",
  178. .start = IRQ_DA8XX_CCINT0,
  179. .flags = IORESOURCE_IRQ,
  180. },
  181. {
  182. .name = "edma0_err",
  183. .start = IRQ_DA8XX_CCERRINT,
  184. .flags = IORESOURCE_IRQ,
  185. },
  186. };
  187. static struct resource da850_edma_resources[] = {
  188. {
  189. .name = "edma_cc0",
  190. .start = DA8XX_TPCC_BASE,
  191. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  192. .flags = IORESOURCE_MEM,
  193. },
  194. {
  195. .name = "edma_tc0",
  196. .start = DA8XX_TPTC0_BASE,
  197. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  198. .flags = IORESOURCE_MEM,
  199. },
  200. {
  201. .name = "edma_tc1",
  202. .start = DA8XX_TPTC1_BASE,
  203. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  204. .flags = IORESOURCE_MEM,
  205. },
  206. {
  207. .name = "edma_cc1",
  208. .start = DA850_TPCC1_BASE,
  209. .end = DA850_TPCC1_BASE + SZ_32K - 1,
  210. .flags = IORESOURCE_MEM,
  211. },
  212. {
  213. .name = "edma_tc2",
  214. .start = DA850_TPTC2_BASE,
  215. .end = DA850_TPTC2_BASE + SZ_1K - 1,
  216. .flags = IORESOURCE_MEM,
  217. },
  218. {
  219. .name = "edma0",
  220. .start = IRQ_DA8XX_CCINT0,
  221. .flags = IORESOURCE_IRQ,
  222. },
  223. {
  224. .name = "edma0_err",
  225. .start = IRQ_DA8XX_CCERRINT,
  226. .flags = IORESOURCE_IRQ,
  227. },
  228. {
  229. .name = "edma1",
  230. .start = IRQ_DA850_CCINT1,
  231. .flags = IORESOURCE_IRQ,
  232. },
  233. {
  234. .name = "edma1_err",
  235. .start = IRQ_DA850_CCERRINT1,
  236. .flags = IORESOURCE_IRQ,
  237. },
  238. };
  239. static struct platform_device da830_edma_device = {
  240. .name = "edma",
  241. .id = -1,
  242. .dev = {
  243. .platform_data = da830_edma_info,
  244. },
  245. .num_resources = ARRAY_SIZE(da830_edma_resources),
  246. .resource = da830_edma_resources,
  247. };
  248. static struct platform_device da850_edma_device = {
  249. .name = "edma",
  250. .id = -1,
  251. .dev = {
  252. .platform_data = da850_edma_info,
  253. },
  254. .num_resources = ARRAY_SIZE(da850_edma_resources),
  255. .resource = da850_edma_resources,
  256. };
  257. int __init da830_register_edma(struct edma_rsv_info *rsv)
  258. {
  259. da830_edma_cc0_info.rsv = rsv;
  260. return platform_device_register(&da830_edma_device);
  261. }
  262. int __init da850_register_edma(struct edma_rsv_info *rsv[2])
  263. {
  264. if (rsv) {
  265. da850_edma_cc_info[0].rsv = rsv[0];
  266. da850_edma_cc_info[1].rsv = rsv[1];
  267. }
  268. return platform_device_register(&da850_edma_device);
  269. }
  270. static struct resource da8xx_i2c_resources0[] = {
  271. {
  272. .start = DA8XX_I2C0_BASE,
  273. .end = DA8XX_I2C0_BASE + SZ_4K - 1,
  274. .flags = IORESOURCE_MEM,
  275. },
  276. {
  277. .start = IRQ_DA8XX_I2CINT0,
  278. .end = IRQ_DA8XX_I2CINT0,
  279. .flags = IORESOURCE_IRQ,
  280. },
  281. };
  282. static struct platform_device da8xx_i2c_device0 = {
  283. .name = "i2c_davinci",
  284. .id = 1,
  285. .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
  286. .resource = da8xx_i2c_resources0,
  287. };
  288. static struct resource da8xx_i2c_resources1[] = {
  289. {
  290. .start = DA8XX_I2C1_BASE,
  291. .end = DA8XX_I2C1_BASE + SZ_4K - 1,
  292. .flags = IORESOURCE_MEM,
  293. },
  294. {
  295. .start = IRQ_DA8XX_I2CINT1,
  296. .end = IRQ_DA8XX_I2CINT1,
  297. .flags = IORESOURCE_IRQ,
  298. },
  299. };
  300. static struct platform_device da8xx_i2c_device1 = {
  301. .name = "i2c_davinci",
  302. .id = 2,
  303. .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
  304. .resource = da8xx_i2c_resources1,
  305. };
  306. int __init da8xx_register_i2c(int instance,
  307. struct davinci_i2c_platform_data *pdata)
  308. {
  309. struct platform_device *pdev;
  310. if (instance == 0)
  311. pdev = &da8xx_i2c_device0;
  312. else if (instance == 1)
  313. pdev = &da8xx_i2c_device1;
  314. else
  315. return -EINVAL;
  316. pdev->dev.platform_data = pdata;
  317. return platform_device_register(pdev);
  318. }
  319. static struct resource da8xx_watchdog_resources[] = {
  320. {
  321. .start = DA8XX_WDOG_BASE,
  322. .end = DA8XX_WDOG_BASE + SZ_4K - 1,
  323. .flags = IORESOURCE_MEM,
  324. },
  325. };
  326. struct platform_device da8xx_wdt_device = {
  327. .name = "watchdog",
  328. .id = -1,
  329. .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
  330. .resource = da8xx_watchdog_resources,
  331. };
  332. void da8xx_restart(char mode, const char *cmd)
  333. {
  334. davinci_watchdog_reset(&da8xx_wdt_device);
  335. }
  336. int __init da8xx_register_watchdog(void)
  337. {
  338. return platform_device_register(&da8xx_wdt_device);
  339. }
  340. static struct resource da8xx_emac_resources[] = {
  341. {
  342. .start = DA8XX_EMAC_CPPI_PORT_BASE,
  343. .end = DA8XX_EMAC_CPPI_PORT_BASE + SZ_16K - 1,
  344. .flags = IORESOURCE_MEM,
  345. },
  346. {
  347. .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  348. .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  349. .flags = IORESOURCE_IRQ,
  350. },
  351. {
  352. .start = IRQ_DA8XX_C0_RX_PULSE,
  353. .end = IRQ_DA8XX_C0_RX_PULSE,
  354. .flags = IORESOURCE_IRQ,
  355. },
  356. {
  357. .start = IRQ_DA8XX_C0_TX_PULSE,
  358. .end = IRQ_DA8XX_C0_TX_PULSE,
  359. .flags = IORESOURCE_IRQ,
  360. },
  361. {
  362. .start = IRQ_DA8XX_C0_MISC_PULSE,
  363. .end = IRQ_DA8XX_C0_MISC_PULSE,
  364. .flags = IORESOURCE_IRQ,
  365. },
  366. };
  367. struct emac_platform_data da8xx_emac_pdata = {
  368. .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
  369. .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
  370. .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
  371. .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
  372. .version = EMAC_VERSION_2,
  373. };
  374. static struct platform_device da8xx_emac_device = {
  375. .name = "davinci_emac",
  376. .id = 1,
  377. .dev = {
  378. .platform_data = &da8xx_emac_pdata,
  379. },
  380. .num_resources = ARRAY_SIZE(da8xx_emac_resources),
  381. .resource = da8xx_emac_resources,
  382. };
  383. static struct resource da8xx_mdio_resources[] = {
  384. {
  385. .start = DA8XX_EMAC_MDIO_BASE,
  386. .end = DA8XX_EMAC_MDIO_BASE + SZ_4K - 1,
  387. .flags = IORESOURCE_MEM,
  388. },
  389. };
  390. static struct platform_device da8xx_mdio_device = {
  391. .name = "davinci_mdio",
  392. .id = 0,
  393. .num_resources = ARRAY_SIZE(da8xx_mdio_resources),
  394. .resource = da8xx_mdio_resources,
  395. };
  396. int __init da8xx_register_emac(void)
  397. {
  398. int ret;
  399. ret = platform_device_register(&da8xx_mdio_device);
  400. if (ret < 0)
  401. return ret;
  402. ret = platform_device_register(&da8xx_emac_device);
  403. if (ret < 0)
  404. return ret;
  405. ret = clk_add_alias(NULL, dev_name(&da8xx_mdio_device.dev),
  406. NULL, &da8xx_emac_device.dev);
  407. return ret;
  408. }
  409. static struct resource da830_mcasp1_resources[] = {
  410. {
  411. .name = "mcasp1",
  412. .start = DAVINCI_DA830_MCASP1_REG_BASE,
  413. .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
  414. .flags = IORESOURCE_MEM,
  415. },
  416. /* TX event */
  417. {
  418. .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  419. .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  420. .flags = IORESOURCE_DMA,
  421. },
  422. /* RX event */
  423. {
  424. .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
  425. .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
  426. .flags = IORESOURCE_DMA,
  427. },
  428. };
  429. static struct platform_device da830_mcasp1_device = {
  430. .name = "davinci-mcasp",
  431. .id = 1,
  432. .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
  433. .resource = da830_mcasp1_resources,
  434. };
  435. static struct resource da850_mcasp_resources[] = {
  436. {
  437. .name = "mcasp",
  438. .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
  439. .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
  440. .flags = IORESOURCE_MEM,
  441. },
  442. /* TX event */
  443. {
  444. .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  445. .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  446. .flags = IORESOURCE_DMA,
  447. },
  448. /* RX event */
  449. {
  450. .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  451. .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  452. .flags = IORESOURCE_DMA,
  453. },
  454. };
  455. static struct platform_device da850_mcasp_device = {
  456. .name = "davinci-mcasp",
  457. .id = 0,
  458. .num_resources = ARRAY_SIZE(da850_mcasp_resources),
  459. .resource = da850_mcasp_resources,
  460. };
  461. void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
  462. {
  463. /* DA830/OMAP-L137 has 3 instances of McASP */
  464. if (cpu_is_davinci_da830() && id == 1) {
  465. da830_mcasp1_device.dev.platform_data = pdata;
  466. platform_device_register(&da830_mcasp1_device);
  467. } else if (cpu_is_davinci_da850()) {
  468. da850_mcasp_device.dev.platform_data = pdata;
  469. platform_device_register(&da850_mcasp_device);
  470. }
  471. }
  472. static const struct display_panel disp_panel = {
  473. QVGA,
  474. 16,
  475. 16,
  476. COLOR_ACTIVE,
  477. };
  478. static struct lcd_ctrl_config lcd_cfg = {
  479. &disp_panel,
  480. .ac_bias = 255,
  481. .ac_bias_intrpt = 0,
  482. .dma_burst_sz = 16,
  483. .bpp = 16,
  484. .fdd = 255,
  485. .tft_alt_mode = 0,
  486. .stn_565_mode = 0,
  487. .mono_8bit_mode = 0,
  488. .invert_line_clock = 1,
  489. .invert_frm_clock = 1,
  490. .sync_edge = 0,
  491. .sync_ctrl = 1,
  492. .raster_order = 0,
  493. .fifo_th = 6,
  494. };
  495. struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
  496. .manu_name = "sharp",
  497. .controller_data = &lcd_cfg,
  498. .type = "Sharp_LCD035Q3DG01",
  499. };
  500. struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
  501. .manu_name = "sharp",
  502. .controller_data = &lcd_cfg,
  503. .type = "Sharp_LK043T1DG01",
  504. };
  505. static struct resource da8xx_lcdc_resources[] = {
  506. [0] = { /* registers */
  507. .start = DA8XX_LCD_CNTRL_BASE,
  508. .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
  509. .flags = IORESOURCE_MEM,
  510. },
  511. [1] = { /* interrupt */
  512. .start = IRQ_DA8XX_LCDINT,
  513. .end = IRQ_DA8XX_LCDINT,
  514. .flags = IORESOURCE_IRQ,
  515. },
  516. };
  517. static struct platform_device da8xx_lcdc_device = {
  518. .name = "da8xx_lcdc",
  519. .id = 0,
  520. .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
  521. .resource = da8xx_lcdc_resources,
  522. };
  523. int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
  524. {
  525. da8xx_lcdc_device.dev.platform_data = pdata;
  526. return platform_device_register(&da8xx_lcdc_device);
  527. }
  528. static struct resource da8xx_mmcsd0_resources[] = {
  529. { /* registers */
  530. .start = DA8XX_MMCSD0_BASE,
  531. .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
  532. .flags = IORESOURCE_MEM,
  533. },
  534. { /* interrupt */
  535. .start = IRQ_DA8XX_MMCSDINT0,
  536. .end = IRQ_DA8XX_MMCSDINT0,
  537. .flags = IORESOURCE_IRQ,
  538. },
  539. { /* DMA RX */
  540. .start = DA8XX_DMA_MMCSD0_RX,
  541. .end = DA8XX_DMA_MMCSD0_RX,
  542. .flags = IORESOURCE_DMA,
  543. },
  544. { /* DMA TX */
  545. .start = DA8XX_DMA_MMCSD0_TX,
  546. .end = DA8XX_DMA_MMCSD0_TX,
  547. .flags = IORESOURCE_DMA,
  548. },
  549. };
  550. static struct platform_device da8xx_mmcsd0_device = {
  551. .name = "davinci_mmc",
  552. .id = 0,
  553. .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
  554. .resource = da8xx_mmcsd0_resources,
  555. };
  556. int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
  557. {
  558. da8xx_mmcsd0_device.dev.platform_data = config;
  559. return platform_device_register(&da8xx_mmcsd0_device);
  560. }
  561. #ifdef CONFIG_ARCH_DAVINCI_DA850
  562. static struct resource da850_mmcsd1_resources[] = {
  563. { /* registers */
  564. .start = DA850_MMCSD1_BASE,
  565. .end = DA850_MMCSD1_BASE + SZ_4K - 1,
  566. .flags = IORESOURCE_MEM,
  567. },
  568. { /* interrupt */
  569. .start = IRQ_DA850_MMCSDINT0_1,
  570. .end = IRQ_DA850_MMCSDINT0_1,
  571. .flags = IORESOURCE_IRQ,
  572. },
  573. { /* DMA RX */
  574. .start = DA850_DMA_MMCSD1_RX,
  575. .end = DA850_DMA_MMCSD1_RX,
  576. .flags = IORESOURCE_DMA,
  577. },
  578. { /* DMA TX */
  579. .start = DA850_DMA_MMCSD1_TX,
  580. .end = DA850_DMA_MMCSD1_TX,
  581. .flags = IORESOURCE_DMA,
  582. },
  583. };
  584. static struct platform_device da850_mmcsd1_device = {
  585. .name = "davinci_mmc",
  586. .id = 1,
  587. .num_resources = ARRAY_SIZE(da850_mmcsd1_resources),
  588. .resource = da850_mmcsd1_resources,
  589. };
  590. int __init da850_register_mmcsd1(struct davinci_mmc_config *config)
  591. {
  592. da850_mmcsd1_device.dev.platform_data = config;
  593. return platform_device_register(&da850_mmcsd1_device);
  594. }
  595. #endif
  596. static struct resource da8xx_rtc_resources[] = {
  597. {
  598. .start = DA8XX_RTC_BASE,
  599. .end = DA8XX_RTC_BASE + SZ_4K - 1,
  600. .flags = IORESOURCE_MEM,
  601. },
  602. { /* timer irq */
  603. .start = IRQ_DA8XX_RTC,
  604. .end = IRQ_DA8XX_RTC,
  605. .flags = IORESOURCE_IRQ,
  606. },
  607. { /* alarm irq */
  608. .start = IRQ_DA8XX_RTC,
  609. .end = IRQ_DA8XX_RTC,
  610. .flags = IORESOURCE_IRQ,
  611. },
  612. };
  613. static struct platform_device da8xx_rtc_device = {
  614. .name = "omap_rtc",
  615. .id = -1,
  616. .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
  617. .resource = da8xx_rtc_resources,
  618. };
  619. int da8xx_register_rtc(void)
  620. {
  621. int ret;
  622. void __iomem *base;
  623. base = ioremap(DA8XX_RTC_BASE, SZ_4K);
  624. if (WARN_ON(!base))
  625. return -ENOMEM;
  626. /* Unlock the rtc's registers */
  627. __raw_writel(0x83e70b13, base + 0x6c);
  628. __raw_writel(0x95a4f1e0, base + 0x70);
  629. iounmap(base);
  630. ret = platform_device_register(&da8xx_rtc_device);
  631. if (!ret)
  632. /* Atleast on DA850, RTC is a wakeup source */
  633. device_init_wakeup(&da8xx_rtc_device.dev, true);
  634. return ret;
  635. }
  636. static void __iomem *da8xx_ddr2_ctlr_base;
  637. void __iomem * __init da8xx_get_mem_ctlr(void)
  638. {
  639. if (da8xx_ddr2_ctlr_base)
  640. return da8xx_ddr2_ctlr_base;
  641. da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
  642. if (!da8xx_ddr2_ctlr_base)
  643. pr_warning("%s: Unable to map DDR2 controller", __func__);
  644. return da8xx_ddr2_ctlr_base;
  645. }
  646. static struct resource da8xx_cpuidle_resources[] = {
  647. {
  648. .start = DA8XX_DDR2_CTL_BASE,
  649. .end = DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
  650. .flags = IORESOURCE_MEM,
  651. },
  652. };
  653. /* DA8XX devices support DDR2 power down */
  654. static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
  655. .ddr2_pdown = 1,
  656. };
  657. static struct platform_device da8xx_cpuidle_device = {
  658. .name = "cpuidle-davinci",
  659. .num_resources = ARRAY_SIZE(da8xx_cpuidle_resources),
  660. .resource = da8xx_cpuidle_resources,
  661. .dev = {
  662. .platform_data = &da8xx_cpuidle_pdata,
  663. },
  664. };
  665. int __init da8xx_register_cpuidle(void)
  666. {
  667. da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
  668. return platform_device_register(&da8xx_cpuidle_device);
  669. }
  670. static struct resource da8xx_spi0_resources[] = {
  671. [0] = {
  672. .start = DA8XX_SPI0_BASE,
  673. .end = DA8XX_SPI0_BASE + SZ_4K - 1,
  674. .flags = IORESOURCE_MEM,
  675. },
  676. [1] = {
  677. .start = IRQ_DA8XX_SPINT0,
  678. .end = IRQ_DA8XX_SPINT0,
  679. .flags = IORESOURCE_IRQ,
  680. },
  681. [2] = {
  682. .start = DA8XX_DMA_SPI0_RX,
  683. .end = DA8XX_DMA_SPI0_RX,
  684. .flags = IORESOURCE_DMA,
  685. },
  686. [3] = {
  687. .start = DA8XX_DMA_SPI0_TX,
  688. .end = DA8XX_DMA_SPI0_TX,
  689. .flags = IORESOURCE_DMA,
  690. },
  691. };
  692. static struct resource da8xx_spi1_resources[] = {
  693. [0] = {
  694. .start = DA830_SPI1_BASE,
  695. .end = DA830_SPI1_BASE + SZ_4K - 1,
  696. .flags = IORESOURCE_MEM,
  697. },
  698. [1] = {
  699. .start = IRQ_DA8XX_SPINT1,
  700. .end = IRQ_DA8XX_SPINT1,
  701. .flags = IORESOURCE_IRQ,
  702. },
  703. [2] = {
  704. .start = DA8XX_DMA_SPI1_RX,
  705. .end = DA8XX_DMA_SPI1_RX,
  706. .flags = IORESOURCE_DMA,
  707. },
  708. [3] = {
  709. .start = DA8XX_DMA_SPI1_TX,
  710. .end = DA8XX_DMA_SPI1_TX,
  711. .flags = IORESOURCE_DMA,
  712. },
  713. };
  714. struct davinci_spi_platform_data da8xx_spi_pdata[] = {
  715. [0] = {
  716. .version = SPI_VERSION_2,
  717. .intr_line = 1,
  718. .dma_event_q = EVENTQ_0,
  719. },
  720. [1] = {
  721. .version = SPI_VERSION_2,
  722. .intr_line = 1,
  723. .dma_event_q = EVENTQ_0,
  724. },
  725. };
  726. static struct platform_device da8xx_spi_device[] = {
  727. [0] = {
  728. .name = "spi_davinci",
  729. .id = 0,
  730. .num_resources = ARRAY_SIZE(da8xx_spi0_resources),
  731. .resource = da8xx_spi0_resources,
  732. .dev = {
  733. .platform_data = &da8xx_spi_pdata[0],
  734. },
  735. },
  736. [1] = {
  737. .name = "spi_davinci",
  738. .id = 1,
  739. .num_resources = ARRAY_SIZE(da8xx_spi1_resources),
  740. .resource = da8xx_spi1_resources,
  741. .dev = {
  742. .platform_data = &da8xx_spi_pdata[1],
  743. },
  744. },
  745. };
  746. int __init da8xx_register_spi(int instance, const struct spi_board_info *info,
  747. unsigned len)
  748. {
  749. int ret;
  750. if (instance < 0 || instance > 1)
  751. return -EINVAL;
  752. ret = spi_register_board_info(info, len);
  753. if (ret)
  754. pr_warning("%s: failed to register board info for spi %d :"
  755. " %d\n", __func__, instance, ret);
  756. da8xx_spi_pdata[instance].num_chipselect = len;
  757. if (instance == 1 && cpu_is_davinci_da850()) {
  758. da8xx_spi1_resources[0].start = DA850_SPI1_BASE;
  759. da8xx_spi1_resources[0].end = DA850_SPI1_BASE + SZ_4K - 1;
  760. }
  761. return platform_device_register(&da8xx_spi_device[instance]);
  762. }
  763. #ifdef CONFIG_ARCH_DAVINCI_DA850
  764. static struct resource da850_sata_resources[] = {
  765. {
  766. .start = DA850_SATA_BASE,
  767. .end = DA850_SATA_BASE + 0x1fff,
  768. .flags = IORESOURCE_MEM,
  769. },
  770. {
  771. .start = IRQ_DA850_SATAINT,
  772. .flags = IORESOURCE_IRQ,
  773. },
  774. };
  775. /* SATA PHY Control Register offset from AHCI base */
  776. #define SATA_P0PHYCR_REG 0x178
  777. #define SATA_PHY_MPY(x) ((x) << 0)
  778. #define SATA_PHY_LOS(x) ((x) << 6)
  779. #define SATA_PHY_RXCDR(x) ((x) << 10)
  780. #define SATA_PHY_RXEQ(x) ((x) << 13)
  781. #define SATA_PHY_TXSWING(x) ((x) << 19)
  782. #define SATA_PHY_ENPLL(x) ((x) << 31)
  783. static struct clk *da850_sata_clk;
  784. static unsigned long da850_sata_refclkpn;
  785. /* Supported DA850 SATA crystal frequencies */
  786. #define KHZ_TO_HZ(freq) ((freq) * 1000)
  787. static unsigned long da850_sata_xtal[] = {
  788. KHZ_TO_HZ(300000),
  789. KHZ_TO_HZ(250000),
  790. 0, /* Reserved */
  791. KHZ_TO_HZ(187500),
  792. KHZ_TO_HZ(150000),
  793. KHZ_TO_HZ(125000),
  794. KHZ_TO_HZ(120000),
  795. KHZ_TO_HZ(100000),
  796. KHZ_TO_HZ(75000),
  797. KHZ_TO_HZ(60000),
  798. };
  799. static int da850_sata_init(struct device *dev, void __iomem *addr)
  800. {
  801. int i, ret;
  802. unsigned int val;
  803. da850_sata_clk = clk_get(dev, NULL);
  804. if (IS_ERR(da850_sata_clk))
  805. return PTR_ERR(da850_sata_clk);
  806. ret = clk_enable(da850_sata_clk);
  807. if (ret)
  808. goto err0;
  809. /* Enable SATA clock receiver */
  810. val = __raw_readl(DA8XX_SYSCFG1_VIRT(DA8XX_PWRDN_REG));
  811. val &= ~BIT(0);
  812. __raw_writel(val, DA8XX_SYSCFG1_VIRT(DA8XX_PWRDN_REG));
  813. /* Get the multiplier needed for 1.5GHz PLL output */
  814. for (i = 0; i < ARRAY_SIZE(da850_sata_xtal); i++)
  815. if (da850_sata_xtal[i] == da850_sata_refclkpn)
  816. break;
  817. if (i == ARRAY_SIZE(da850_sata_xtal)) {
  818. ret = -EINVAL;
  819. goto err1;
  820. }
  821. val = SATA_PHY_MPY(i + 1) |
  822. SATA_PHY_LOS(1) |
  823. SATA_PHY_RXCDR(4) |
  824. SATA_PHY_RXEQ(1) |
  825. SATA_PHY_TXSWING(3) |
  826. SATA_PHY_ENPLL(1);
  827. __raw_writel(val, addr + SATA_P0PHYCR_REG);
  828. return 0;
  829. err1:
  830. clk_disable(da850_sata_clk);
  831. err0:
  832. clk_put(da850_sata_clk);
  833. return ret;
  834. }
  835. static void da850_sata_exit(struct device *dev)
  836. {
  837. clk_disable(da850_sata_clk);
  838. clk_put(da850_sata_clk);
  839. }
  840. static struct ahci_platform_data da850_sata_pdata = {
  841. .init = da850_sata_init,
  842. .exit = da850_sata_exit,
  843. };
  844. static u64 da850_sata_dmamask = DMA_BIT_MASK(32);
  845. static struct platform_device da850_sata_device = {
  846. .name = "ahci",
  847. .id = -1,
  848. .dev = {
  849. .platform_data = &da850_sata_pdata,
  850. .dma_mask = &da850_sata_dmamask,
  851. .coherent_dma_mask = DMA_BIT_MASK(32),
  852. },
  853. .num_resources = ARRAY_SIZE(da850_sata_resources),
  854. .resource = da850_sata_resources,
  855. };
  856. int __init da850_register_sata(unsigned long refclkpn)
  857. {
  858. da850_sata_refclkpn = refclkpn;
  859. if (!da850_sata_refclkpn)
  860. return -EINVAL;
  861. return platform_device_register(&da850_sata_device);
  862. }
  863. #endif