intel-gtt.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. /* Max amount of stolen space, anything above will be returned to Linux */
  40. int intel_max_stolen = 32 * 1024 * 1024;
  41. EXPORT_SYMBOL(intel_max_stolen);
  42. static const struct aper_size_info_fixed intel_i810_sizes[] =
  43. {
  44. {64, 16384, 4},
  45. /* The 32M mode still requires a 64k gatt */
  46. {32, 8192, 4}
  47. };
  48. #define AGP_DCACHE_MEMORY 1
  49. #define AGP_PHYS_MEMORY 2
  50. #define INTEL_AGP_CACHED_MEMORY 3
  51. static struct gatt_mask intel_i810_masks[] =
  52. {
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  55. {.mask = I810_PTE_VALID, .type = 0},
  56. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  57. .type = INTEL_AGP_CACHED_MEMORY}
  58. };
  59. #define INTEL_AGP_UNCACHED_MEMORY 0
  60. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  62. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  63. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  64. struct intel_gtt_driver {
  65. unsigned int gen : 8;
  66. unsigned int is_g33 : 1;
  67. unsigned int is_pineview : 1;
  68. unsigned int is_ironlake : 1;
  69. /* Chipset specific GTT setup */
  70. int (*setup)(void);
  71. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  72. /* Flags is a more or less chipset specific opaque value.
  73. * For chipsets that need to support old ums (non-gem) code, this
  74. * needs to be identical to the various supported agp memory types! */
  75. bool (*check_flags)(unsigned int flags);
  76. };
  77. static struct _intel_private {
  78. struct intel_gtt base;
  79. const struct intel_gtt_driver *driver;
  80. struct pci_dev *pcidev; /* device one */
  81. struct pci_dev *bridge_dev;
  82. u8 __iomem *registers;
  83. phys_addr_t gtt_bus_addr;
  84. phys_addr_t gma_bus_addr;
  85. phys_addr_t pte_bus_addr;
  86. u32 __iomem *gtt; /* I915G */
  87. int num_dcache_entries;
  88. union {
  89. void __iomem *i9xx_flush_page;
  90. void *i8xx_flush_page;
  91. };
  92. struct page *i8xx_page;
  93. struct resource ifp_resource;
  94. int resource_valid;
  95. struct page *scratch_page;
  96. dma_addr_t scratch_page_dma;
  97. } intel_private;
  98. #define INTEL_GTT_GEN intel_private.driver->gen
  99. #define IS_G33 intel_private.driver->is_g33
  100. #define IS_PINEVIEW intel_private.driver->is_pineview
  101. #define IS_IRONLAKE intel_private.driver->is_ironlake
  102. static void intel_agp_free_sglist(struct agp_memory *mem)
  103. {
  104. struct sg_table st;
  105. st.sgl = mem->sg_list;
  106. st.orig_nents = st.nents = mem->page_count;
  107. sg_free_table(&st);
  108. mem->sg_list = NULL;
  109. mem->num_sg = 0;
  110. }
  111. static int intel_agp_map_memory(struct agp_memory *mem)
  112. {
  113. struct sg_table st;
  114. struct scatterlist *sg;
  115. int i;
  116. if (mem->sg_list)
  117. return 0; /* already mapped (for e.g. resume */
  118. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  119. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  120. goto err;
  121. mem->sg_list = sg = st.sgl;
  122. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  123. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  124. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  125. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  126. if (unlikely(!mem->num_sg))
  127. goto err;
  128. return 0;
  129. err:
  130. sg_free_table(&st);
  131. return -ENOMEM;
  132. }
  133. static void intel_agp_unmap_memory(struct agp_memory *mem)
  134. {
  135. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  136. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  137. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  138. intel_agp_free_sglist(mem);
  139. }
  140. static int intel_i810_fetch_size(void)
  141. {
  142. u32 smram_miscc;
  143. struct aper_size_info_fixed *values;
  144. pci_read_config_dword(intel_private.bridge_dev,
  145. I810_SMRAM_MISCC, &smram_miscc);
  146. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  147. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  148. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  149. return 0;
  150. }
  151. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  152. agp_bridge->current_size = (void *) (values + 1);
  153. agp_bridge->aperture_size_idx = 1;
  154. return values[1].size;
  155. } else {
  156. agp_bridge->current_size = (void *) (values);
  157. agp_bridge->aperture_size_idx = 0;
  158. return values[0].size;
  159. }
  160. return 0;
  161. }
  162. static int intel_i810_configure(void)
  163. {
  164. struct aper_size_info_fixed *current_size;
  165. u32 temp;
  166. int i;
  167. current_size = A_SIZE_FIX(agp_bridge->current_size);
  168. if (!intel_private.registers) {
  169. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  170. temp &= 0xfff80000;
  171. intel_private.registers = ioremap(temp, 128 * 4096);
  172. if (!intel_private.registers) {
  173. dev_err(&intel_private.pcidev->dev,
  174. "can't remap memory\n");
  175. return -ENOMEM;
  176. }
  177. }
  178. if ((readl(intel_private.registers+I810_DRAM_CTL)
  179. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  180. /* This will need to be dynamically assigned */
  181. dev_info(&intel_private.pcidev->dev,
  182. "detected 4MB dedicated video ram\n");
  183. intel_private.num_dcache_entries = 1024;
  184. }
  185. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  186. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  187. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  188. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  189. if (agp_bridge->driver->needs_scratch_page) {
  190. for (i = 0; i < current_size->num_entries; i++) {
  191. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  192. }
  193. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  194. }
  195. global_cache_flush();
  196. return 0;
  197. }
  198. static void intel_i810_cleanup(void)
  199. {
  200. writel(0, intel_private.registers+I810_PGETBL_CTL);
  201. readl(intel_private.registers); /* PCI Posting. */
  202. iounmap(intel_private.registers);
  203. }
  204. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  205. {
  206. return;
  207. }
  208. /* Exists to support ARGB cursors */
  209. static struct page *i8xx_alloc_pages(void)
  210. {
  211. struct page *page;
  212. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  213. if (page == NULL)
  214. return NULL;
  215. if (set_pages_uc(page, 4) < 0) {
  216. set_pages_wb(page, 4);
  217. __free_pages(page, 2);
  218. return NULL;
  219. }
  220. get_page(page);
  221. atomic_inc(&agp_bridge->current_memory_agp);
  222. return page;
  223. }
  224. static void i8xx_destroy_pages(struct page *page)
  225. {
  226. if (page == NULL)
  227. return;
  228. set_pages_wb(page, 4);
  229. put_page(page);
  230. __free_pages(page, 2);
  231. atomic_dec(&agp_bridge->current_memory_agp);
  232. }
  233. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  234. int type)
  235. {
  236. int i, j, num_entries;
  237. void *temp;
  238. int ret = -EINVAL;
  239. int mask_type;
  240. if (mem->page_count == 0)
  241. goto out;
  242. temp = agp_bridge->current_size;
  243. num_entries = A_SIZE_FIX(temp)->num_entries;
  244. if ((pg_start + mem->page_count) > num_entries)
  245. goto out_err;
  246. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  247. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  248. ret = -EBUSY;
  249. goto out_err;
  250. }
  251. }
  252. if (type != mem->type)
  253. goto out_err;
  254. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  255. switch (mask_type) {
  256. case AGP_DCACHE_MEMORY:
  257. if (!mem->is_flushed)
  258. global_cache_flush();
  259. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  260. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  261. intel_private.registers+I810_PTE_BASE+(i*4));
  262. }
  263. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  264. break;
  265. case AGP_PHYS_MEMORY:
  266. case AGP_NORMAL_MEMORY:
  267. if (!mem->is_flushed)
  268. global_cache_flush();
  269. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  270. writel(agp_bridge->driver->mask_memory(agp_bridge,
  271. page_to_phys(mem->pages[i]), mask_type),
  272. intel_private.registers+I810_PTE_BASE+(j*4));
  273. }
  274. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  275. break;
  276. default:
  277. goto out_err;
  278. }
  279. out:
  280. ret = 0;
  281. out_err:
  282. mem->is_flushed = true;
  283. return ret;
  284. }
  285. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  286. int type)
  287. {
  288. int i;
  289. if (mem->page_count == 0)
  290. return 0;
  291. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  292. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  293. }
  294. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  295. return 0;
  296. }
  297. /*
  298. * The i810/i830 requires a physical address to program its mouse
  299. * pointer into hardware.
  300. * However the Xserver still writes to it through the agp aperture.
  301. */
  302. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  303. {
  304. struct agp_memory *new;
  305. struct page *page;
  306. switch (pg_count) {
  307. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  308. break;
  309. case 4:
  310. /* kludge to get 4 physical pages for ARGB cursor */
  311. page = i8xx_alloc_pages();
  312. break;
  313. default:
  314. return NULL;
  315. }
  316. if (page == NULL)
  317. return NULL;
  318. new = agp_create_memory(pg_count);
  319. if (new == NULL)
  320. return NULL;
  321. new->pages[0] = page;
  322. if (pg_count == 4) {
  323. /* kludge to get 4 physical pages for ARGB cursor */
  324. new->pages[1] = new->pages[0] + 1;
  325. new->pages[2] = new->pages[1] + 1;
  326. new->pages[3] = new->pages[2] + 1;
  327. }
  328. new->page_count = pg_count;
  329. new->num_scratch_pages = pg_count;
  330. new->type = AGP_PHYS_MEMORY;
  331. new->physical = page_to_phys(new->pages[0]);
  332. return new;
  333. }
  334. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  335. {
  336. struct agp_memory *new;
  337. if (type == AGP_DCACHE_MEMORY) {
  338. if (pg_count != intel_private.num_dcache_entries)
  339. return NULL;
  340. new = agp_create_memory(1);
  341. if (new == NULL)
  342. return NULL;
  343. new->type = AGP_DCACHE_MEMORY;
  344. new->page_count = pg_count;
  345. new->num_scratch_pages = 0;
  346. agp_free_page_array(new);
  347. return new;
  348. }
  349. if (type == AGP_PHYS_MEMORY)
  350. return alloc_agpphysmem_i8xx(pg_count, type);
  351. return NULL;
  352. }
  353. static void intel_i810_free_by_type(struct agp_memory *curr)
  354. {
  355. agp_free_key(curr->key);
  356. if (curr->type == AGP_PHYS_MEMORY) {
  357. if (curr->page_count == 4)
  358. i8xx_destroy_pages(curr->pages[0]);
  359. else {
  360. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  361. AGP_PAGE_DESTROY_UNMAP);
  362. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  363. AGP_PAGE_DESTROY_FREE);
  364. }
  365. agp_free_page_array(curr);
  366. }
  367. kfree(curr);
  368. }
  369. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  370. dma_addr_t addr, int type)
  371. {
  372. /* Type checking must be done elsewhere */
  373. return addr | bridge->driver->masks[type].mask;
  374. }
  375. static int intel_gtt_setup_scratch_page(void)
  376. {
  377. struct page *page;
  378. dma_addr_t dma_addr;
  379. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  380. if (page == NULL)
  381. return -ENOMEM;
  382. get_page(page);
  383. set_pages_uc(page, 1);
  384. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  385. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  386. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  387. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  388. return -EINVAL;
  389. intel_private.scratch_page_dma = dma_addr;
  390. } else
  391. intel_private.scratch_page_dma = page_to_phys(page);
  392. intel_private.scratch_page = page;
  393. return 0;
  394. }
  395. static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
  396. {128, 32768, 5},
  397. /* The 64M mode still requires a 128k gatt */
  398. {64, 16384, 5},
  399. {256, 65536, 6},
  400. {512, 131072, 7},
  401. };
  402. static unsigned int intel_gtt_stolen_entries(void)
  403. {
  404. u16 gmch_ctrl;
  405. u8 rdct;
  406. int local = 0;
  407. static const int ddt[4] = { 0, 16, 32, 64 };
  408. unsigned int overhead_entries, stolen_entries;
  409. unsigned int stolen_size = 0;
  410. pci_read_config_word(intel_private.bridge_dev,
  411. I830_GMCH_CTRL, &gmch_ctrl);
  412. if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
  413. overhead_entries = 0;
  414. else
  415. overhead_entries = intel_private.base.gtt_mappable_entries
  416. / 1024;
  417. overhead_entries += 1; /* BIOS popup */
  418. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  419. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  420. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  421. case I830_GMCH_GMS_STOLEN_512:
  422. stolen_size = KB(512);
  423. break;
  424. case I830_GMCH_GMS_STOLEN_1024:
  425. stolen_size = MB(1);
  426. break;
  427. case I830_GMCH_GMS_STOLEN_8192:
  428. stolen_size = MB(8);
  429. break;
  430. case I830_GMCH_GMS_LOCAL:
  431. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  432. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  433. MB(ddt[I830_RDRAM_DDT(rdct)]);
  434. local = 1;
  435. break;
  436. default:
  437. stolen_size = 0;
  438. break;
  439. }
  440. } else if (INTEL_GTT_GEN == 6) {
  441. /*
  442. * SandyBridge has new memory control reg at 0x50.w
  443. */
  444. u16 snb_gmch_ctl;
  445. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  446. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  447. case SNB_GMCH_GMS_STOLEN_32M:
  448. stolen_size = MB(32);
  449. break;
  450. case SNB_GMCH_GMS_STOLEN_64M:
  451. stolen_size = MB(64);
  452. break;
  453. case SNB_GMCH_GMS_STOLEN_96M:
  454. stolen_size = MB(96);
  455. break;
  456. case SNB_GMCH_GMS_STOLEN_128M:
  457. stolen_size = MB(128);
  458. break;
  459. case SNB_GMCH_GMS_STOLEN_160M:
  460. stolen_size = MB(160);
  461. break;
  462. case SNB_GMCH_GMS_STOLEN_192M:
  463. stolen_size = MB(192);
  464. break;
  465. case SNB_GMCH_GMS_STOLEN_224M:
  466. stolen_size = MB(224);
  467. break;
  468. case SNB_GMCH_GMS_STOLEN_256M:
  469. stolen_size = MB(256);
  470. break;
  471. case SNB_GMCH_GMS_STOLEN_288M:
  472. stolen_size = MB(288);
  473. break;
  474. case SNB_GMCH_GMS_STOLEN_320M:
  475. stolen_size = MB(320);
  476. break;
  477. case SNB_GMCH_GMS_STOLEN_352M:
  478. stolen_size = MB(352);
  479. break;
  480. case SNB_GMCH_GMS_STOLEN_384M:
  481. stolen_size = MB(384);
  482. break;
  483. case SNB_GMCH_GMS_STOLEN_416M:
  484. stolen_size = MB(416);
  485. break;
  486. case SNB_GMCH_GMS_STOLEN_448M:
  487. stolen_size = MB(448);
  488. break;
  489. case SNB_GMCH_GMS_STOLEN_480M:
  490. stolen_size = MB(480);
  491. break;
  492. case SNB_GMCH_GMS_STOLEN_512M:
  493. stolen_size = MB(512);
  494. break;
  495. }
  496. } else {
  497. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  498. case I855_GMCH_GMS_STOLEN_1M:
  499. stolen_size = MB(1);
  500. break;
  501. case I855_GMCH_GMS_STOLEN_4M:
  502. stolen_size = MB(4);
  503. break;
  504. case I855_GMCH_GMS_STOLEN_8M:
  505. stolen_size = MB(8);
  506. break;
  507. case I855_GMCH_GMS_STOLEN_16M:
  508. stolen_size = MB(16);
  509. break;
  510. case I855_GMCH_GMS_STOLEN_32M:
  511. stolen_size = MB(32);
  512. break;
  513. case I915_GMCH_GMS_STOLEN_48M:
  514. stolen_size = MB(48);
  515. break;
  516. case I915_GMCH_GMS_STOLEN_64M:
  517. stolen_size = MB(64);
  518. break;
  519. case G33_GMCH_GMS_STOLEN_128M:
  520. stolen_size = MB(128);
  521. break;
  522. case G33_GMCH_GMS_STOLEN_256M:
  523. stolen_size = MB(256);
  524. break;
  525. case INTEL_GMCH_GMS_STOLEN_96M:
  526. stolen_size = MB(96);
  527. break;
  528. case INTEL_GMCH_GMS_STOLEN_160M:
  529. stolen_size = MB(160);
  530. break;
  531. case INTEL_GMCH_GMS_STOLEN_224M:
  532. stolen_size = MB(224);
  533. break;
  534. case INTEL_GMCH_GMS_STOLEN_352M:
  535. stolen_size = MB(352);
  536. break;
  537. default:
  538. stolen_size = 0;
  539. break;
  540. }
  541. }
  542. if (!local && stolen_size > intel_max_stolen) {
  543. dev_info(&intel_private.bridge_dev->dev,
  544. "detected %dK stolen memory, trimming to %dK\n",
  545. stolen_size / KB(1), intel_max_stolen / KB(1));
  546. stolen_size = intel_max_stolen;
  547. } else if (stolen_size > 0) {
  548. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  549. stolen_size / KB(1), local ? "local" : "stolen");
  550. } else {
  551. dev_info(&intel_private.bridge_dev->dev,
  552. "no pre-allocated video memory detected\n");
  553. stolen_size = 0;
  554. }
  555. stolen_entries = stolen_size/KB(4) - overhead_entries;
  556. return stolen_entries;
  557. }
  558. static unsigned int intel_gtt_total_entries(void)
  559. {
  560. int size;
  561. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5) {
  562. u32 pgetbl_ctl;
  563. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  564. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  565. case I965_PGETBL_SIZE_128KB:
  566. size = KB(128);
  567. break;
  568. case I965_PGETBL_SIZE_256KB:
  569. size = KB(256);
  570. break;
  571. case I965_PGETBL_SIZE_512KB:
  572. size = KB(512);
  573. break;
  574. case I965_PGETBL_SIZE_1MB:
  575. size = KB(1024);
  576. break;
  577. case I965_PGETBL_SIZE_2MB:
  578. size = KB(2048);
  579. break;
  580. case I965_PGETBL_SIZE_1_5MB:
  581. size = KB(1024 + 512);
  582. break;
  583. default:
  584. dev_info(&intel_private.pcidev->dev,
  585. "unknown page table size, assuming 512KB\n");
  586. size = KB(512);
  587. }
  588. return size/4;
  589. } else if (INTEL_GTT_GEN == 6) {
  590. u16 snb_gmch_ctl;
  591. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  592. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  593. default:
  594. case SNB_GTT_SIZE_0M:
  595. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  596. size = MB(0);
  597. break;
  598. case SNB_GTT_SIZE_1M:
  599. size = MB(1);
  600. break;
  601. case SNB_GTT_SIZE_2M:
  602. size = MB(2);
  603. break;
  604. }
  605. return size/4;
  606. } else {
  607. /* On previous hardware, the GTT size was just what was
  608. * required to map the aperture.
  609. */
  610. return intel_private.base.gtt_mappable_entries;
  611. }
  612. }
  613. static unsigned int intel_gtt_mappable_entries(void)
  614. {
  615. unsigned int aperture_size;
  616. if (INTEL_GTT_GEN == 2) {
  617. u16 gmch_ctrl;
  618. pci_read_config_word(intel_private.bridge_dev,
  619. I830_GMCH_CTRL, &gmch_ctrl);
  620. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  621. aperture_size = MB(64);
  622. else
  623. aperture_size = MB(128);
  624. } else {
  625. /* 9xx supports large sizes, just look at the length */
  626. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  627. }
  628. return aperture_size >> PAGE_SHIFT;
  629. }
  630. static void intel_gtt_teardown_scratch_page(void)
  631. {
  632. set_pages_wb(intel_private.scratch_page, 1);
  633. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  634. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  635. put_page(intel_private.scratch_page);
  636. __free_page(intel_private.scratch_page);
  637. }
  638. static void intel_gtt_cleanup(void)
  639. {
  640. if (intel_private.i9xx_flush_page)
  641. iounmap(intel_private.i9xx_flush_page);
  642. if (intel_private.resource_valid)
  643. release_resource(&intel_private.ifp_resource);
  644. intel_private.ifp_resource.start = 0;
  645. intel_private.resource_valid = 0;
  646. iounmap(intel_private.gtt);
  647. iounmap(intel_private.registers);
  648. intel_gtt_teardown_scratch_page();
  649. }
  650. static int intel_gtt_init(void)
  651. {
  652. u32 gtt_map_size;
  653. int ret;
  654. ret = intel_private.driver->setup();
  655. if (ret != 0)
  656. return ret;
  657. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  658. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  659. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  660. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  661. gtt_map_size);
  662. if (!intel_private.gtt) {
  663. iounmap(intel_private.registers);
  664. return -ENOMEM;
  665. }
  666. global_cache_flush(); /* FIXME: ? */
  667. /* we have to call this as early as possible after the MMIO base address is known */
  668. intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
  669. if (intel_private.base.gtt_stolen_entries == 0) {
  670. iounmap(intel_private.registers);
  671. iounmap(intel_private.gtt);
  672. return -ENOMEM;
  673. }
  674. ret = intel_gtt_setup_scratch_page();
  675. if (ret != 0) {
  676. intel_gtt_cleanup();
  677. return ret;
  678. }
  679. return 0;
  680. }
  681. static int intel_fake_agp_fetch_size(void)
  682. {
  683. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  684. unsigned int aper_size;
  685. int i;
  686. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  687. / MB(1);
  688. for (i = 0; i < num_sizes; i++) {
  689. if (aper_size == intel_fake_agp_sizes[i].size) {
  690. agp_bridge->current_size =
  691. (void *) (intel_fake_agp_sizes + i);
  692. return aper_size;
  693. }
  694. }
  695. return 0;
  696. }
  697. static void intel_i830_fini_flush(void)
  698. {
  699. kunmap(intel_private.i8xx_page);
  700. intel_private.i8xx_flush_page = NULL;
  701. unmap_page_from_agp(intel_private.i8xx_page);
  702. __free_page(intel_private.i8xx_page);
  703. intel_private.i8xx_page = NULL;
  704. }
  705. static void intel_i830_setup_flush(void)
  706. {
  707. /* return if we've already set the flush mechanism up */
  708. if (intel_private.i8xx_page)
  709. return;
  710. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  711. if (!intel_private.i8xx_page)
  712. return;
  713. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  714. if (!intel_private.i8xx_flush_page)
  715. intel_i830_fini_flush();
  716. }
  717. /* The chipset_flush interface needs to get data that has already been
  718. * flushed out of the CPU all the way out to main memory, because the GPU
  719. * doesn't snoop those buffers.
  720. *
  721. * The 8xx series doesn't have the same lovely interface for flushing the
  722. * chipset write buffers that the later chips do. According to the 865
  723. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  724. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  725. * that it'll push whatever was in there out. It appears to work.
  726. */
  727. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  728. {
  729. unsigned int *pg = intel_private.i8xx_flush_page;
  730. memset(pg, 0, 1024);
  731. if (cpu_has_clflush)
  732. clflush_cache_range(pg, 1024);
  733. else if (wbinvd_on_all_cpus() != 0)
  734. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  735. }
  736. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  737. unsigned int flags)
  738. {
  739. u32 pte_flags = I810_PTE_VALID;
  740. switch (flags) {
  741. case AGP_DCACHE_MEMORY:
  742. pte_flags |= I810_PTE_LOCAL;
  743. break;
  744. case AGP_USER_CACHED_MEMORY:
  745. pte_flags |= I830_PTE_SYSTEM_CACHED;
  746. break;
  747. }
  748. writel(addr | pte_flags, intel_private.gtt + entry);
  749. }
  750. static void intel_enable_gtt(void)
  751. {
  752. u32 gma_addr;
  753. u16 gmch_ctrl;
  754. if (INTEL_GTT_GEN == 2)
  755. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  756. &gma_addr);
  757. else
  758. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  759. &gma_addr);
  760. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  761. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  762. gmch_ctrl |= I830_GMCH_ENABLED;
  763. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  764. writel(intel_private.pte_bus_addr|I810_PGETBL_ENABLED,
  765. intel_private.registers+I810_PGETBL_CTL);
  766. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  767. }
  768. static int i830_setup(void)
  769. {
  770. u32 reg_addr;
  771. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  772. reg_addr &= 0xfff80000;
  773. intel_private.registers = ioremap(reg_addr, KB(64));
  774. if (!intel_private.registers)
  775. return -ENOMEM;
  776. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  777. intel_private.pte_bus_addr =
  778. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  779. intel_i830_setup_flush();
  780. return 0;
  781. }
  782. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  783. {
  784. agp_bridge->gatt_table_real = NULL;
  785. agp_bridge->gatt_table = NULL;
  786. agp_bridge->gatt_bus_addr = 0;
  787. return 0;
  788. }
  789. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  790. {
  791. return 0;
  792. }
  793. static int intel_fake_agp_configure(void)
  794. {
  795. int i;
  796. intel_enable_gtt();
  797. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  798. for (i = intel_private.base.gtt_stolen_entries;
  799. i < intel_private.base.gtt_total_entries; i++) {
  800. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  801. i, 0);
  802. }
  803. readl(intel_private.gtt+i-1); /* PCI Posting. */
  804. global_cache_flush();
  805. return 0;
  806. }
  807. static bool i830_check_flags(unsigned int flags)
  808. {
  809. switch (flags) {
  810. case 0:
  811. case AGP_PHYS_MEMORY:
  812. case AGP_USER_CACHED_MEMORY:
  813. case AGP_USER_MEMORY:
  814. return true;
  815. }
  816. return false;
  817. }
  818. static void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
  819. unsigned int sg_len,
  820. unsigned int pg_start,
  821. unsigned int flags)
  822. {
  823. struct scatterlist *sg;
  824. unsigned int len, m;
  825. int i, j;
  826. j = pg_start;
  827. /* sg may merge pages, but we have to separate
  828. * per-page addr for GTT */
  829. for_each_sg(sg_list, sg, sg_len, i) {
  830. len = sg_dma_len(sg) >> PAGE_SHIFT;
  831. for (m = 0; m < len; m++) {
  832. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  833. intel_private.driver->write_entry(addr,
  834. j, flags);
  835. j++;
  836. }
  837. }
  838. readl(intel_private.gtt+j-1);
  839. }
  840. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  841. off_t pg_start, int type)
  842. {
  843. int i, j;
  844. int ret = -EINVAL;
  845. if (mem->page_count == 0)
  846. goto out;
  847. if (pg_start < intel_private.base.gtt_stolen_entries) {
  848. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  849. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  850. pg_start, intel_private.base.gtt_stolen_entries);
  851. dev_info(&intel_private.pcidev->dev,
  852. "trying to insert into local/stolen memory\n");
  853. goto out_err;
  854. }
  855. if ((pg_start + mem->page_count) > intel_private.base.gtt_total_entries)
  856. goto out_err;
  857. if (type != mem->type)
  858. goto out_err;
  859. if (!intel_private.driver->check_flags(type))
  860. goto out_err;
  861. if (!mem->is_flushed)
  862. global_cache_flush();
  863. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  864. ret = intel_agp_map_memory(mem);
  865. if (ret != 0)
  866. return ret;
  867. intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
  868. pg_start, type);
  869. } else {
  870. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  871. dma_addr_t addr = page_to_phys(mem->pages[i]);
  872. intel_private.driver->write_entry(addr,
  873. j, type);
  874. }
  875. readl(intel_private.gtt+j-1);
  876. }
  877. out:
  878. ret = 0;
  879. out_err:
  880. mem->is_flushed = true;
  881. return ret;
  882. }
  883. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  884. off_t pg_start, int type)
  885. {
  886. int i;
  887. if (mem->page_count == 0)
  888. return 0;
  889. if (pg_start < intel_private.base.gtt_stolen_entries) {
  890. dev_info(&intel_private.pcidev->dev,
  891. "trying to disable local/stolen memory\n");
  892. return -EINVAL;
  893. }
  894. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2)
  895. intel_agp_unmap_memory(mem);
  896. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  897. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  898. i, 0);
  899. }
  900. readl(intel_private.gtt+i-1);
  901. return 0;
  902. }
  903. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  904. int type)
  905. {
  906. if (type == AGP_PHYS_MEMORY)
  907. return alloc_agpphysmem_i8xx(pg_count, type);
  908. /* always return NULL for other allocation types for now */
  909. return NULL;
  910. }
  911. static int intel_alloc_chipset_flush_resource(void)
  912. {
  913. int ret;
  914. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  915. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  916. pcibios_align_resource, intel_private.bridge_dev);
  917. return ret;
  918. }
  919. static void intel_i915_setup_chipset_flush(void)
  920. {
  921. int ret;
  922. u32 temp;
  923. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  924. if (!(temp & 0x1)) {
  925. intel_alloc_chipset_flush_resource();
  926. intel_private.resource_valid = 1;
  927. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  928. } else {
  929. temp &= ~1;
  930. intel_private.resource_valid = 1;
  931. intel_private.ifp_resource.start = temp;
  932. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  933. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  934. /* some BIOSes reserve this area in a pnp some don't */
  935. if (ret)
  936. intel_private.resource_valid = 0;
  937. }
  938. }
  939. static void intel_i965_g33_setup_chipset_flush(void)
  940. {
  941. u32 temp_hi, temp_lo;
  942. int ret;
  943. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  944. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  945. if (!(temp_lo & 0x1)) {
  946. intel_alloc_chipset_flush_resource();
  947. intel_private.resource_valid = 1;
  948. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  949. upper_32_bits(intel_private.ifp_resource.start));
  950. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  951. } else {
  952. u64 l64;
  953. temp_lo &= ~0x1;
  954. l64 = ((u64)temp_hi << 32) | temp_lo;
  955. intel_private.resource_valid = 1;
  956. intel_private.ifp_resource.start = l64;
  957. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  958. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  959. /* some BIOSes reserve this area in a pnp some don't */
  960. if (ret)
  961. intel_private.resource_valid = 0;
  962. }
  963. }
  964. static void intel_i9xx_setup_flush(void)
  965. {
  966. /* return if already configured */
  967. if (intel_private.ifp_resource.start)
  968. return;
  969. if (INTEL_GTT_GEN == 6)
  970. return;
  971. /* setup a resource for this object */
  972. intel_private.ifp_resource.name = "Intel Flush Page";
  973. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  974. /* Setup chipset flush for 915 */
  975. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  976. intel_i965_g33_setup_chipset_flush();
  977. } else {
  978. intel_i915_setup_chipset_flush();
  979. }
  980. if (intel_private.ifp_resource.start)
  981. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  982. if (!intel_private.i9xx_flush_page)
  983. dev_err(&intel_private.pcidev->dev,
  984. "can't ioremap flush page - no chipset flushing\n");
  985. }
  986. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  987. {
  988. if (intel_private.i9xx_flush_page)
  989. writel(1, intel_private.i9xx_flush_page);
  990. }
  991. static void i965_write_entry(dma_addr_t addr, unsigned int entry,
  992. unsigned int flags)
  993. {
  994. /* Shift high bits down */
  995. addr |= (addr >> 28) & 0xf0;
  996. writel(addr | I810_PTE_VALID, intel_private.gtt + entry);
  997. }
  998. static bool gen6_check_flags(unsigned int flags)
  999. {
  1000. return true;
  1001. }
  1002. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  1003. unsigned int flags)
  1004. {
  1005. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  1006. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  1007. u32 pte_flags;
  1008. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  1009. pte_flags = GEN6_PTE_UNCACHED;
  1010. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  1011. pte_flags = GEN6_PTE_LLC;
  1012. if (gfdt)
  1013. pte_flags |= GEN6_PTE_GFDT;
  1014. } else { /* set 'normal'/'cached' to LLC by default */
  1015. pte_flags = GEN6_PTE_LLC_MLC;
  1016. if (gfdt)
  1017. pte_flags |= GEN6_PTE_GFDT;
  1018. }
  1019. /* gen6 has bit11-4 for physical addr bit39-32 */
  1020. addr |= (addr >> 28) & 0xff0;
  1021. writel(addr | pte_flags, intel_private.gtt + entry);
  1022. }
  1023. static int i9xx_setup(void)
  1024. {
  1025. u32 reg_addr;
  1026. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1027. reg_addr &= 0xfff80000;
  1028. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1029. if (!intel_private.registers)
  1030. return -ENOMEM;
  1031. if (INTEL_GTT_GEN == 3) {
  1032. u32 gtt_addr;
  1033. pci_read_config_dword(intel_private.pcidev,
  1034. I915_PTEADDR, &gtt_addr);
  1035. intel_private.gtt_bus_addr = gtt_addr;
  1036. } else {
  1037. u32 gtt_offset;
  1038. switch (INTEL_GTT_GEN) {
  1039. case 5:
  1040. case 6:
  1041. gtt_offset = MB(2);
  1042. break;
  1043. case 4:
  1044. default:
  1045. gtt_offset = KB(512);
  1046. break;
  1047. }
  1048. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1049. }
  1050. intel_private.pte_bus_addr =
  1051. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1052. intel_i9xx_setup_flush();
  1053. return 0;
  1054. }
  1055. static const struct agp_bridge_driver intel_810_driver = {
  1056. .owner = THIS_MODULE,
  1057. .aperture_sizes = intel_i810_sizes,
  1058. .size_type = FIXED_APER_SIZE,
  1059. .num_aperture_sizes = 2,
  1060. .needs_scratch_page = true,
  1061. .configure = intel_i810_configure,
  1062. .fetch_size = intel_i810_fetch_size,
  1063. .cleanup = intel_i810_cleanup,
  1064. .mask_memory = intel_i810_mask_memory,
  1065. .masks = intel_i810_masks,
  1066. .agp_enable = intel_fake_agp_enable,
  1067. .cache_flush = global_cache_flush,
  1068. .create_gatt_table = agp_generic_create_gatt_table,
  1069. .free_gatt_table = agp_generic_free_gatt_table,
  1070. .insert_memory = intel_i810_insert_entries,
  1071. .remove_memory = intel_i810_remove_entries,
  1072. .alloc_by_type = intel_i810_alloc_by_type,
  1073. .free_by_type = intel_i810_free_by_type,
  1074. .agp_alloc_page = agp_generic_alloc_page,
  1075. .agp_alloc_pages = agp_generic_alloc_pages,
  1076. .agp_destroy_page = agp_generic_destroy_page,
  1077. .agp_destroy_pages = agp_generic_destroy_pages,
  1078. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1079. };
  1080. static const struct agp_bridge_driver intel_830_driver = {
  1081. .owner = THIS_MODULE,
  1082. .size_type = FIXED_APER_SIZE,
  1083. .aperture_sizes = intel_fake_agp_sizes,
  1084. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1085. .configure = intel_fake_agp_configure,
  1086. .fetch_size = intel_fake_agp_fetch_size,
  1087. .cleanup = intel_gtt_cleanup,
  1088. .agp_enable = intel_fake_agp_enable,
  1089. .cache_flush = global_cache_flush,
  1090. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1091. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1092. .insert_memory = intel_fake_agp_insert_entries,
  1093. .remove_memory = intel_fake_agp_remove_entries,
  1094. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1095. .free_by_type = intel_i810_free_by_type,
  1096. .agp_alloc_page = agp_generic_alloc_page,
  1097. .agp_alloc_pages = agp_generic_alloc_pages,
  1098. .agp_destroy_page = agp_generic_destroy_page,
  1099. .agp_destroy_pages = agp_generic_destroy_pages,
  1100. .chipset_flush = intel_i830_chipset_flush,
  1101. };
  1102. static const struct agp_bridge_driver intel_915_driver = {
  1103. .owner = THIS_MODULE,
  1104. .size_type = FIXED_APER_SIZE,
  1105. .aperture_sizes = intel_fake_agp_sizes,
  1106. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1107. .configure = intel_fake_agp_configure,
  1108. .fetch_size = intel_fake_agp_fetch_size,
  1109. .cleanup = intel_gtt_cleanup,
  1110. .agp_enable = intel_fake_agp_enable,
  1111. .cache_flush = global_cache_flush,
  1112. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1113. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1114. .insert_memory = intel_fake_agp_insert_entries,
  1115. .remove_memory = intel_fake_agp_remove_entries,
  1116. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1117. .free_by_type = intel_i810_free_by_type,
  1118. .agp_alloc_page = agp_generic_alloc_page,
  1119. .agp_alloc_pages = agp_generic_alloc_pages,
  1120. .agp_destroy_page = agp_generic_destroy_page,
  1121. .agp_destroy_pages = agp_generic_destroy_pages,
  1122. .chipset_flush = intel_i915_chipset_flush,
  1123. };
  1124. static const struct agp_bridge_driver intel_i965_driver = {
  1125. .owner = THIS_MODULE,
  1126. .size_type = FIXED_APER_SIZE,
  1127. .aperture_sizes = intel_fake_agp_sizes,
  1128. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1129. .configure = intel_fake_agp_configure,
  1130. .fetch_size = intel_fake_agp_fetch_size,
  1131. .cleanup = intel_gtt_cleanup,
  1132. .agp_enable = intel_fake_agp_enable,
  1133. .cache_flush = global_cache_flush,
  1134. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1135. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1136. .insert_memory = intel_fake_agp_insert_entries,
  1137. .remove_memory = intel_fake_agp_remove_entries,
  1138. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1139. .free_by_type = intel_i810_free_by_type,
  1140. .agp_alloc_page = agp_generic_alloc_page,
  1141. .agp_alloc_pages = agp_generic_alloc_pages,
  1142. .agp_destroy_page = agp_generic_destroy_page,
  1143. .agp_destroy_pages = agp_generic_destroy_pages,
  1144. .chipset_flush = intel_i915_chipset_flush,
  1145. };
  1146. static const struct agp_bridge_driver intel_gen6_driver = {
  1147. .owner = THIS_MODULE,
  1148. .size_type = FIXED_APER_SIZE,
  1149. .aperture_sizes = intel_fake_agp_sizes,
  1150. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1151. .configure = intel_fake_agp_configure,
  1152. .fetch_size = intel_fake_agp_fetch_size,
  1153. .cleanup = intel_gtt_cleanup,
  1154. .agp_enable = intel_fake_agp_enable,
  1155. .cache_flush = global_cache_flush,
  1156. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1157. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1158. .insert_memory = intel_fake_agp_insert_entries,
  1159. .remove_memory = intel_fake_agp_remove_entries,
  1160. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1161. .free_by_type = intel_i810_free_by_type,
  1162. .agp_alloc_page = agp_generic_alloc_page,
  1163. .agp_alloc_pages = agp_generic_alloc_pages,
  1164. .agp_destroy_page = agp_generic_destroy_page,
  1165. .agp_destroy_pages = agp_generic_destroy_pages,
  1166. .chipset_flush = intel_i915_chipset_flush,
  1167. };
  1168. static const struct agp_bridge_driver intel_g33_driver = {
  1169. .owner = THIS_MODULE,
  1170. .size_type = FIXED_APER_SIZE,
  1171. .aperture_sizes = intel_fake_agp_sizes,
  1172. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1173. .configure = intel_fake_agp_configure,
  1174. .fetch_size = intel_fake_agp_fetch_size,
  1175. .cleanup = intel_gtt_cleanup,
  1176. .agp_enable = intel_fake_agp_enable,
  1177. .cache_flush = global_cache_flush,
  1178. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1179. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1180. .insert_memory = intel_fake_agp_insert_entries,
  1181. .remove_memory = intel_fake_agp_remove_entries,
  1182. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1183. .free_by_type = intel_i810_free_by_type,
  1184. .agp_alloc_page = agp_generic_alloc_page,
  1185. .agp_alloc_pages = agp_generic_alloc_pages,
  1186. .agp_destroy_page = agp_generic_destroy_page,
  1187. .agp_destroy_pages = agp_generic_destroy_pages,
  1188. .chipset_flush = intel_i915_chipset_flush,
  1189. };
  1190. static const struct intel_gtt_driver i81x_gtt_driver = {
  1191. .gen = 1,
  1192. };
  1193. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1194. .gen = 2,
  1195. .setup = i830_setup,
  1196. .write_entry = i830_write_entry,
  1197. .check_flags = i830_check_flags,
  1198. };
  1199. static const struct intel_gtt_driver i915_gtt_driver = {
  1200. .gen = 3,
  1201. .setup = i9xx_setup,
  1202. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1203. .write_entry = i830_write_entry,
  1204. .check_flags = i830_check_flags,
  1205. };
  1206. static const struct intel_gtt_driver g33_gtt_driver = {
  1207. .gen = 3,
  1208. .is_g33 = 1,
  1209. .setup = i9xx_setup,
  1210. .write_entry = i965_write_entry,
  1211. .check_flags = i830_check_flags,
  1212. };
  1213. static const struct intel_gtt_driver pineview_gtt_driver = {
  1214. .gen = 3,
  1215. .is_pineview = 1, .is_g33 = 1,
  1216. .setup = i9xx_setup,
  1217. .write_entry = i965_write_entry,
  1218. .check_flags = i830_check_flags,
  1219. };
  1220. static const struct intel_gtt_driver i965_gtt_driver = {
  1221. .gen = 4,
  1222. .setup = i9xx_setup,
  1223. .write_entry = i965_write_entry,
  1224. .check_flags = i830_check_flags,
  1225. };
  1226. static const struct intel_gtt_driver g4x_gtt_driver = {
  1227. .gen = 5,
  1228. .setup = i9xx_setup,
  1229. .write_entry = i965_write_entry,
  1230. .check_flags = i830_check_flags,
  1231. };
  1232. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1233. .gen = 5,
  1234. .is_ironlake = 1,
  1235. .setup = i9xx_setup,
  1236. .write_entry = i965_write_entry,
  1237. .check_flags = i830_check_flags,
  1238. };
  1239. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1240. .gen = 6,
  1241. .setup = i9xx_setup,
  1242. .write_entry = gen6_write_entry,
  1243. .check_flags = gen6_check_flags,
  1244. };
  1245. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1246. * driver and gmch_driver must be non-null, and find_gmch will determine
  1247. * which one should be used if a gmch_chip_id is present.
  1248. */
  1249. static const struct intel_gtt_driver_description {
  1250. unsigned int gmch_chip_id;
  1251. char *name;
  1252. const struct agp_bridge_driver *gmch_driver;
  1253. const struct intel_gtt_driver *gtt_driver;
  1254. } intel_gtt_chipsets[] = {
  1255. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver,
  1256. &i81x_gtt_driver},
  1257. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver,
  1258. &i81x_gtt_driver},
  1259. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver,
  1260. &i81x_gtt_driver},
  1261. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver,
  1262. &i81x_gtt_driver},
  1263. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1264. &intel_830_driver , &i8xx_gtt_driver},
  1265. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
  1266. &intel_830_driver , &i8xx_gtt_driver},
  1267. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1268. &intel_830_driver , &i8xx_gtt_driver},
  1269. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1270. &intel_830_driver , &i8xx_gtt_driver},
  1271. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1272. &intel_830_driver , &i8xx_gtt_driver},
  1273. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1274. &intel_915_driver , &i915_gtt_driver },
  1275. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1276. &intel_915_driver , &i915_gtt_driver },
  1277. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1278. &intel_915_driver , &i915_gtt_driver },
  1279. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1280. &intel_915_driver , &i915_gtt_driver },
  1281. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1282. &intel_915_driver , &i915_gtt_driver },
  1283. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1284. &intel_915_driver , &i915_gtt_driver },
  1285. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1286. &intel_i965_driver , &i965_gtt_driver },
  1287. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1288. &intel_i965_driver , &i965_gtt_driver },
  1289. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1290. &intel_i965_driver , &i965_gtt_driver },
  1291. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1292. &intel_i965_driver , &i965_gtt_driver },
  1293. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1294. &intel_i965_driver , &i965_gtt_driver },
  1295. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1296. &intel_i965_driver , &i965_gtt_driver },
  1297. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1298. &intel_g33_driver , &g33_gtt_driver },
  1299. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1300. &intel_g33_driver , &g33_gtt_driver },
  1301. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1302. &intel_g33_driver , &g33_gtt_driver },
  1303. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1304. &intel_g33_driver , &pineview_gtt_driver },
  1305. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1306. &intel_g33_driver , &pineview_gtt_driver },
  1307. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1308. &intel_i965_driver , &g4x_gtt_driver },
  1309. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1310. &intel_i965_driver , &g4x_gtt_driver },
  1311. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1312. &intel_i965_driver , &g4x_gtt_driver },
  1313. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1314. &intel_i965_driver , &g4x_gtt_driver },
  1315. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1316. &intel_i965_driver , &g4x_gtt_driver },
  1317. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1318. &intel_i965_driver , &g4x_gtt_driver },
  1319. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1320. &intel_i965_driver , &g4x_gtt_driver },
  1321. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1322. "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
  1323. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1324. "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
  1325. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1326. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1327. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1328. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1329. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1330. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1331. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1332. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1333. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1334. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1335. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1336. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1337. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1338. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1339. { 0, NULL, NULL }
  1340. };
  1341. static int find_gmch(u16 device)
  1342. {
  1343. struct pci_dev *gmch_device;
  1344. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1345. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1346. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1347. device, gmch_device);
  1348. }
  1349. if (!gmch_device)
  1350. return 0;
  1351. intel_private.pcidev = gmch_device;
  1352. return 1;
  1353. }
  1354. int intel_gmch_probe(struct pci_dev *pdev,
  1355. struct agp_bridge_data *bridge)
  1356. {
  1357. int i, mask;
  1358. bridge->driver = NULL;
  1359. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1360. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1361. bridge->driver =
  1362. intel_gtt_chipsets[i].gmch_driver;
  1363. intel_private.driver =
  1364. intel_gtt_chipsets[i].gtt_driver;
  1365. break;
  1366. }
  1367. }
  1368. if (!bridge->driver)
  1369. return 0;
  1370. bridge->dev_private_data = &intel_private;
  1371. bridge->dev = pdev;
  1372. intel_private.bridge_dev = pci_dev_get(pdev);
  1373. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1374. if (intel_private.driver->write_entry == gen6_write_entry)
  1375. mask = 40;
  1376. else if (intel_private.driver->write_entry == i965_write_entry)
  1377. mask = 36;
  1378. else
  1379. mask = 32;
  1380. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1381. dev_err(&intel_private.pcidev->dev,
  1382. "set gfx device dma mask %d-bit failed!\n", mask);
  1383. else
  1384. pci_set_consistent_dma_mask(intel_private.pcidev,
  1385. DMA_BIT_MASK(mask));
  1386. if (bridge->driver == &intel_810_driver)
  1387. return 1;
  1388. if (intel_gtt_init() != 0)
  1389. return 0;
  1390. return 1;
  1391. }
  1392. EXPORT_SYMBOL(intel_gmch_probe);
  1393. struct intel_gtt *intel_gtt_get(void)
  1394. {
  1395. return &intel_private.base;
  1396. }
  1397. EXPORT_SYMBOL(intel_gtt_get);
  1398. void intel_gmch_remove(struct pci_dev *pdev)
  1399. {
  1400. if (intel_private.pcidev)
  1401. pci_dev_put(intel_private.pcidev);
  1402. if (intel_private.bridge_dev)
  1403. pci_dev_put(intel_private.bridge_dev);
  1404. }
  1405. EXPORT_SYMBOL(intel_gmch_remove);
  1406. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1407. MODULE_LICENSE("GPL and additional rights");