smpboot.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. *
  7. * Much of the core SMP work is based on previous work by Thomas Radke, to
  8. * whom a great many thanks are extended.
  9. *
  10. * Thanks to Intel for making available several different Pentium,
  11. * Pentium Pro and Pentium-II/Xeon MP machines.
  12. * Original development of Linux SMP code supported by Caldera.
  13. *
  14. * This code is released under the GNU General Public License version 2 or
  15. * later.
  16. *
  17. * Fixes
  18. * Felix Koop : NR_CPUS used properly
  19. * Jose Renau : Handle single CPU case.
  20. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  21. * Greg Wright : Fix for kernel stacks panic.
  22. * Erich Boleyn : MP v1.4 and additional changes.
  23. * Matthias Sattler : Changes for 2.1 kernel map.
  24. * Michel Lespinasse : Changes for 2.1 kernel map.
  25. * Michael Chastain : Change trampoline.S to gnu as.
  26. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  27. * Ingo Molnar : Added APIC timers, based on code
  28. * from Jose Renau
  29. * Ingo Molnar : various cleanups and rewrites
  30. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  31. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  32. * Martin J. Bligh : Added support for multi-quad systems
  33. * Dave Jones : Report invalid combinations of Athlon CPUs.
  34. * Rusty Russell : Hacked into shape for new "hotplug" boot process. */
  35. #include <linux/module.h>
  36. #include <linux/config.h>
  37. #include <linux/init.h>
  38. #include <linux/kernel.h>
  39. #include <linux/mm.h>
  40. #include <linux/sched.h>
  41. #include <linux/kernel_stat.h>
  42. #include <linux/smp_lock.h>
  43. #include <linux/bootmem.h>
  44. #include <linux/notifier.h>
  45. #include <linux/cpu.h>
  46. #include <linux/percpu.h>
  47. #include <linux/delay.h>
  48. #include <linux/mc146818rtc.h>
  49. #include <asm/tlbflush.h>
  50. #include <asm/desc.h>
  51. #include <asm/arch_hooks.h>
  52. #include <asm/nmi.h>
  53. #include <mach_apic.h>
  54. #include <mach_wakecpu.h>
  55. #include <smpboot_hooks.h>
  56. /* Set if we find a B stepping CPU */
  57. static int __devinitdata smp_b_stepping;
  58. /* Number of siblings per CPU package */
  59. int smp_num_siblings = 1;
  60. #ifdef CONFIG_X86_HT
  61. EXPORT_SYMBOL(smp_num_siblings);
  62. #endif
  63. /* Package ID of each logical CPU */
  64. int phys_proc_id[NR_CPUS] __read_mostly = {[0 ... NR_CPUS-1] = BAD_APICID};
  65. /* Core ID of each logical CPU */
  66. int cpu_core_id[NR_CPUS] __read_mostly = {[0 ... NR_CPUS-1] = BAD_APICID};
  67. /* Last level cache ID of each logical CPU */
  68. int cpu_llc_id[NR_CPUS] __cpuinitdata = {[0 ... NR_CPUS-1] = BAD_APICID};
  69. /* representing HT siblings of each logical CPU */
  70. cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly;
  71. EXPORT_SYMBOL(cpu_sibling_map);
  72. /* representing HT and core siblings of each logical CPU */
  73. cpumask_t cpu_core_map[NR_CPUS] __read_mostly;
  74. EXPORT_SYMBOL(cpu_core_map);
  75. /* bitmap of online cpus */
  76. cpumask_t cpu_online_map __read_mostly;
  77. EXPORT_SYMBOL(cpu_online_map);
  78. cpumask_t cpu_callin_map;
  79. cpumask_t cpu_callout_map;
  80. EXPORT_SYMBOL(cpu_callout_map);
  81. cpumask_t cpu_possible_map;
  82. EXPORT_SYMBOL(cpu_possible_map);
  83. static cpumask_t smp_commenced_mask;
  84. /* TSC's upper 32 bits can't be written in eariler CPU (before prescott), there
  85. * is no way to resync one AP against BP. TBD: for prescott and above, we
  86. * should use IA64's algorithm
  87. */
  88. static int __devinitdata tsc_sync_disabled;
  89. /* Per CPU bogomips and other parameters */
  90. struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
  91. EXPORT_SYMBOL(cpu_data);
  92. u8 x86_cpu_to_apicid[NR_CPUS] __read_mostly =
  93. { [0 ... NR_CPUS-1] = 0xff };
  94. EXPORT_SYMBOL(x86_cpu_to_apicid);
  95. /*
  96. * Trampoline 80x86 program as an array.
  97. */
  98. extern unsigned char trampoline_data [];
  99. extern unsigned char trampoline_end [];
  100. static unsigned char *trampoline_base;
  101. static int trampoline_exec;
  102. static void map_cpu_to_logical_apicid(void);
  103. /* State of each CPU. */
  104. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  105. /*
  106. * Currently trivial. Write the real->protected mode
  107. * bootstrap into the page concerned. The caller
  108. * has made sure it's suitably aligned.
  109. */
  110. static unsigned long __devinit setup_trampoline(void)
  111. {
  112. memcpy(trampoline_base, trampoline_data, trampoline_end - trampoline_data);
  113. return virt_to_phys(trampoline_base);
  114. }
  115. /*
  116. * We are called very early to get the low memory for the
  117. * SMP bootup trampoline page.
  118. */
  119. void __init smp_alloc_memory(void)
  120. {
  121. trampoline_base = (void *) alloc_bootmem_low_pages(PAGE_SIZE);
  122. /*
  123. * Has to be in very low memory so we can execute
  124. * real-mode AP code.
  125. */
  126. if (__pa(trampoline_base) >= 0x9F000)
  127. BUG();
  128. /*
  129. * Make the SMP trampoline executable:
  130. */
  131. trampoline_exec = set_kernel_exec((unsigned long)trampoline_base, 1);
  132. }
  133. /*
  134. * The bootstrap kernel entry code has set these up. Save them for
  135. * a given CPU
  136. */
  137. static void __devinit smp_store_cpu_info(int id)
  138. {
  139. struct cpuinfo_x86 *c = cpu_data + id;
  140. *c = boot_cpu_data;
  141. if (id!=0)
  142. identify_cpu(c);
  143. /*
  144. * Mask B, Pentium, but not Pentium MMX
  145. */
  146. if (c->x86_vendor == X86_VENDOR_INTEL &&
  147. c->x86 == 5 &&
  148. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  149. c->x86_model <= 3)
  150. /*
  151. * Remember we have B step Pentia with bugs
  152. */
  153. smp_b_stepping = 1;
  154. /*
  155. * Certain Athlons might work (for various values of 'work') in SMP
  156. * but they are not certified as MP capable.
  157. */
  158. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  159. /* Athlon 660/661 is valid. */
  160. if ((c->x86_model==6) && ((c->x86_mask==0) || (c->x86_mask==1)))
  161. goto valid_k7;
  162. /* Duron 670 is valid */
  163. if ((c->x86_model==7) && (c->x86_mask==0))
  164. goto valid_k7;
  165. /*
  166. * Athlon 662, Duron 671, and Athlon >model 7 have capability bit.
  167. * It's worth noting that the A5 stepping (662) of some Athlon XP's
  168. * have the MP bit set.
  169. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for more.
  170. */
  171. if (((c->x86_model==6) && (c->x86_mask>=2)) ||
  172. ((c->x86_model==7) && (c->x86_mask>=1)) ||
  173. (c->x86_model> 7))
  174. if (cpu_has_mp)
  175. goto valid_k7;
  176. /* If we get here, it's not a certified SMP capable AMD system. */
  177. add_taint(TAINT_UNSAFE_SMP);
  178. }
  179. valid_k7:
  180. ;
  181. }
  182. /*
  183. * TSC synchronization.
  184. *
  185. * We first check whether all CPUs have their TSC's synchronized,
  186. * then we print a warning if not, and always resync.
  187. */
  188. static atomic_t tsc_start_flag = ATOMIC_INIT(0);
  189. static atomic_t tsc_count_start = ATOMIC_INIT(0);
  190. static atomic_t tsc_count_stop = ATOMIC_INIT(0);
  191. static unsigned long long tsc_values[NR_CPUS];
  192. #define NR_LOOPS 5
  193. static void __init synchronize_tsc_bp (void)
  194. {
  195. int i;
  196. unsigned long long t0;
  197. unsigned long long sum, avg;
  198. long long delta;
  199. unsigned int one_usec;
  200. int buggy = 0;
  201. printk(KERN_INFO "checking TSC synchronization across %u CPUs: ", num_booting_cpus());
  202. /* convert from kcyc/sec to cyc/usec */
  203. one_usec = cpu_khz / 1000;
  204. atomic_set(&tsc_start_flag, 1);
  205. wmb();
  206. /*
  207. * We loop a few times to get a primed instruction cache,
  208. * then the last pass is more or less synchronized and
  209. * the BP and APs set their cycle counters to zero all at
  210. * once. This reduces the chance of having random offsets
  211. * between the processors, and guarantees that the maximum
  212. * delay between the cycle counters is never bigger than
  213. * the latency of information-passing (cachelines) between
  214. * two CPUs.
  215. */
  216. for (i = 0; i < NR_LOOPS; i++) {
  217. /*
  218. * all APs synchronize but they loop on '== num_cpus'
  219. */
  220. while (atomic_read(&tsc_count_start) != num_booting_cpus()-1)
  221. cpu_relax();
  222. atomic_set(&tsc_count_stop, 0);
  223. wmb();
  224. /*
  225. * this lets the APs save their current TSC:
  226. */
  227. atomic_inc(&tsc_count_start);
  228. rdtscll(tsc_values[smp_processor_id()]);
  229. /*
  230. * We clear the TSC in the last loop:
  231. */
  232. if (i == NR_LOOPS-1)
  233. write_tsc(0, 0);
  234. /*
  235. * Wait for all APs to leave the synchronization point:
  236. */
  237. while (atomic_read(&tsc_count_stop) != num_booting_cpus()-1)
  238. cpu_relax();
  239. atomic_set(&tsc_count_start, 0);
  240. wmb();
  241. atomic_inc(&tsc_count_stop);
  242. }
  243. sum = 0;
  244. for (i = 0; i < NR_CPUS; i++) {
  245. if (cpu_isset(i, cpu_callout_map)) {
  246. t0 = tsc_values[i];
  247. sum += t0;
  248. }
  249. }
  250. avg = sum;
  251. do_div(avg, num_booting_cpus());
  252. sum = 0;
  253. for (i = 0; i < NR_CPUS; i++) {
  254. if (!cpu_isset(i, cpu_callout_map))
  255. continue;
  256. delta = tsc_values[i] - avg;
  257. if (delta < 0)
  258. delta = -delta;
  259. /*
  260. * We report bigger than 2 microseconds clock differences.
  261. */
  262. if (delta > 2*one_usec) {
  263. long realdelta;
  264. if (!buggy) {
  265. buggy = 1;
  266. printk("\n");
  267. }
  268. realdelta = delta;
  269. do_div(realdelta, one_usec);
  270. if (tsc_values[i] < avg)
  271. realdelta = -realdelta;
  272. if (realdelta > 0)
  273. printk(KERN_INFO "CPU#%d had %ld usecs TSC "
  274. "skew, fixed it up.\n", i, realdelta);
  275. }
  276. sum += delta;
  277. }
  278. if (!buggy)
  279. printk("passed.\n");
  280. }
  281. static void __init synchronize_tsc_ap (void)
  282. {
  283. int i;
  284. /*
  285. * Not every cpu is online at the time
  286. * this gets called, so we first wait for the BP to
  287. * finish SMP initialization:
  288. */
  289. while (!atomic_read(&tsc_start_flag))
  290. cpu_relax();
  291. for (i = 0; i < NR_LOOPS; i++) {
  292. atomic_inc(&tsc_count_start);
  293. while (atomic_read(&tsc_count_start) != num_booting_cpus())
  294. cpu_relax();
  295. rdtscll(tsc_values[smp_processor_id()]);
  296. if (i == NR_LOOPS-1)
  297. write_tsc(0, 0);
  298. atomic_inc(&tsc_count_stop);
  299. while (atomic_read(&tsc_count_stop) != num_booting_cpus())
  300. cpu_relax();
  301. }
  302. }
  303. #undef NR_LOOPS
  304. extern void calibrate_delay(void);
  305. static atomic_t init_deasserted;
  306. static void __devinit smp_callin(void)
  307. {
  308. int cpuid, phys_id;
  309. unsigned long timeout;
  310. /*
  311. * If waken up by an INIT in an 82489DX configuration
  312. * we may get here before an INIT-deassert IPI reaches
  313. * our local APIC. We have to wait for the IPI or we'll
  314. * lock up on an APIC access.
  315. */
  316. wait_for_init_deassert(&init_deasserted);
  317. /*
  318. * (This works even if the APIC is not enabled.)
  319. */
  320. phys_id = GET_APIC_ID(apic_read(APIC_ID));
  321. cpuid = smp_processor_id();
  322. if (cpu_isset(cpuid, cpu_callin_map)) {
  323. printk("huh, phys CPU#%d, CPU#%d already present??\n",
  324. phys_id, cpuid);
  325. BUG();
  326. }
  327. Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  328. /*
  329. * STARTUP IPIs are fragile beasts as they might sometimes
  330. * trigger some glue motherboard logic. Complete APIC bus
  331. * silence for 1 second, this overestimates the time the
  332. * boot CPU is spending to send the up to 2 STARTUP IPIs
  333. * by a factor of two. This should be enough.
  334. */
  335. /*
  336. * Waiting 2s total for startup (udelay is not yet working)
  337. */
  338. timeout = jiffies + 2*HZ;
  339. while (time_before(jiffies, timeout)) {
  340. /*
  341. * Has the boot CPU finished it's STARTUP sequence?
  342. */
  343. if (cpu_isset(cpuid, cpu_callout_map))
  344. break;
  345. rep_nop();
  346. }
  347. if (!time_before(jiffies, timeout)) {
  348. printk("BUG: CPU%d started up but did not get a callout!\n",
  349. cpuid);
  350. BUG();
  351. }
  352. /*
  353. * the boot CPU has finished the init stage and is spinning
  354. * on callin_map until we finish. We are free to set up this
  355. * CPU, first the APIC. (this is probably redundant on most
  356. * boards)
  357. */
  358. Dprintk("CALLIN, before setup_local_APIC().\n");
  359. smp_callin_clear_local_apic();
  360. setup_local_APIC();
  361. map_cpu_to_logical_apicid();
  362. /*
  363. * Get our bogomips.
  364. */
  365. calibrate_delay();
  366. Dprintk("Stack at about %p\n",&cpuid);
  367. /*
  368. * Save our processor parameters
  369. */
  370. smp_store_cpu_info(cpuid);
  371. disable_APIC_timer();
  372. /*
  373. * Allow the master to continue.
  374. */
  375. cpu_set(cpuid, cpu_callin_map);
  376. /*
  377. * Synchronize the TSC with the BP
  378. */
  379. if (cpu_has_tsc && cpu_khz && !tsc_sync_disabled)
  380. synchronize_tsc_ap();
  381. }
  382. static int cpucount;
  383. /* maps the cpu to the sched domain representing multi-core */
  384. cpumask_t cpu_coregroup_map(int cpu)
  385. {
  386. struct cpuinfo_x86 *c = cpu_data + cpu;
  387. /*
  388. * For perf, we return last level cache shared map.
  389. * TBD: when power saving sched policy is added, we will return
  390. * cpu_core_map when power saving policy is enabled
  391. */
  392. return c->llc_shared_map;
  393. }
  394. /* representing cpus for which sibling maps can be computed */
  395. static cpumask_t cpu_sibling_setup_map;
  396. static inline void
  397. set_cpu_sibling_map(int cpu)
  398. {
  399. int i;
  400. struct cpuinfo_x86 *c = cpu_data;
  401. cpu_set(cpu, cpu_sibling_setup_map);
  402. if (smp_num_siblings > 1) {
  403. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  404. if (phys_proc_id[cpu] == phys_proc_id[i] &&
  405. cpu_core_id[cpu] == cpu_core_id[i]) {
  406. cpu_set(i, cpu_sibling_map[cpu]);
  407. cpu_set(cpu, cpu_sibling_map[i]);
  408. cpu_set(i, cpu_core_map[cpu]);
  409. cpu_set(cpu, cpu_core_map[i]);
  410. cpu_set(i, c[cpu].llc_shared_map);
  411. cpu_set(cpu, c[i].llc_shared_map);
  412. }
  413. }
  414. } else {
  415. cpu_set(cpu, cpu_sibling_map[cpu]);
  416. }
  417. cpu_set(cpu, c[cpu].llc_shared_map);
  418. if (current_cpu_data.x86_max_cores == 1) {
  419. cpu_core_map[cpu] = cpu_sibling_map[cpu];
  420. c[cpu].booted_cores = 1;
  421. return;
  422. }
  423. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  424. if (cpu_llc_id[cpu] != BAD_APICID &&
  425. cpu_llc_id[cpu] == cpu_llc_id[i]) {
  426. cpu_set(i, c[cpu].llc_shared_map);
  427. cpu_set(cpu, c[i].llc_shared_map);
  428. }
  429. if (phys_proc_id[cpu] == phys_proc_id[i]) {
  430. cpu_set(i, cpu_core_map[cpu]);
  431. cpu_set(cpu, cpu_core_map[i]);
  432. /*
  433. * Does this new cpu bringup a new core?
  434. */
  435. if (cpus_weight(cpu_sibling_map[cpu]) == 1) {
  436. /*
  437. * for each core in package, increment
  438. * the booted_cores for this new cpu
  439. */
  440. if (first_cpu(cpu_sibling_map[i]) == i)
  441. c[cpu].booted_cores++;
  442. /*
  443. * increment the core count for all
  444. * the other cpus in this package
  445. */
  446. if (i != cpu)
  447. c[i].booted_cores++;
  448. } else if (i != cpu && !c[cpu].booted_cores)
  449. c[cpu].booted_cores = c[i].booted_cores;
  450. }
  451. }
  452. }
  453. /*
  454. * Activate a secondary processor.
  455. */
  456. static void __devinit start_secondary(void *unused)
  457. {
  458. /*
  459. * Dont put anything before smp_callin(), SMP
  460. * booting is too fragile that we want to limit the
  461. * things done here to the most necessary things.
  462. */
  463. cpu_init();
  464. preempt_disable();
  465. smp_callin();
  466. while (!cpu_isset(smp_processor_id(), smp_commenced_mask))
  467. rep_nop();
  468. setup_secondary_APIC_clock();
  469. if (nmi_watchdog == NMI_IO_APIC) {
  470. disable_8259A_irq(0);
  471. enable_NMI_through_LVT0(NULL);
  472. enable_8259A_irq(0);
  473. }
  474. enable_APIC_timer();
  475. /*
  476. * low-memory mappings have been cleared, flush them from
  477. * the local TLBs too.
  478. */
  479. local_flush_tlb();
  480. /* This must be done before setting cpu_online_map */
  481. set_cpu_sibling_map(raw_smp_processor_id());
  482. wmb();
  483. /*
  484. * We need to hold call_lock, so there is no inconsistency
  485. * between the time smp_call_function() determines number of
  486. * IPI receipients, and the time when the determination is made
  487. * for which cpus receive the IPI. Holding this
  488. * lock helps us to not include this cpu in a currently in progress
  489. * smp_call_function().
  490. */
  491. lock_ipi_call_lock();
  492. cpu_set(smp_processor_id(), cpu_online_map);
  493. unlock_ipi_call_lock();
  494. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  495. /* We can take interrupts now: we're officially "up". */
  496. local_irq_enable();
  497. wmb();
  498. cpu_idle();
  499. }
  500. /*
  501. * Everything has been set up for the secondary
  502. * CPUs - they just need to reload everything
  503. * from the task structure
  504. * This function must not return.
  505. */
  506. void __devinit initialize_secondary(void)
  507. {
  508. /*
  509. * We don't actually need to load the full TSS,
  510. * basically just the stack pointer and the eip.
  511. */
  512. asm volatile(
  513. "movl %0,%%esp\n\t"
  514. "jmp *%1"
  515. :
  516. :"r" (current->thread.esp),"r" (current->thread.eip));
  517. }
  518. extern struct {
  519. void * esp;
  520. unsigned short ss;
  521. } stack_start;
  522. #ifdef CONFIG_NUMA
  523. /* which logical CPUs are on which nodes */
  524. cpumask_t node_2_cpu_mask[MAX_NUMNODES] __read_mostly =
  525. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  526. /* which node each logical CPU is on */
  527. int cpu_2_node[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  528. EXPORT_SYMBOL(cpu_2_node);
  529. /* set up a mapping between cpu and node. */
  530. static inline void map_cpu_to_node(int cpu, int node)
  531. {
  532. printk("Mapping cpu %d to node %d\n", cpu, node);
  533. cpu_set(cpu, node_2_cpu_mask[node]);
  534. cpu_2_node[cpu] = node;
  535. }
  536. /* undo a mapping between cpu and node. */
  537. static inline void unmap_cpu_to_node(int cpu)
  538. {
  539. int node;
  540. printk("Unmapping cpu %d from all nodes\n", cpu);
  541. for (node = 0; node < MAX_NUMNODES; node ++)
  542. cpu_clear(cpu, node_2_cpu_mask[node]);
  543. cpu_2_node[cpu] = 0;
  544. }
  545. #else /* !CONFIG_NUMA */
  546. #define map_cpu_to_node(cpu, node) ({})
  547. #define unmap_cpu_to_node(cpu) ({})
  548. #endif /* CONFIG_NUMA */
  549. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = BAD_APICID };
  550. static void map_cpu_to_logical_apicid(void)
  551. {
  552. int cpu = smp_processor_id();
  553. int apicid = logical_smp_processor_id();
  554. cpu_2_logical_apicid[cpu] = apicid;
  555. map_cpu_to_node(cpu, apicid_to_node(apicid));
  556. }
  557. static void unmap_cpu_to_logical_apicid(int cpu)
  558. {
  559. cpu_2_logical_apicid[cpu] = BAD_APICID;
  560. unmap_cpu_to_node(cpu);
  561. }
  562. #if APIC_DEBUG
  563. static inline void __inquire_remote_apic(int apicid)
  564. {
  565. int i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  566. char *names[] = { "ID", "VERSION", "SPIV" };
  567. int timeout, status;
  568. printk("Inquiring remote APIC #%d...\n", apicid);
  569. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  570. printk("... APIC #%d %s: ", apicid, names[i]);
  571. /*
  572. * Wait for idle.
  573. */
  574. apic_wait_icr_idle();
  575. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  576. apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
  577. timeout = 0;
  578. do {
  579. udelay(100);
  580. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  581. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  582. switch (status) {
  583. case APIC_ICR_RR_VALID:
  584. status = apic_read(APIC_RRR);
  585. printk("%08x\n", status);
  586. break;
  587. default:
  588. printk("failed\n");
  589. }
  590. }
  591. }
  592. #endif
  593. #ifdef WAKE_SECONDARY_VIA_NMI
  594. /*
  595. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  596. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  597. * won't ... remember to clear down the APIC, etc later.
  598. */
  599. static int __devinit
  600. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  601. {
  602. unsigned long send_status = 0, accept_status = 0;
  603. int timeout, maxlvt;
  604. /* Target chip */
  605. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
  606. /* Boot on the stack */
  607. /* Kick the second */
  608. apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
  609. Dprintk("Waiting for send to finish...\n");
  610. timeout = 0;
  611. do {
  612. Dprintk("+");
  613. udelay(100);
  614. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  615. } while (send_status && (timeout++ < 1000));
  616. /*
  617. * Give the other CPU some time to accept the IPI.
  618. */
  619. udelay(200);
  620. /*
  621. * Due to the Pentium erratum 3AP.
  622. */
  623. maxlvt = get_maxlvt();
  624. if (maxlvt > 3) {
  625. apic_read_around(APIC_SPIV);
  626. apic_write(APIC_ESR, 0);
  627. }
  628. accept_status = (apic_read(APIC_ESR) & 0xEF);
  629. Dprintk("NMI sent.\n");
  630. if (send_status)
  631. printk("APIC never delivered???\n");
  632. if (accept_status)
  633. printk("APIC delivery error (%lx).\n", accept_status);
  634. return (send_status | accept_status);
  635. }
  636. #endif /* WAKE_SECONDARY_VIA_NMI */
  637. #ifdef WAKE_SECONDARY_VIA_INIT
  638. static int __devinit
  639. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  640. {
  641. unsigned long send_status = 0, accept_status = 0;
  642. int maxlvt, timeout, num_starts, j;
  643. /*
  644. * Be paranoid about clearing APIC errors.
  645. */
  646. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  647. apic_read_around(APIC_SPIV);
  648. apic_write(APIC_ESR, 0);
  649. apic_read(APIC_ESR);
  650. }
  651. Dprintk("Asserting INIT.\n");
  652. /*
  653. * Turn INIT on target chip
  654. */
  655. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  656. /*
  657. * Send IPI
  658. */
  659. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
  660. | APIC_DM_INIT);
  661. Dprintk("Waiting for send to finish...\n");
  662. timeout = 0;
  663. do {
  664. Dprintk("+");
  665. udelay(100);
  666. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  667. } while (send_status && (timeout++ < 1000));
  668. mdelay(10);
  669. Dprintk("Deasserting INIT.\n");
  670. /* Target chip */
  671. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  672. /* Send IPI */
  673. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  674. Dprintk("Waiting for send to finish...\n");
  675. timeout = 0;
  676. do {
  677. Dprintk("+");
  678. udelay(100);
  679. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  680. } while (send_status && (timeout++ < 1000));
  681. atomic_set(&init_deasserted, 1);
  682. /*
  683. * Should we send STARTUP IPIs ?
  684. *
  685. * Determine this based on the APIC version.
  686. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  687. */
  688. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  689. num_starts = 2;
  690. else
  691. num_starts = 0;
  692. /*
  693. * Run STARTUP IPI loop.
  694. */
  695. Dprintk("#startup loops: %d.\n", num_starts);
  696. maxlvt = get_maxlvt();
  697. for (j = 1; j <= num_starts; j++) {
  698. Dprintk("Sending STARTUP #%d.\n",j);
  699. apic_read_around(APIC_SPIV);
  700. apic_write(APIC_ESR, 0);
  701. apic_read(APIC_ESR);
  702. Dprintk("After apic_write.\n");
  703. /*
  704. * STARTUP IPI
  705. */
  706. /* Target chip */
  707. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  708. /* Boot on the stack */
  709. /* Kick the second */
  710. apic_write_around(APIC_ICR, APIC_DM_STARTUP
  711. | (start_eip >> 12));
  712. /*
  713. * Give the other CPU some time to accept the IPI.
  714. */
  715. udelay(300);
  716. Dprintk("Startup point 1.\n");
  717. Dprintk("Waiting for send to finish...\n");
  718. timeout = 0;
  719. do {
  720. Dprintk("+");
  721. udelay(100);
  722. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  723. } while (send_status && (timeout++ < 1000));
  724. /*
  725. * Give the other CPU some time to accept the IPI.
  726. */
  727. udelay(200);
  728. /*
  729. * Due to the Pentium erratum 3AP.
  730. */
  731. if (maxlvt > 3) {
  732. apic_read_around(APIC_SPIV);
  733. apic_write(APIC_ESR, 0);
  734. }
  735. accept_status = (apic_read(APIC_ESR) & 0xEF);
  736. if (send_status || accept_status)
  737. break;
  738. }
  739. Dprintk("After Startup.\n");
  740. if (send_status)
  741. printk("APIC never delivered???\n");
  742. if (accept_status)
  743. printk("APIC delivery error (%lx).\n", accept_status);
  744. return (send_status | accept_status);
  745. }
  746. #endif /* WAKE_SECONDARY_VIA_INIT */
  747. extern cpumask_t cpu_initialized;
  748. static inline int alloc_cpu_id(void)
  749. {
  750. cpumask_t tmp_map;
  751. int cpu;
  752. cpus_complement(tmp_map, cpu_present_map);
  753. cpu = first_cpu(tmp_map);
  754. if (cpu >= NR_CPUS)
  755. return -ENODEV;
  756. return cpu;
  757. }
  758. #ifdef CONFIG_HOTPLUG_CPU
  759. static struct task_struct * __devinitdata cpu_idle_tasks[NR_CPUS];
  760. static inline struct task_struct * alloc_idle_task(int cpu)
  761. {
  762. struct task_struct *idle;
  763. if ((idle = cpu_idle_tasks[cpu]) != NULL) {
  764. /* initialize thread_struct. we really want to avoid destroy
  765. * idle tread
  766. */
  767. idle->thread.esp = (unsigned long)task_pt_regs(idle);
  768. init_idle(idle, cpu);
  769. return idle;
  770. }
  771. idle = fork_idle(cpu);
  772. if (!IS_ERR(idle))
  773. cpu_idle_tasks[cpu] = idle;
  774. return idle;
  775. }
  776. #else
  777. #define alloc_idle_task(cpu) fork_idle(cpu)
  778. #endif
  779. static int __devinit do_boot_cpu(int apicid, int cpu)
  780. /*
  781. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  782. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  783. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  784. */
  785. {
  786. struct task_struct *idle;
  787. unsigned long boot_error;
  788. int timeout;
  789. unsigned long start_eip;
  790. unsigned short nmi_high = 0, nmi_low = 0;
  791. ++cpucount;
  792. alternatives_smp_switch(1);
  793. /*
  794. * We can't use kernel_thread since we must avoid to
  795. * reschedule the child.
  796. */
  797. idle = alloc_idle_task(cpu);
  798. if (IS_ERR(idle))
  799. panic("failed fork for CPU %d", cpu);
  800. idle->thread.eip = (unsigned long) start_secondary;
  801. /* start_eip had better be page-aligned! */
  802. start_eip = setup_trampoline();
  803. /* So we see what's up */
  804. printk("Booting processor %d/%d eip %lx\n", cpu, apicid, start_eip);
  805. /* Stack for startup_32 can be just as for start_secondary onwards */
  806. stack_start.esp = (void *) idle->thread.esp;
  807. irq_ctx_init(cpu);
  808. /*
  809. * This grunge runs the startup process for
  810. * the targeted processor.
  811. */
  812. atomic_set(&init_deasserted, 0);
  813. Dprintk("Setting warm reset code and vector.\n");
  814. store_NMI_vector(&nmi_high, &nmi_low);
  815. smpboot_setup_warm_reset_vector(start_eip);
  816. /*
  817. * Starting actual IPI sequence...
  818. */
  819. boot_error = wakeup_secondary_cpu(apicid, start_eip);
  820. if (!boot_error) {
  821. /*
  822. * allow APs to start initializing.
  823. */
  824. Dprintk("Before Callout %d.\n", cpu);
  825. cpu_set(cpu, cpu_callout_map);
  826. Dprintk("After Callout %d.\n", cpu);
  827. /*
  828. * Wait 5s total for a response
  829. */
  830. for (timeout = 0; timeout < 50000; timeout++) {
  831. if (cpu_isset(cpu, cpu_callin_map))
  832. break; /* It has booted */
  833. udelay(100);
  834. }
  835. if (cpu_isset(cpu, cpu_callin_map)) {
  836. /* number CPUs logically, starting from 1 (BSP is 0) */
  837. Dprintk("OK.\n");
  838. printk("CPU%d: ", cpu);
  839. print_cpu_info(&cpu_data[cpu]);
  840. Dprintk("CPU has booted.\n");
  841. } else {
  842. boot_error= 1;
  843. if (*((volatile unsigned char *)trampoline_base)
  844. == 0xA5)
  845. /* trampoline started but...? */
  846. printk("Stuck ??\n");
  847. else
  848. /* trampoline code not run */
  849. printk("Not responding.\n");
  850. inquire_remote_apic(apicid);
  851. }
  852. }
  853. if (boot_error) {
  854. /* Try to put things back the way they were before ... */
  855. unmap_cpu_to_logical_apicid(cpu);
  856. cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
  857. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  858. cpucount--;
  859. } else {
  860. x86_cpu_to_apicid[cpu] = apicid;
  861. cpu_set(cpu, cpu_present_map);
  862. }
  863. /* mark "stuck" area as not stuck */
  864. *((volatile unsigned long *)trampoline_base) = 0;
  865. return boot_error;
  866. }
  867. #ifdef CONFIG_HOTPLUG_CPU
  868. void cpu_exit_clear(void)
  869. {
  870. int cpu = raw_smp_processor_id();
  871. idle_task_exit();
  872. cpucount --;
  873. cpu_uninit();
  874. irq_ctx_exit(cpu);
  875. cpu_clear(cpu, cpu_callout_map);
  876. cpu_clear(cpu, cpu_callin_map);
  877. cpu_clear(cpu, smp_commenced_mask);
  878. unmap_cpu_to_logical_apicid(cpu);
  879. }
  880. struct warm_boot_cpu_info {
  881. struct completion *complete;
  882. int apicid;
  883. int cpu;
  884. };
  885. static void __cpuinit do_warm_boot_cpu(void *p)
  886. {
  887. struct warm_boot_cpu_info *info = p;
  888. do_boot_cpu(info->apicid, info->cpu);
  889. complete(info->complete);
  890. }
  891. static int __cpuinit __smp_prepare_cpu(int cpu)
  892. {
  893. DECLARE_COMPLETION(done);
  894. struct warm_boot_cpu_info info;
  895. struct work_struct task;
  896. int apicid, ret;
  897. struct Xgt_desc_struct *cpu_gdt_descr = &per_cpu(cpu_gdt_descr, cpu);
  898. apicid = x86_cpu_to_apicid[cpu];
  899. if (apicid == BAD_APICID) {
  900. ret = -ENODEV;
  901. goto exit;
  902. }
  903. /*
  904. * the CPU isn't initialized at boot time, allocate gdt table here.
  905. * cpu_init will initialize it
  906. */
  907. if (!cpu_gdt_descr->address) {
  908. cpu_gdt_descr->address = get_zeroed_page(GFP_KERNEL);
  909. if (!cpu_gdt_descr->address)
  910. printk(KERN_CRIT "CPU%d failed to allocate GDT\n", cpu);
  911. ret = -ENOMEM;
  912. goto exit;
  913. }
  914. info.complete = &done;
  915. info.apicid = apicid;
  916. info.cpu = cpu;
  917. INIT_WORK(&task, do_warm_boot_cpu, &info);
  918. tsc_sync_disabled = 1;
  919. /* init low mem mapping */
  920. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
  921. KERNEL_PGD_PTRS);
  922. flush_tlb_all();
  923. schedule_work(&task);
  924. wait_for_completion(&done);
  925. tsc_sync_disabled = 0;
  926. zap_low_mappings();
  927. ret = 0;
  928. exit:
  929. return ret;
  930. }
  931. #endif
  932. static void smp_tune_scheduling (void)
  933. {
  934. unsigned long cachesize; /* kB */
  935. unsigned long bandwidth = 350; /* MB/s */
  936. /*
  937. * Rough estimation for SMP scheduling, this is the number of
  938. * cycles it takes for a fully memory-limited process to flush
  939. * the SMP-local cache.
  940. *
  941. * (For a P5 this pretty much means we will choose another idle
  942. * CPU almost always at wakeup time (this is due to the small
  943. * L1 cache), on PIIs it's around 50-100 usecs, depending on
  944. * the cache size)
  945. */
  946. if (!cpu_khz) {
  947. /*
  948. * this basically disables processor-affinity
  949. * scheduling on SMP without a TSC.
  950. */
  951. return;
  952. } else {
  953. cachesize = boot_cpu_data.x86_cache_size;
  954. if (cachesize == -1) {
  955. cachesize = 16; /* Pentiums, 2x8kB cache */
  956. bandwidth = 100;
  957. }
  958. max_cache_size = cachesize * 1024;
  959. }
  960. }
  961. /*
  962. * Cycle through the processors sending APIC IPIs to boot each.
  963. */
  964. static int boot_cpu_logical_apicid;
  965. /* Where the IO area was mapped on multiquad, always 0 otherwise */
  966. void *xquad_portio;
  967. #ifdef CONFIG_X86_NUMAQ
  968. EXPORT_SYMBOL(xquad_portio);
  969. #endif
  970. static void __init smp_boot_cpus(unsigned int max_cpus)
  971. {
  972. int apicid, cpu, bit, kicked;
  973. unsigned long bogosum = 0;
  974. /*
  975. * Setup boot CPU information
  976. */
  977. smp_store_cpu_info(0); /* Final full version of the data */
  978. printk("CPU%d: ", 0);
  979. print_cpu_info(&cpu_data[0]);
  980. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  981. boot_cpu_logical_apicid = logical_smp_processor_id();
  982. x86_cpu_to_apicid[0] = boot_cpu_physical_apicid;
  983. current_thread_info()->cpu = 0;
  984. smp_tune_scheduling();
  985. set_cpu_sibling_map(0);
  986. /*
  987. * If we couldn't find an SMP configuration at boot time,
  988. * get out of here now!
  989. */
  990. if (!smp_found_config && !acpi_lapic) {
  991. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  992. smpboot_clear_io_apic_irqs();
  993. phys_cpu_present_map = physid_mask_of_physid(0);
  994. if (APIC_init_uniprocessor())
  995. printk(KERN_NOTICE "Local APIC not detected."
  996. " Using dummy APIC emulation.\n");
  997. map_cpu_to_logical_apicid();
  998. cpu_set(0, cpu_sibling_map[0]);
  999. cpu_set(0, cpu_core_map[0]);
  1000. return;
  1001. }
  1002. /*
  1003. * Should not be necessary because the MP table should list the boot
  1004. * CPU too, but we do it for the sake of robustness anyway.
  1005. * Makes no sense to do this check in clustered apic mode, so skip it
  1006. */
  1007. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  1008. printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
  1009. boot_cpu_physical_apicid);
  1010. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  1011. }
  1012. /*
  1013. * If we couldn't find a local APIC, then get out of here now!
  1014. */
  1015. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && !cpu_has_apic) {
  1016. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1017. boot_cpu_physical_apicid);
  1018. printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
  1019. smpboot_clear_io_apic_irqs();
  1020. phys_cpu_present_map = physid_mask_of_physid(0);
  1021. cpu_set(0, cpu_sibling_map[0]);
  1022. cpu_set(0, cpu_core_map[0]);
  1023. return;
  1024. }
  1025. verify_local_APIC();
  1026. /*
  1027. * If SMP should be disabled, then really disable it!
  1028. */
  1029. if (!max_cpus) {
  1030. smp_found_config = 0;
  1031. printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
  1032. smpboot_clear_io_apic_irqs();
  1033. phys_cpu_present_map = physid_mask_of_physid(0);
  1034. cpu_set(0, cpu_sibling_map[0]);
  1035. cpu_set(0, cpu_core_map[0]);
  1036. return;
  1037. }
  1038. connect_bsp_APIC();
  1039. setup_local_APIC();
  1040. map_cpu_to_logical_apicid();
  1041. setup_portio_remap();
  1042. /*
  1043. * Scan the CPU present map and fire up the other CPUs via do_boot_cpu
  1044. *
  1045. * In clustered apic mode, phys_cpu_present_map is a constructed thus:
  1046. * bits 0-3 are quad0, 4-7 are quad1, etc. A perverse twist on the
  1047. * clustered apic ID.
  1048. */
  1049. Dprintk("CPU present map: %lx\n", physids_coerce(phys_cpu_present_map));
  1050. kicked = 1;
  1051. for (bit = 0; kicked < NR_CPUS && bit < MAX_APICS; bit++) {
  1052. apicid = cpu_present_to_apicid(bit);
  1053. /*
  1054. * Don't even attempt to start the boot CPU!
  1055. */
  1056. if ((apicid == boot_cpu_apicid) || (apicid == BAD_APICID))
  1057. continue;
  1058. if (!check_apicid_present(bit))
  1059. continue;
  1060. if (max_cpus <= cpucount+1)
  1061. continue;
  1062. if (((cpu = alloc_cpu_id()) <= 0) || do_boot_cpu(apicid, cpu))
  1063. printk("CPU #%d not responding - cannot use it.\n",
  1064. apicid);
  1065. else
  1066. ++kicked;
  1067. }
  1068. /*
  1069. * Cleanup possible dangling ends...
  1070. */
  1071. smpboot_restore_warm_reset_vector();
  1072. /*
  1073. * Allow the user to impress friends.
  1074. */
  1075. Dprintk("Before bogomips.\n");
  1076. for (cpu = 0; cpu < NR_CPUS; cpu++)
  1077. if (cpu_isset(cpu, cpu_callout_map))
  1078. bogosum += cpu_data[cpu].loops_per_jiffy;
  1079. printk(KERN_INFO
  1080. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  1081. cpucount+1,
  1082. bogosum/(500000/HZ),
  1083. (bogosum/(5000/HZ))%100);
  1084. Dprintk("Before bogocount - setting activated=1.\n");
  1085. if (smp_b_stepping)
  1086. printk(KERN_WARNING "WARNING: SMP operation may be unreliable with B stepping processors.\n");
  1087. /*
  1088. * Don't taint if we are running SMP kernel on a single non-MP
  1089. * approved Athlon
  1090. */
  1091. if (tainted & TAINT_UNSAFE_SMP) {
  1092. if (cpucount)
  1093. printk (KERN_INFO "WARNING: This combination of AMD processors is not suitable for SMP.\n");
  1094. else
  1095. tainted &= ~TAINT_UNSAFE_SMP;
  1096. }
  1097. Dprintk("Boot done.\n");
  1098. /*
  1099. * construct cpu_sibling_map[], so that we can tell sibling CPUs
  1100. * efficiently.
  1101. */
  1102. for (cpu = 0; cpu < NR_CPUS; cpu++) {
  1103. cpus_clear(cpu_sibling_map[cpu]);
  1104. cpus_clear(cpu_core_map[cpu]);
  1105. }
  1106. cpu_set(0, cpu_sibling_map[0]);
  1107. cpu_set(0, cpu_core_map[0]);
  1108. smpboot_setup_io_apic();
  1109. setup_boot_APIC_clock();
  1110. /*
  1111. * Synchronize the TSC with the AP
  1112. */
  1113. if (cpu_has_tsc && cpucount && cpu_khz)
  1114. synchronize_tsc_bp();
  1115. }
  1116. /* These are wrappers to interface to the new boot process. Someone
  1117. who understands all this stuff should rewrite it properly. --RR 15/Jul/02 */
  1118. void __init smp_prepare_cpus(unsigned int max_cpus)
  1119. {
  1120. smp_commenced_mask = cpumask_of_cpu(0);
  1121. cpu_callin_map = cpumask_of_cpu(0);
  1122. mb();
  1123. smp_boot_cpus(max_cpus);
  1124. }
  1125. void __devinit smp_prepare_boot_cpu(void)
  1126. {
  1127. cpu_set(smp_processor_id(), cpu_online_map);
  1128. cpu_set(smp_processor_id(), cpu_callout_map);
  1129. cpu_set(smp_processor_id(), cpu_present_map);
  1130. cpu_set(smp_processor_id(), cpu_possible_map);
  1131. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  1132. }
  1133. #ifdef CONFIG_HOTPLUG_CPU
  1134. static void
  1135. remove_siblinginfo(int cpu)
  1136. {
  1137. int sibling;
  1138. struct cpuinfo_x86 *c = cpu_data;
  1139. for_each_cpu_mask(sibling, cpu_core_map[cpu]) {
  1140. cpu_clear(cpu, cpu_core_map[sibling]);
  1141. /*
  1142. * last thread sibling in this cpu core going down
  1143. */
  1144. if (cpus_weight(cpu_sibling_map[cpu]) == 1)
  1145. c[sibling].booted_cores--;
  1146. }
  1147. for_each_cpu_mask(sibling, cpu_sibling_map[cpu])
  1148. cpu_clear(cpu, cpu_sibling_map[sibling]);
  1149. cpus_clear(cpu_sibling_map[cpu]);
  1150. cpus_clear(cpu_core_map[cpu]);
  1151. phys_proc_id[cpu] = BAD_APICID;
  1152. cpu_core_id[cpu] = BAD_APICID;
  1153. cpu_clear(cpu, cpu_sibling_setup_map);
  1154. }
  1155. int __cpu_disable(void)
  1156. {
  1157. cpumask_t map = cpu_online_map;
  1158. int cpu = smp_processor_id();
  1159. /*
  1160. * Perhaps use cpufreq to drop frequency, but that could go
  1161. * into generic code.
  1162. *
  1163. * We won't take down the boot processor on i386 due to some
  1164. * interrupts only being able to be serviced by the BSP.
  1165. * Especially so if we're not using an IOAPIC -zwane
  1166. */
  1167. if (cpu == 0)
  1168. return -EBUSY;
  1169. clear_local_APIC();
  1170. /* Allow any queued timer interrupts to get serviced */
  1171. local_irq_enable();
  1172. mdelay(1);
  1173. local_irq_disable();
  1174. remove_siblinginfo(cpu);
  1175. cpu_clear(cpu, map);
  1176. fixup_irqs(map);
  1177. /* It's now safe to remove this processor from the online map */
  1178. cpu_clear(cpu, cpu_online_map);
  1179. return 0;
  1180. }
  1181. void __cpu_die(unsigned int cpu)
  1182. {
  1183. /* We don't do anything here: idle task is faking death itself. */
  1184. unsigned int i;
  1185. for (i = 0; i < 10; i++) {
  1186. /* They ack this in play_dead by setting CPU_DEAD */
  1187. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1188. printk ("CPU %d is now offline\n", cpu);
  1189. if (1 == num_online_cpus())
  1190. alternatives_smp_switch(0);
  1191. return;
  1192. }
  1193. msleep(100);
  1194. }
  1195. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1196. }
  1197. #else /* ... !CONFIG_HOTPLUG_CPU */
  1198. int __cpu_disable(void)
  1199. {
  1200. return -ENOSYS;
  1201. }
  1202. void __cpu_die(unsigned int cpu)
  1203. {
  1204. /* We said "no" in __cpu_disable */
  1205. BUG();
  1206. }
  1207. #endif /* CONFIG_HOTPLUG_CPU */
  1208. int __devinit __cpu_up(unsigned int cpu)
  1209. {
  1210. #ifdef CONFIG_HOTPLUG_CPU
  1211. int ret=0;
  1212. /*
  1213. * We do warm boot only on cpus that had booted earlier
  1214. * Otherwise cold boot is all handled from smp_boot_cpus().
  1215. * cpu_callin_map is set during AP kickstart process. Its reset
  1216. * when a cpu is taken offline from cpu_exit_clear().
  1217. */
  1218. if (!cpu_isset(cpu, cpu_callin_map))
  1219. ret = __smp_prepare_cpu(cpu);
  1220. if (ret)
  1221. return -EIO;
  1222. #endif
  1223. /* In case one didn't come up */
  1224. if (!cpu_isset(cpu, cpu_callin_map)) {
  1225. printk(KERN_DEBUG "skipping cpu%d, didn't come online\n", cpu);
  1226. local_irq_enable();
  1227. return -EIO;
  1228. }
  1229. local_irq_enable();
  1230. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  1231. /* Unleash the CPU! */
  1232. cpu_set(cpu, smp_commenced_mask);
  1233. while (!cpu_isset(cpu, cpu_online_map))
  1234. cpu_relax();
  1235. return 0;
  1236. }
  1237. void __init smp_cpus_done(unsigned int max_cpus)
  1238. {
  1239. #ifdef CONFIG_X86_IO_APIC
  1240. setup_ioapic_dest();
  1241. #endif
  1242. zap_low_mappings();
  1243. #ifndef CONFIG_HOTPLUG_CPU
  1244. /*
  1245. * Disable executability of the SMP trampoline:
  1246. */
  1247. set_kernel_exec((unsigned long)trampoline_base, trampoline_exec);
  1248. #endif
  1249. }
  1250. void __init smp_intr_init(void)
  1251. {
  1252. /*
  1253. * IRQ0 must be given a fixed assignment and initialized,
  1254. * because it's used before the IO-APIC is set up.
  1255. */
  1256. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  1257. /*
  1258. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  1259. * IPI, driven by wakeup.
  1260. */
  1261. set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  1262. /* IPI for invalidation */
  1263. set_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
  1264. /* IPI for generic function call */
  1265. set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  1266. }