i915_irq.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /* For display hotplug interrupt */
  38. static void
  39. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  40. {
  41. if ((dev_priv->irq_mask & mask) != 0) {
  42. dev_priv->irq_mask &= ~mask;
  43. I915_WRITE(DEIMR, dev_priv->irq_mask);
  44. POSTING_READ(DEIMR);
  45. }
  46. }
  47. static inline void
  48. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  49. {
  50. if ((dev_priv->irq_mask & mask) != mask) {
  51. dev_priv->irq_mask |= mask;
  52. I915_WRITE(DEIMR, dev_priv->irq_mask);
  53. POSTING_READ(DEIMR);
  54. }
  55. }
  56. void
  57. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  58. {
  59. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  60. u32 reg = PIPESTAT(pipe);
  61. dev_priv->pipestat[pipe] |= mask;
  62. /* Enable the interrupt, clear any pending status */
  63. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  64. POSTING_READ(reg);
  65. }
  66. }
  67. void
  68. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  69. {
  70. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  71. u32 reg = PIPESTAT(pipe);
  72. dev_priv->pipestat[pipe] &= ~mask;
  73. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  74. POSTING_READ(reg);
  75. }
  76. }
  77. /**
  78. * intel_enable_asle - enable ASLE interrupt for OpRegion
  79. */
  80. void intel_enable_asle(struct drm_device *dev)
  81. {
  82. drm_i915_private_t *dev_priv = dev->dev_private;
  83. unsigned long irqflags;
  84. /* FIXME: opregion/asle for VLV */
  85. if (IS_VALLEYVIEW(dev))
  86. return;
  87. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  88. if (HAS_PCH_SPLIT(dev))
  89. ironlake_enable_display_irq(dev_priv, DE_GSE);
  90. else {
  91. i915_enable_pipestat(dev_priv, 1,
  92. PIPE_LEGACY_BLC_EVENT_ENABLE);
  93. if (INTEL_INFO(dev)->gen >= 4)
  94. i915_enable_pipestat(dev_priv, 0,
  95. PIPE_LEGACY_BLC_EVENT_ENABLE);
  96. }
  97. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  98. }
  99. /**
  100. * i915_pipe_enabled - check if a pipe is enabled
  101. * @dev: DRM device
  102. * @pipe: pipe to check
  103. *
  104. * Reading certain registers when the pipe is disabled can hang the chip.
  105. * Use this routine to make sure the PLL is running and the pipe is active
  106. * before reading such registers if unsure.
  107. */
  108. static int
  109. i915_pipe_enabled(struct drm_device *dev, int pipe)
  110. {
  111. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  112. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  113. }
  114. /* Called from drm generic code, passed a 'crtc', which
  115. * we use as a pipe index
  116. */
  117. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  118. {
  119. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  120. unsigned long high_frame;
  121. unsigned long low_frame;
  122. u32 high1, high2, low;
  123. if (!i915_pipe_enabled(dev, pipe)) {
  124. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  125. "pipe %c\n", pipe_name(pipe));
  126. return 0;
  127. }
  128. high_frame = PIPEFRAME(pipe);
  129. low_frame = PIPEFRAMEPIXEL(pipe);
  130. /*
  131. * High & low register fields aren't synchronized, so make sure
  132. * we get a low value that's stable across two reads of the high
  133. * register.
  134. */
  135. do {
  136. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  137. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  138. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  139. } while (high1 != high2);
  140. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  141. low >>= PIPE_FRAME_LOW_SHIFT;
  142. return (high1 << 8) | low;
  143. }
  144. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  145. {
  146. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  147. int reg = PIPE_FRMCOUNT_GM45(pipe);
  148. if (!i915_pipe_enabled(dev, pipe)) {
  149. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  150. "pipe %c\n", pipe_name(pipe));
  151. return 0;
  152. }
  153. return I915_READ(reg);
  154. }
  155. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  156. int *vpos, int *hpos)
  157. {
  158. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  159. u32 vbl = 0, position = 0;
  160. int vbl_start, vbl_end, htotal, vtotal;
  161. bool in_vbl = true;
  162. int ret = 0;
  163. if (!i915_pipe_enabled(dev, pipe)) {
  164. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  165. "pipe %c\n", pipe_name(pipe));
  166. return 0;
  167. }
  168. /* Get vtotal. */
  169. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  170. if (INTEL_INFO(dev)->gen >= 4) {
  171. /* No obvious pixelcount register. Only query vertical
  172. * scanout position from Display scan line register.
  173. */
  174. position = I915_READ(PIPEDSL(pipe));
  175. /* Decode into vertical scanout position. Don't have
  176. * horizontal scanout position.
  177. */
  178. *vpos = position & 0x1fff;
  179. *hpos = 0;
  180. } else {
  181. /* Have access to pixelcount since start of frame.
  182. * We can split this into vertical and horizontal
  183. * scanout position.
  184. */
  185. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  186. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  187. *vpos = position / htotal;
  188. *hpos = position - (*vpos * htotal);
  189. }
  190. /* Query vblank area. */
  191. vbl = I915_READ(VBLANK(pipe));
  192. /* Test position against vblank region. */
  193. vbl_start = vbl & 0x1fff;
  194. vbl_end = (vbl >> 16) & 0x1fff;
  195. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  196. in_vbl = false;
  197. /* Inside "upper part" of vblank area? Apply corrective offset: */
  198. if (in_vbl && (*vpos >= vbl_start))
  199. *vpos = *vpos - vtotal;
  200. /* Readouts valid? */
  201. if (vbl > 0)
  202. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  203. /* In vblank? */
  204. if (in_vbl)
  205. ret |= DRM_SCANOUTPOS_INVBL;
  206. return ret;
  207. }
  208. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  209. int *max_error,
  210. struct timeval *vblank_time,
  211. unsigned flags)
  212. {
  213. struct drm_i915_private *dev_priv = dev->dev_private;
  214. struct drm_crtc *crtc;
  215. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  216. DRM_ERROR("Invalid crtc %d\n", pipe);
  217. return -EINVAL;
  218. }
  219. /* Get drm_crtc to timestamp: */
  220. crtc = intel_get_crtc_for_pipe(dev, pipe);
  221. if (crtc == NULL) {
  222. DRM_ERROR("Invalid crtc %d\n", pipe);
  223. return -EINVAL;
  224. }
  225. if (!crtc->enabled) {
  226. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  227. return -EBUSY;
  228. }
  229. /* Helper routine in DRM core does all the work: */
  230. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  231. vblank_time, flags,
  232. crtc);
  233. }
  234. /*
  235. * Handle hotplug events outside the interrupt handler proper.
  236. */
  237. static void i915_hotplug_work_func(struct work_struct *work)
  238. {
  239. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  240. hotplug_work);
  241. struct drm_device *dev = dev_priv->dev;
  242. struct drm_mode_config *mode_config = &dev->mode_config;
  243. struct intel_encoder *encoder;
  244. mutex_lock(&mode_config->mutex);
  245. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  246. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  247. if (encoder->hot_plug)
  248. encoder->hot_plug(encoder);
  249. mutex_unlock(&mode_config->mutex);
  250. /* Just fire off a uevent and let userspace tell us what to do */
  251. drm_helper_hpd_irq_event(dev);
  252. }
  253. /* defined intel_pm.c */
  254. extern spinlock_t mchdev_lock;
  255. static void ironlake_handle_rps_change(struct drm_device *dev)
  256. {
  257. drm_i915_private_t *dev_priv = dev->dev_private;
  258. u32 busy_up, busy_down, max_avg, min_avg;
  259. u8 new_delay;
  260. unsigned long flags;
  261. spin_lock_irqsave(&mchdev_lock, flags);
  262. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  263. new_delay = dev_priv->cur_delay;
  264. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  265. busy_up = I915_READ(RCPREVBSYTUPAVG);
  266. busy_down = I915_READ(RCPREVBSYTDNAVG);
  267. max_avg = I915_READ(RCBMAXAVG);
  268. min_avg = I915_READ(RCBMINAVG);
  269. /* Handle RCS change request from hw */
  270. if (busy_up > max_avg) {
  271. if (dev_priv->cur_delay != dev_priv->max_delay)
  272. new_delay = dev_priv->cur_delay - 1;
  273. if (new_delay < dev_priv->max_delay)
  274. new_delay = dev_priv->max_delay;
  275. } else if (busy_down < min_avg) {
  276. if (dev_priv->cur_delay != dev_priv->min_delay)
  277. new_delay = dev_priv->cur_delay + 1;
  278. if (new_delay > dev_priv->min_delay)
  279. new_delay = dev_priv->min_delay;
  280. }
  281. if (ironlake_set_drps(dev, new_delay))
  282. dev_priv->cur_delay = new_delay;
  283. spin_unlock_irqrestore(&mchdev_lock, flags);
  284. return;
  285. }
  286. static void notify_ring(struct drm_device *dev,
  287. struct intel_ring_buffer *ring)
  288. {
  289. struct drm_i915_private *dev_priv = dev->dev_private;
  290. if (ring->obj == NULL)
  291. return;
  292. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  293. wake_up_all(&ring->irq_queue);
  294. if (i915_enable_hangcheck) {
  295. dev_priv->hangcheck_count = 0;
  296. mod_timer(&dev_priv->hangcheck_timer,
  297. jiffies +
  298. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  299. }
  300. }
  301. static void gen6_pm_rps_work(struct work_struct *work)
  302. {
  303. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  304. rps.work);
  305. u32 pm_iir, pm_imr;
  306. u8 new_delay;
  307. spin_lock_irq(&dev_priv->rps.lock);
  308. pm_iir = dev_priv->rps.pm_iir;
  309. dev_priv->rps.pm_iir = 0;
  310. pm_imr = I915_READ(GEN6_PMIMR);
  311. I915_WRITE(GEN6_PMIMR, 0);
  312. spin_unlock_irq(&dev_priv->rps.lock);
  313. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  314. return;
  315. mutex_lock(&dev_priv->dev->struct_mutex);
  316. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  317. new_delay = dev_priv->rps.cur_delay + 1;
  318. else
  319. new_delay = dev_priv->rps.cur_delay - 1;
  320. gen6_set_rps(dev_priv->dev, new_delay);
  321. mutex_unlock(&dev_priv->dev->struct_mutex);
  322. }
  323. /**
  324. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  325. * occurred.
  326. * @work: workqueue struct
  327. *
  328. * Doesn't actually do anything except notify userspace. As a consequence of
  329. * this event, userspace should try to remap the bad rows since statistically
  330. * it is likely the same row is more likely to go bad again.
  331. */
  332. static void ivybridge_parity_work(struct work_struct *work)
  333. {
  334. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  335. parity_error_work);
  336. u32 error_status, row, bank, subbank;
  337. char *parity_event[5];
  338. uint32_t misccpctl;
  339. unsigned long flags;
  340. /* We must turn off DOP level clock gating to access the L3 registers.
  341. * In order to prevent a get/put style interface, acquire struct mutex
  342. * any time we access those registers.
  343. */
  344. mutex_lock(&dev_priv->dev->struct_mutex);
  345. misccpctl = I915_READ(GEN7_MISCCPCTL);
  346. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  347. POSTING_READ(GEN7_MISCCPCTL);
  348. error_status = I915_READ(GEN7_L3CDERRST1);
  349. row = GEN7_PARITY_ERROR_ROW(error_status);
  350. bank = GEN7_PARITY_ERROR_BANK(error_status);
  351. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  352. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  353. GEN7_L3CDERRST1_ENABLE);
  354. POSTING_READ(GEN7_L3CDERRST1);
  355. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  356. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  357. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  358. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  359. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  360. mutex_unlock(&dev_priv->dev->struct_mutex);
  361. parity_event[0] = "L3_PARITY_ERROR=1";
  362. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  363. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  364. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  365. parity_event[4] = NULL;
  366. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  367. KOBJ_CHANGE, parity_event);
  368. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  369. row, bank, subbank);
  370. kfree(parity_event[3]);
  371. kfree(parity_event[2]);
  372. kfree(parity_event[1]);
  373. }
  374. static void ivybridge_handle_parity_error(struct drm_device *dev)
  375. {
  376. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  377. unsigned long flags;
  378. if (!HAS_L3_GPU_CACHE(dev))
  379. return;
  380. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  381. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  382. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  383. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  384. queue_work(dev_priv->wq, &dev_priv->parity_error_work);
  385. }
  386. static void snb_gt_irq_handler(struct drm_device *dev,
  387. struct drm_i915_private *dev_priv,
  388. u32 gt_iir)
  389. {
  390. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  391. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  392. notify_ring(dev, &dev_priv->ring[RCS]);
  393. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  394. notify_ring(dev, &dev_priv->ring[VCS]);
  395. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  396. notify_ring(dev, &dev_priv->ring[BCS]);
  397. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  398. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  399. GT_RENDER_CS_ERROR_INTERRUPT)) {
  400. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  401. i915_handle_error(dev, false);
  402. }
  403. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  404. ivybridge_handle_parity_error(dev);
  405. }
  406. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  407. u32 pm_iir)
  408. {
  409. unsigned long flags;
  410. /*
  411. * IIR bits should never already be set because IMR should
  412. * prevent an interrupt from being shown in IIR. The warning
  413. * displays a case where we've unsafely cleared
  414. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  415. * type is not a problem, it displays a problem in the logic.
  416. *
  417. * The mask bit in IMR is cleared by dev_priv->rps.work.
  418. */
  419. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  420. dev_priv->rps.pm_iir |= pm_iir;
  421. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  422. POSTING_READ(GEN6_PMIMR);
  423. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  424. queue_work(dev_priv->wq, &dev_priv->rps.work);
  425. }
  426. static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
  427. {
  428. struct drm_device *dev = (struct drm_device *) arg;
  429. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  430. u32 iir, gt_iir, pm_iir;
  431. irqreturn_t ret = IRQ_NONE;
  432. unsigned long irqflags;
  433. int pipe;
  434. u32 pipe_stats[I915_MAX_PIPES];
  435. bool blc_event;
  436. atomic_inc(&dev_priv->irq_received);
  437. while (true) {
  438. iir = I915_READ(VLV_IIR);
  439. gt_iir = I915_READ(GTIIR);
  440. pm_iir = I915_READ(GEN6_PMIIR);
  441. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  442. goto out;
  443. ret = IRQ_HANDLED;
  444. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  445. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  446. for_each_pipe(pipe) {
  447. int reg = PIPESTAT(pipe);
  448. pipe_stats[pipe] = I915_READ(reg);
  449. /*
  450. * Clear the PIPE*STAT regs before the IIR
  451. */
  452. if (pipe_stats[pipe] & 0x8000ffff) {
  453. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  454. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  455. pipe_name(pipe));
  456. I915_WRITE(reg, pipe_stats[pipe]);
  457. }
  458. }
  459. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  460. for_each_pipe(pipe) {
  461. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  462. drm_handle_vblank(dev, pipe);
  463. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  464. intel_prepare_page_flip(dev, pipe);
  465. intel_finish_page_flip(dev, pipe);
  466. }
  467. }
  468. /* Consume port. Then clear IIR or we'll miss events */
  469. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  470. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  471. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  472. hotplug_status);
  473. if (hotplug_status & dev_priv->hotplug_supported_mask)
  474. queue_work(dev_priv->wq,
  475. &dev_priv->hotplug_work);
  476. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  477. I915_READ(PORT_HOTPLUG_STAT);
  478. }
  479. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  480. blc_event = true;
  481. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  482. gen6_queue_rps_work(dev_priv, pm_iir);
  483. I915_WRITE(GTIIR, gt_iir);
  484. I915_WRITE(GEN6_PMIIR, pm_iir);
  485. I915_WRITE(VLV_IIR, iir);
  486. }
  487. out:
  488. return ret;
  489. }
  490. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  491. {
  492. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  493. int pipe;
  494. if (pch_iir & SDE_AUDIO_POWER_MASK)
  495. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  496. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  497. SDE_AUDIO_POWER_SHIFT);
  498. if (pch_iir & SDE_GMBUS)
  499. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  500. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  501. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  502. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  503. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  504. if (pch_iir & SDE_POISON)
  505. DRM_ERROR("PCH poison interrupt\n");
  506. if (pch_iir & SDE_FDI_MASK)
  507. for_each_pipe(pipe)
  508. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  509. pipe_name(pipe),
  510. I915_READ(FDI_RX_IIR(pipe)));
  511. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  512. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  513. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  514. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  515. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  516. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  517. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  518. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  519. }
  520. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  521. {
  522. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  523. int pipe;
  524. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
  525. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  526. (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  527. SDE_AUDIO_POWER_SHIFT_CPT);
  528. if (pch_iir & SDE_AUX_MASK_CPT)
  529. DRM_DEBUG_DRIVER("AUX channel interrupt\n");
  530. if (pch_iir & SDE_GMBUS_CPT)
  531. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  532. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  533. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  534. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  535. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  536. if (pch_iir & SDE_FDI_MASK_CPT)
  537. for_each_pipe(pipe)
  538. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  539. pipe_name(pipe),
  540. I915_READ(FDI_RX_IIR(pipe)));
  541. }
  542. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  543. {
  544. struct drm_device *dev = (struct drm_device *) arg;
  545. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  546. u32 de_iir, gt_iir, de_ier, pm_iir;
  547. irqreturn_t ret = IRQ_NONE;
  548. int i;
  549. atomic_inc(&dev_priv->irq_received);
  550. /* disable master interrupt before clearing iir */
  551. de_ier = I915_READ(DEIER);
  552. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  553. gt_iir = I915_READ(GTIIR);
  554. if (gt_iir) {
  555. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  556. I915_WRITE(GTIIR, gt_iir);
  557. ret = IRQ_HANDLED;
  558. }
  559. de_iir = I915_READ(DEIIR);
  560. if (de_iir) {
  561. if (de_iir & DE_GSE_IVB)
  562. intel_opregion_gse_intr(dev);
  563. for (i = 0; i < 3; i++) {
  564. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  565. intel_prepare_page_flip(dev, i);
  566. intel_finish_page_flip_plane(dev, i);
  567. }
  568. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  569. drm_handle_vblank(dev, i);
  570. }
  571. /* check event from PCH */
  572. if (de_iir & DE_PCH_EVENT_IVB) {
  573. u32 pch_iir = I915_READ(SDEIIR);
  574. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  575. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  576. cpt_irq_handler(dev, pch_iir);
  577. /* clear PCH hotplug event before clear CPU irq */
  578. I915_WRITE(SDEIIR, pch_iir);
  579. }
  580. I915_WRITE(DEIIR, de_iir);
  581. ret = IRQ_HANDLED;
  582. }
  583. pm_iir = I915_READ(GEN6_PMIIR);
  584. if (pm_iir) {
  585. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  586. gen6_queue_rps_work(dev_priv, pm_iir);
  587. I915_WRITE(GEN6_PMIIR, pm_iir);
  588. ret = IRQ_HANDLED;
  589. }
  590. I915_WRITE(DEIER, de_ier);
  591. POSTING_READ(DEIER);
  592. return ret;
  593. }
  594. static void ilk_gt_irq_handler(struct drm_device *dev,
  595. struct drm_i915_private *dev_priv,
  596. u32 gt_iir)
  597. {
  598. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  599. notify_ring(dev, &dev_priv->ring[RCS]);
  600. if (gt_iir & GT_BSD_USER_INTERRUPT)
  601. notify_ring(dev, &dev_priv->ring[VCS]);
  602. }
  603. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  604. {
  605. struct drm_device *dev = (struct drm_device *) arg;
  606. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  607. int ret = IRQ_NONE;
  608. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  609. u32 hotplug_mask;
  610. atomic_inc(&dev_priv->irq_received);
  611. /* disable master interrupt before clearing iir */
  612. de_ier = I915_READ(DEIER);
  613. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  614. POSTING_READ(DEIER);
  615. de_iir = I915_READ(DEIIR);
  616. gt_iir = I915_READ(GTIIR);
  617. pch_iir = I915_READ(SDEIIR);
  618. pm_iir = I915_READ(GEN6_PMIIR);
  619. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  620. (!IS_GEN6(dev) || pm_iir == 0))
  621. goto done;
  622. if (HAS_PCH_CPT(dev))
  623. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  624. else
  625. hotplug_mask = SDE_HOTPLUG_MASK;
  626. ret = IRQ_HANDLED;
  627. if (IS_GEN5(dev))
  628. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  629. else
  630. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  631. if (de_iir & DE_GSE)
  632. intel_opregion_gse_intr(dev);
  633. if (de_iir & DE_PLANEA_FLIP_DONE) {
  634. intel_prepare_page_flip(dev, 0);
  635. intel_finish_page_flip_plane(dev, 0);
  636. }
  637. if (de_iir & DE_PLANEB_FLIP_DONE) {
  638. intel_prepare_page_flip(dev, 1);
  639. intel_finish_page_flip_plane(dev, 1);
  640. }
  641. if (de_iir & DE_PIPEA_VBLANK)
  642. drm_handle_vblank(dev, 0);
  643. if (de_iir & DE_PIPEB_VBLANK)
  644. drm_handle_vblank(dev, 1);
  645. /* check event from PCH */
  646. if (de_iir & DE_PCH_EVENT) {
  647. if (pch_iir & hotplug_mask)
  648. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  649. if (HAS_PCH_CPT(dev))
  650. cpt_irq_handler(dev, pch_iir);
  651. else
  652. ibx_irq_handler(dev, pch_iir);
  653. }
  654. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  655. ironlake_handle_rps_change(dev);
  656. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  657. gen6_queue_rps_work(dev_priv, pm_iir);
  658. /* should clear PCH hotplug event before clear CPU irq */
  659. I915_WRITE(SDEIIR, pch_iir);
  660. I915_WRITE(GTIIR, gt_iir);
  661. I915_WRITE(DEIIR, de_iir);
  662. I915_WRITE(GEN6_PMIIR, pm_iir);
  663. done:
  664. I915_WRITE(DEIER, de_ier);
  665. POSTING_READ(DEIER);
  666. return ret;
  667. }
  668. /**
  669. * i915_error_work_func - do process context error handling work
  670. * @work: work struct
  671. *
  672. * Fire an error uevent so userspace can see that a hang or error
  673. * was detected.
  674. */
  675. static void i915_error_work_func(struct work_struct *work)
  676. {
  677. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  678. error_work);
  679. struct drm_device *dev = dev_priv->dev;
  680. char *error_event[] = { "ERROR=1", NULL };
  681. char *reset_event[] = { "RESET=1", NULL };
  682. char *reset_done_event[] = { "ERROR=0", NULL };
  683. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  684. if (atomic_read(&dev_priv->mm.wedged)) {
  685. DRM_DEBUG_DRIVER("resetting chip\n");
  686. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  687. if (!i915_reset(dev)) {
  688. atomic_set(&dev_priv->mm.wedged, 0);
  689. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  690. }
  691. complete_all(&dev_priv->error_completion);
  692. }
  693. }
  694. #ifdef CONFIG_DEBUG_FS
  695. static struct drm_i915_error_object *
  696. i915_error_object_create(struct drm_i915_private *dev_priv,
  697. struct drm_i915_gem_object *src)
  698. {
  699. struct drm_i915_error_object *dst;
  700. int page, page_count;
  701. u32 reloc_offset;
  702. if (src == NULL || src->pages == NULL)
  703. return NULL;
  704. page_count = src->base.size / PAGE_SIZE;
  705. dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
  706. if (dst == NULL)
  707. return NULL;
  708. reloc_offset = src->gtt_offset;
  709. for (page = 0; page < page_count; page++) {
  710. unsigned long flags;
  711. void *d;
  712. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  713. if (d == NULL)
  714. goto unwind;
  715. local_irq_save(flags);
  716. if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
  717. src->has_global_gtt_mapping) {
  718. void __iomem *s;
  719. /* Simply ignore tiling or any overlapping fence.
  720. * It's part of the error state, and this hopefully
  721. * captures what the GPU read.
  722. */
  723. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  724. reloc_offset);
  725. memcpy_fromio(d, s, PAGE_SIZE);
  726. io_mapping_unmap_atomic(s);
  727. } else {
  728. void *s;
  729. drm_clflush_pages(&src->pages[page], 1);
  730. s = kmap_atomic(src->pages[page]);
  731. memcpy(d, s, PAGE_SIZE);
  732. kunmap_atomic(s);
  733. drm_clflush_pages(&src->pages[page], 1);
  734. }
  735. local_irq_restore(flags);
  736. dst->pages[page] = d;
  737. reloc_offset += PAGE_SIZE;
  738. }
  739. dst->page_count = page_count;
  740. dst->gtt_offset = src->gtt_offset;
  741. return dst;
  742. unwind:
  743. while (page--)
  744. kfree(dst->pages[page]);
  745. kfree(dst);
  746. return NULL;
  747. }
  748. static void
  749. i915_error_object_free(struct drm_i915_error_object *obj)
  750. {
  751. int page;
  752. if (obj == NULL)
  753. return;
  754. for (page = 0; page < obj->page_count; page++)
  755. kfree(obj->pages[page]);
  756. kfree(obj);
  757. }
  758. void
  759. i915_error_state_free(struct kref *error_ref)
  760. {
  761. struct drm_i915_error_state *error = container_of(error_ref,
  762. typeof(*error), ref);
  763. int i;
  764. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  765. i915_error_object_free(error->ring[i].batchbuffer);
  766. i915_error_object_free(error->ring[i].ringbuffer);
  767. kfree(error->ring[i].requests);
  768. }
  769. kfree(error->active_bo);
  770. kfree(error->overlay);
  771. kfree(error);
  772. }
  773. static void capture_bo(struct drm_i915_error_buffer *err,
  774. struct drm_i915_gem_object *obj)
  775. {
  776. err->size = obj->base.size;
  777. err->name = obj->base.name;
  778. err->rseqno = obj->last_read_seqno;
  779. err->wseqno = obj->last_write_seqno;
  780. err->gtt_offset = obj->gtt_offset;
  781. err->read_domains = obj->base.read_domains;
  782. err->write_domain = obj->base.write_domain;
  783. err->fence_reg = obj->fence_reg;
  784. err->pinned = 0;
  785. if (obj->pin_count > 0)
  786. err->pinned = 1;
  787. if (obj->user_pin_count > 0)
  788. err->pinned = -1;
  789. err->tiling = obj->tiling_mode;
  790. err->dirty = obj->dirty;
  791. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  792. err->ring = obj->ring ? obj->ring->id : -1;
  793. err->cache_level = obj->cache_level;
  794. }
  795. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  796. int count, struct list_head *head)
  797. {
  798. struct drm_i915_gem_object *obj;
  799. int i = 0;
  800. list_for_each_entry(obj, head, mm_list) {
  801. capture_bo(err++, obj);
  802. if (++i == count)
  803. break;
  804. }
  805. return i;
  806. }
  807. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  808. int count, struct list_head *head)
  809. {
  810. struct drm_i915_gem_object *obj;
  811. int i = 0;
  812. list_for_each_entry(obj, head, gtt_list) {
  813. if (obj->pin_count == 0)
  814. continue;
  815. capture_bo(err++, obj);
  816. if (++i == count)
  817. break;
  818. }
  819. return i;
  820. }
  821. static void i915_gem_record_fences(struct drm_device *dev,
  822. struct drm_i915_error_state *error)
  823. {
  824. struct drm_i915_private *dev_priv = dev->dev_private;
  825. int i;
  826. /* Fences */
  827. switch (INTEL_INFO(dev)->gen) {
  828. case 7:
  829. case 6:
  830. for (i = 0; i < 16; i++)
  831. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  832. break;
  833. case 5:
  834. case 4:
  835. for (i = 0; i < 16; i++)
  836. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  837. break;
  838. case 3:
  839. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  840. for (i = 0; i < 8; i++)
  841. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  842. case 2:
  843. for (i = 0; i < 8; i++)
  844. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  845. break;
  846. }
  847. }
  848. static struct drm_i915_error_object *
  849. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  850. struct intel_ring_buffer *ring)
  851. {
  852. struct drm_i915_gem_object *obj;
  853. u32 seqno;
  854. if (!ring->get_seqno)
  855. return NULL;
  856. seqno = ring->get_seqno(ring, false);
  857. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  858. if (obj->ring != ring)
  859. continue;
  860. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  861. continue;
  862. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  863. continue;
  864. /* We need to copy these to an anonymous buffer as the simplest
  865. * method to avoid being overwritten by userspace.
  866. */
  867. return i915_error_object_create(dev_priv, obj);
  868. }
  869. return NULL;
  870. }
  871. /* NB: please notice the memset */
  872. static void i915_get_extra_instdone(struct drm_device *dev,
  873. uint32_t *instdone)
  874. {
  875. struct drm_i915_private *dev_priv = dev->dev_private;
  876. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  877. if (INTEL_INFO(dev)->gen < 4) {
  878. instdone[0] = I915_READ(INSTDONE);
  879. instdone[1] = 0;
  880. } else {
  881. instdone[0] = I915_READ(INSTDONE_I965);
  882. instdone[1] = I915_READ(INSTDONE1);
  883. }
  884. }
  885. static void i915_record_ring_state(struct drm_device *dev,
  886. struct drm_i915_error_state *error,
  887. struct intel_ring_buffer *ring)
  888. {
  889. struct drm_i915_private *dev_priv = dev->dev_private;
  890. if (INTEL_INFO(dev)->gen >= 6) {
  891. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  892. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  893. error->semaphore_mboxes[ring->id][0]
  894. = I915_READ(RING_SYNC_0(ring->mmio_base));
  895. error->semaphore_mboxes[ring->id][1]
  896. = I915_READ(RING_SYNC_1(ring->mmio_base));
  897. }
  898. if (INTEL_INFO(dev)->gen >= 4) {
  899. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  900. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  901. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  902. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  903. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  904. if (ring->id == RCS) {
  905. error->instdone1 = I915_READ(INSTDONE1);
  906. error->bbaddr = I915_READ64(BB_ADDR);
  907. }
  908. } else {
  909. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  910. error->ipeir[ring->id] = I915_READ(IPEIR);
  911. error->ipehr[ring->id] = I915_READ(IPEHR);
  912. error->instdone[ring->id] = I915_READ(INSTDONE);
  913. }
  914. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  915. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  916. error->seqno[ring->id] = ring->get_seqno(ring, false);
  917. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  918. error->head[ring->id] = I915_READ_HEAD(ring);
  919. error->tail[ring->id] = I915_READ_TAIL(ring);
  920. error->cpu_ring_head[ring->id] = ring->head;
  921. error->cpu_ring_tail[ring->id] = ring->tail;
  922. }
  923. static void i915_gem_record_rings(struct drm_device *dev,
  924. struct drm_i915_error_state *error)
  925. {
  926. struct drm_i915_private *dev_priv = dev->dev_private;
  927. struct intel_ring_buffer *ring;
  928. struct drm_i915_gem_request *request;
  929. int i, count;
  930. for_each_ring(ring, dev_priv, i) {
  931. i915_record_ring_state(dev, error, ring);
  932. error->ring[i].batchbuffer =
  933. i915_error_first_batchbuffer(dev_priv, ring);
  934. error->ring[i].ringbuffer =
  935. i915_error_object_create(dev_priv, ring->obj);
  936. count = 0;
  937. list_for_each_entry(request, &ring->request_list, list)
  938. count++;
  939. error->ring[i].num_requests = count;
  940. error->ring[i].requests =
  941. kmalloc(count*sizeof(struct drm_i915_error_request),
  942. GFP_ATOMIC);
  943. if (error->ring[i].requests == NULL) {
  944. error->ring[i].num_requests = 0;
  945. continue;
  946. }
  947. count = 0;
  948. list_for_each_entry(request, &ring->request_list, list) {
  949. struct drm_i915_error_request *erq;
  950. erq = &error->ring[i].requests[count++];
  951. erq->seqno = request->seqno;
  952. erq->jiffies = request->emitted_jiffies;
  953. erq->tail = request->tail;
  954. }
  955. }
  956. }
  957. /**
  958. * i915_capture_error_state - capture an error record for later analysis
  959. * @dev: drm device
  960. *
  961. * Should be called when an error is detected (either a hang or an error
  962. * interrupt) to capture error state from the time of the error. Fills
  963. * out a structure which becomes available in debugfs for user level tools
  964. * to pick up.
  965. */
  966. static void i915_capture_error_state(struct drm_device *dev)
  967. {
  968. struct drm_i915_private *dev_priv = dev->dev_private;
  969. struct drm_i915_gem_object *obj;
  970. struct drm_i915_error_state *error;
  971. unsigned long flags;
  972. int i, pipe;
  973. spin_lock_irqsave(&dev_priv->error_lock, flags);
  974. error = dev_priv->first_error;
  975. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  976. if (error)
  977. return;
  978. /* Account for pipe specific data like PIPE*STAT */
  979. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  980. if (!error) {
  981. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  982. return;
  983. }
  984. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  985. dev->primary->index);
  986. kref_init(&error->ref);
  987. error->eir = I915_READ(EIR);
  988. error->pgtbl_er = I915_READ(PGTBL_ER);
  989. error->ccid = I915_READ(CCID);
  990. if (HAS_PCH_SPLIT(dev))
  991. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  992. else if (IS_VALLEYVIEW(dev))
  993. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  994. else if (IS_GEN2(dev))
  995. error->ier = I915_READ16(IER);
  996. else
  997. error->ier = I915_READ(IER);
  998. for_each_pipe(pipe)
  999. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1000. if (INTEL_INFO(dev)->gen >= 6) {
  1001. error->error = I915_READ(ERROR_GEN6);
  1002. error->done_reg = I915_READ(DONE_REG);
  1003. }
  1004. if (INTEL_INFO(dev)->gen == 7)
  1005. error->err_int = I915_READ(GEN7_ERR_INT);
  1006. i915_gem_record_fences(dev, error);
  1007. i915_gem_record_rings(dev, error);
  1008. /* Record buffers on the active and pinned lists. */
  1009. error->active_bo = NULL;
  1010. error->pinned_bo = NULL;
  1011. i = 0;
  1012. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1013. i++;
  1014. error->active_bo_count = i;
  1015. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  1016. if (obj->pin_count)
  1017. i++;
  1018. error->pinned_bo_count = i - error->active_bo_count;
  1019. error->active_bo = NULL;
  1020. error->pinned_bo = NULL;
  1021. if (i) {
  1022. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1023. GFP_ATOMIC);
  1024. if (error->active_bo)
  1025. error->pinned_bo =
  1026. error->active_bo + error->active_bo_count;
  1027. }
  1028. if (error->active_bo)
  1029. error->active_bo_count =
  1030. capture_active_bo(error->active_bo,
  1031. error->active_bo_count,
  1032. &dev_priv->mm.active_list);
  1033. if (error->pinned_bo)
  1034. error->pinned_bo_count =
  1035. capture_pinned_bo(error->pinned_bo,
  1036. error->pinned_bo_count,
  1037. &dev_priv->mm.bound_list);
  1038. do_gettimeofday(&error->time);
  1039. error->overlay = intel_overlay_capture_error_state(dev);
  1040. error->display = intel_display_capture_error_state(dev);
  1041. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1042. if (dev_priv->first_error == NULL) {
  1043. dev_priv->first_error = error;
  1044. error = NULL;
  1045. }
  1046. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1047. if (error)
  1048. i915_error_state_free(&error->ref);
  1049. }
  1050. void i915_destroy_error_state(struct drm_device *dev)
  1051. {
  1052. struct drm_i915_private *dev_priv = dev->dev_private;
  1053. struct drm_i915_error_state *error;
  1054. unsigned long flags;
  1055. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1056. error = dev_priv->first_error;
  1057. dev_priv->first_error = NULL;
  1058. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1059. if (error)
  1060. kref_put(&error->ref, i915_error_state_free);
  1061. }
  1062. #else
  1063. #define i915_capture_error_state(x)
  1064. #endif
  1065. static void i915_report_and_clear_eir(struct drm_device *dev)
  1066. {
  1067. struct drm_i915_private *dev_priv = dev->dev_private;
  1068. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1069. u32 eir = I915_READ(EIR);
  1070. int pipe;
  1071. if (!eir)
  1072. return;
  1073. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1074. i915_get_extra_instdone(dev, instdone);
  1075. if (IS_G4X(dev)) {
  1076. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1077. u32 ipeir = I915_READ(IPEIR_I965);
  1078. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1079. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1080. pr_err(" INSTDONE: 0x%08x\n", instdone[0]);
  1081. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1082. pr_err(" INSTDONE1: 0x%08x\n", instdone[1]);
  1083. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1084. I915_WRITE(IPEIR_I965, ipeir);
  1085. POSTING_READ(IPEIR_I965);
  1086. }
  1087. if (eir & GM45_ERROR_PAGE_TABLE) {
  1088. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1089. pr_err("page table error\n");
  1090. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1091. I915_WRITE(PGTBL_ER, pgtbl_err);
  1092. POSTING_READ(PGTBL_ER);
  1093. }
  1094. }
  1095. if (!IS_GEN2(dev)) {
  1096. if (eir & I915_ERROR_PAGE_TABLE) {
  1097. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1098. pr_err("page table error\n");
  1099. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1100. I915_WRITE(PGTBL_ER, pgtbl_err);
  1101. POSTING_READ(PGTBL_ER);
  1102. }
  1103. }
  1104. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1105. pr_err("memory refresh error:\n");
  1106. for_each_pipe(pipe)
  1107. pr_err("pipe %c stat: 0x%08x\n",
  1108. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1109. /* pipestat has already been acked */
  1110. }
  1111. if (eir & I915_ERROR_INSTRUCTION) {
  1112. pr_err("instruction error\n");
  1113. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1114. if (INTEL_INFO(dev)->gen < 4) {
  1115. u32 ipeir = I915_READ(IPEIR);
  1116. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1117. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1118. pr_err(" INSTDONE: 0x%08x\n", instdone[0]);
  1119. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1120. I915_WRITE(IPEIR, ipeir);
  1121. POSTING_READ(IPEIR);
  1122. } else {
  1123. u32 ipeir = I915_READ(IPEIR_I965);
  1124. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1125. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1126. pr_err(" INSTDONE: 0x%08x\n", instdone[0]);
  1127. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1128. pr_err(" INSTDONE1: 0x%08x\n", instdone[1]);
  1129. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1130. I915_WRITE(IPEIR_I965, ipeir);
  1131. POSTING_READ(IPEIR_I965);
  1132. }
  1133. }
  1134. I915_WRITE(EIR, eir);
  1135. POSTING_READ(EIR);
  1136. eir = I915_READ(EIR);
  1137. if (eir) {
  1138. /*
  1139. * some errors might have become stuck,
  1140. * mask them.
  1141. */
  1142. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1143. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1144. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1145. }
  1146. }
  1147. /**
  1148. * i915_handle_error - handle an error interrupt
  1149. * @dev: drm device
  1150. *
  1151. * Do some basic checking of regsiter state at error interrupt time and
  1152. * dump it to the syslog. Also call i915_capture_error_state() to make
  1153. * sure we get a record and make it available in debugfs. Fire a uevent
  1154. * so userspace knows something bad happened (should trigger collection
  1155. * of a ring dump etc.).
  1156. */
  1157. void i915_handle_error(struct drm_device *dev, bool wedged)
  1158. {
  1159. struct drm_i915_private *dev_priv = dev->dev_private;
  1160. struct intel_ring_buffer *ring;
  1161. int i;
  1162. i915_capture_error_state(dev);
  1163. i915_report_and_clear_eir(dev);
  1164. if (wedged) {
  1165. INIT_COMPLETION(dev_priv->error_completion);
  1166. atomic_set(&dev_priv->mm.wedged, 1);
  1167. /*
  1168. * Wakeup waiting processes so they don't hang
  1169. */
  1170. for_each_ring(ring, dev_priv, i)
  1171. wake_up_all(&ring->irq_queue);
  1172. }
  1173. queue_work(dev_priv->wq, &dev_priv->error_work);
  1174. }
  1175. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1176. {
  1177. drm_i915_private_t *dev_priv = dev->dev_private;
  1178. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1179. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1180. struct drm_i915_gem_object *obj;
  1181. struct intel_unpin_work *work;
  1182. unsigned long flags;
  1183. bool stall_detected;
  1184. /* Ignore early vblank irqs */
  1185. if (intel_crtc == NULL)
  1186. return;
  1187. spin_lock_irqsave(&dev->event_lock, flags);
  1188. work = intel_crtc->unpin_work;
  1189. if (work == NULL || work->pending || !work->enable_stall_check) {
  1190. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1191. spin_unlock_irqrestore(&dev->event_lock, flags);
  1192. return;
  1193. }
  1194. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1195. obj = work->pending_flip_obj;
  1196. if (INTEL_INFO(dev)->gen >= 4) {
  1197. int dspsurf = DSPSURF(intel_crtc->plane);
  1198. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1199. obj->gtt_offset;
  1200. } else {
  1201. int dspaddr = DSPADDR(intel_crtc->plane);
  1202. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1203. crtc->y * crtc->fb->pitches[0] +
  1204. crtc->x * crtc->fb->bits_per_pixel/8);
  1205. }
  1206. spin_unlock_irqrestore(&dev->event_lock, flags);
  1207. if (stall_detected) {
  1208. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1209. intel_prepare_page_flip(dev, intel_crtc->plane);
  1210. }
  1211. }
  1212. /* Called from drm generic code, passed 'crtc' which
  1213. * we use as a pipe index
  1214. */
  1215. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1216. {
  1217. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1218. unsigned long irqflags;
  1219. if (!i915_pipe_enabled(dev, pipe))
  1220. return -EINVAL;
  1221. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1222. if (INTEL_INFO(dev)->gen >= 4)
  1223. i915_enable_pipestat(dev_priv, pipe,
  1224. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1225. else
  1226. i915_enable_pipestat(dev_priv, pipe,
  1227. PIPE_VBLANK_INTERRUPT_ENABLE);
  1228. /* maintain vblank delivery even in deep C-states */
  1229. if (dev_priv->info->gen == 3)
  1230. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1231. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1232. return 0;
  1233. }
  1234. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1235. {
  1236. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1237. unsigned long irqflags;
  1238. if (!i915_pipe_enabled(dev, pipe))
  1239. return -EINVAL;
  1240. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1241. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1242. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1243. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1244. return 0;
  1245. }
  1246. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1247. {
  1248. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1249. unsigned long irqflags;
  1250. if (!i915_pipe_enabled(dev, pipe))
  1251. return -EINVAL;
  1252. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1253. ironlake_enable_display_irq(dev_priv,
  1254. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1255. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1256. return 0;
  1257. }
  1258. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1259. {
  1260. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1261. unsigned long irqflags;
  1262. u32 imr;
  1263. if (!i915_pipe_enabled(dev, pipe))
  1264. return -EINVAL;
  1265. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1266. imr = I915_READ(VLV_IMR);
  1267. if (pipe == 0)
  1268. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1269. else
  1270. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1271. I915_WRITE(VLV_IMR, imr);
  1272. i915_enable_pipestat(dev_priv, pipe,
  1273. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1274. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1275. return 0;
  1276. }
  1277. /* Called from drm generic code, passed 'crtc' which
  1278. * we use as a pipe index
  1279. */
  1280. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1281. {
  1282. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1283. unsigned long irqflags;
  1284. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1285. if (dev_priv->info->gen == 3)
  1286. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1287. i915_disable_pipestat(dev_priv, pipe,
  1288. PIPE_VBLANK_INTERRUPT_ENABLE |
  1289. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1290. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1291. }
  1292. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1293. {
  1294. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1295. unsigned long irqflags;
  1296. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1297. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1298. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1299. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1300. }
  1301. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1302. {
  1303. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1304. unsigned long irqflags;
  1305. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1306. ironlake_disable_display_irq(dev_priv,
  1307. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1308. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1309. }
  1310. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1311. {
  1312. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1313. unsigned long irqflags;
  1314. u32 imr;
  1315. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1316. i915_disable_pipestat(dev_priv, pipe,
  1317. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1318. imr = I915_READ(VLV_IMR);
  1319. if (pipe == 0)
  1320. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1321. else
  1322. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1323. I915_WRITE(VLV_IMR, imr);
  1324. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1325. }
  1326. static u32
  1327. ring_last_seqno(struct intel_ring_buffer *ring)
  1328. {
  1329. return list_entry(ring->request_list.prev,
  1330. struct drm_i915_gem_request, list)->seqno;
  1331. }
  1332. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1333. {
  1334. if (list_empty(&ring->request_list) ||
  1335. i915_seqno_passed(ring->get_seqno(ring, false),
  1336. ring_last_seqno(ring))) {
  1337. /* Issue a wake-up to catch stuck h/w. */
  1338. if (waitqueue_active(&ring->irq_queue)) {
  1339. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1340. ring->name);
  1341. wake_up_all(&ring->irq_queue);
  1342. *err = true;
  1343. }
  1344. return true;
  1345. }
  1346. return false;
  1347. }
  1348. static bool kick_ring(struct intel_ring_buffer *ring)
  1349. {
  1350. struct drm_device *dev = ring->dev;
  1351. struct drm_i915_private *dev_priv = dev->dev_private;
  1352. u32 tmp = I915_READ_CTL(ring);
  1353. if (tmp & RING_WAIT) {
  1354. DRM_ERROR("Kicking stuck wait on %s\n",
  1355. ring->name);
  1356. I915_WRITE_CTL(ring, tmp);
  1357. return true;
  1358. }
  1359. return false;
  1360. }
  1361. static bool i915_hangcheck_hung(struct drm_device *dev)
  1362. {
  1363. drm_i915_private_t *dev_priv = dev->dev_private;
  1364. if (dev_priv->hangcheck_count++ > 1) {
  1365. bool hung = true;
  1366. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1367. i915_handle_error(dev, true);
  1368. if (!IS_GEN2(dev)) {
  1369. struct intel_ring_buffer *ring;
  1370. int i;
  1371. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1372. * If so we can simply poke the RB_WAIT bit
  1373. * and break the hang. This should work on
  1374. * all but the second generation chipsets.
  1375. */
  1376. for_each_ring(ring, dev_priv, i)
  1377. hung &= !kick_ring(ring);
  1378. }
  1379. return hung;
  1380. }
  1381. return false;
  1382. }
  1383. /**
  1384. * This is called when the chip hasn't reported back with completed
  1385. * batchbuffers in a long time. The first time this is called we simply record
  1386. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1387. * again, we assume the chip is wedged and try to fix it.
  1388. */
  1389. void i915_hangcheck_elapsed(unsigned long data)
  1390. {
  1391. struct drm_device *dev = (struct drm_device *)data;
  1392. drm_i915_private_t *dev_priv = dev->dev_private;
  1393. uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
  1394. struct intel_ring_buffer *ring;
  1395. bool err = false, idle;
  1396. int i;
  1397. if (!i915_enable_hangcheck)
  1398. return;
  1399. memset(acthd, 0, sizeof(acthd));
  1400. idle = true;
  1401. for_each_ring(ring, dev_priv, i) {
  1402. idle &= i915_hangcheck_ring_idle(ring, &err);
  1403. acthd[i] = intel_ring_get_active_head(ring);
  1404. }
  1405. /* If all work is done then ACTHD clearly hasn't advanced. */
  1406. if (idle) {
  1407. if (err) {
  1408. if (i915_hangcheck_hung(dev))
  1409. return;
  1410. goto repeat;
  1411. }
  1412. dev_priv->hangcheck_count = 0;
  1413. return;
  1414. }
  1415. i915_get_extra_instdone(dev, instdone);
  1416. if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
  1417. dev_priv->last_instdone == instdone[0] &&
  1418. dev_priv->last_instdone1 == instdone[1]) {
  1419. if (i915_hangcheck_hung(dev))
  1420. return;
  1421. } else {
  1422. dev_priv->hangcheck_count = 0;
  1423. memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
  1424. dev_priv->last_instdone = instdone[0];
  1425. dev_priv->last_instdone1 = instdone[1];
  1426. }
  1427. repeat:
  1428. /* Reset timer case chip hangs without another request being added */
  1429. mod_timer(&dev_priv->hangcheck_timer,
  1430. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1431. }
  1432. /* drm_dma.h hooks
  1433. */
  1434. static void ironlake_irq_preinstall(struct drm_device *dev)
  1435. {
  1436. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1437. atomic_set(&dev_priv->irq_received, 0);
  1438. I915_WRITE(HWSTAM, 0xeffe);
  1439. /* XXX hotplug from PCH */
  1440. I915_WRITE(DEIMR, 0xffffffff);
  1441. I915_WRITE(DEIER, 0x0);
  1442. POSTING_READ(DEIER);
  1443. /* and GT */
  1444. I915_WRITE(GTIMR, 0xffffffff);
  1445. I915_WRITE(GTIER, 0x0);
  1446. POSTING_READ(GTIER);
  1447. /* south display irq */
  1448. I915_WRITE(SDEIMR, 0xffffffff);
  1449. I915_WRITE(SDEIER, 0x0);
  1450. POSTING_READ(SDEIER);
  1451. }
  1452. static void valleyview_irq_preinstall(struct drm_device *dev)
  1453. {
  1454. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1455. int pipe;
  1456. atomic_set(&dev_priv->irq_received, 0);
  1457. /* VLV magic */
  1458. I915_WRITE(VLV_IMR, 0);
  1459. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1460. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1461. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1462. /* and GT */
  1463. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1464. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1465. I915_WRITE(GTIMR, 0xffffffff);
  1466. I915_WRITE(GTIER, 0x0);
  1467. POSTING_READ(GTIER);
  1468. I915_WRITE(DPINVGTT, 0xff);
  1469. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1470. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1471. for_each_pipe(pipe)
  1472. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1473. I915_WRITE(VLV_IIR, 0xffffffff);
  1474. I915_WRITE(VLV_IMR, 0xffffffff);
  1475. I915_WRITE(VLV_IER, 0x0);
  1476. POSTING_READ(VLV_IER);
  1477. }
  1478. /*
  1479. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1480. * duration to 2ms (which is the minimum in the Display Port spec)
  1481. *
  1482. * This register is the same on all known PCH chips.
  1483. */
  1484. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1485. {
  1486. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1487. u32 hotplug;
  1488. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1489. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1490. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1491. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1492. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1493. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1494. }
  1495. static int ironlake_irq_postinstall(struct drm_device *dev)
  1496. {
  1497. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1498. /* enable kind of interrupts always enabled */
  1499. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1500. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1501. u32 render_irqs;
  1502. u32 hotplug_mask;
  1503. dev_priv->irq_mask = ~display_mask;
  1504. /* should always can generate irq */
  1505. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1506. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1507. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1508. POSTING_READ(DEIER);
  1509. dev_priv->gt_irq_mask = ~0;
  1510. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1511. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1512. if (IS_GEN6(dev))
  1513. render_irqs =
  1514. GT_USER_INTERRUPT |
  1515. GEN6_BSD_USER_INTERRUPT |
  1516. GEN6_BLITTER_USER_INTERRUPT;
  1517. else
  1518. render_irqs =
  1519. GT_USER_INTERRUPT |
  1520. GT_PIPE_NOTIFY |
  1521. GT_BSD_USER_INTERRUPT;
  1522. I915_WRITE(GTIER, render_irqs);
  1523. POSTING_READ(GTIER);
  1524. if (HAS_PCH_CPT(dev)) {
  1525. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1526. SDE_PORTB_HOTPLUG_CPT |
  1527. SDE_PORTC_HOTPLUG_CPT |
  1528. SDE_PORTD_HOTPLUG_CPT);
  1529. } else {
  1530. hotplug_mask = (SDE_CRT_HOTPLUG |
  1531. SDE_PORTB_HOTPLUG |
  1532. SDE_PORTC_HOTPLUG |
  1533. SDE_PORTD_HOTPLUG |
  1534. SDE_AUX_MASK);
  1535. }
  1536. dev_priv->pch_irq_mask = ~hotplug_mask;
  1537. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1538. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1539. I915_WRITE(SDEIER, hotplug_mask);
  1540. POSTING_READ(SDEIER);
  1541. ironlake_enable_pch_hotplug(dev);
  1542. if (IS_IRONLAKE_M(dev)) {
  1543. /* Clear & enable PCU event interrupts */
  1544. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1545. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1546. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1547. }
  1548. return 0;
  1549. }
  1550. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1551. {
  1552. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1553. /* enable kind of interrupts always enabled */
  1554. u32 display_mask =
  1555. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1556. DE_PLANEC_FLIP_DONE_IVB |
  1557. DE_PLANEB_FLIP_DONE_IVB |
  1558. DE_PLANEA_FLIP_DONE_IVB;
  1559. u32 render_irqs;
  1560. u32 hotplug_mask;
  1561. dev_priv->irq_mask = ~display_mask;
  1562. /* should always can generate irq */
  1563. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1564. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1565. I915_WRITE(DEIER,
  1566. display_mask |
  1567. DE_PIPEC_VBLANK_IVB |
  1568. DE_PIPEB_VBLANK_IVB |
  1569. DE_PIPEA_VBLANK_IVB);
  1570. POSTING_READ(DEIER);
  1571. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1572. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1573. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1574. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1575. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1576. I915_WRITE(GTIER, render_irqs);
  1577. POSTING_READ(GTIER);
  1578. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1579. SDE_PORTB_HOTPLUG_CPT |
  1580. SDE_PORTC_HOTPLUG_CPT |
  1581. SDE_PORTD_HOTPLUG_CPT);
  1582. dev_priv->pch_irq_mask = ~hotplug_mask;
  1583. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1584. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1585. I915_WRITE(SDEIER, hotplug_mask);
  1586. POSTING_READ(SDEIER);
  1587. ironlake_enable_pch_hotplug(dev);
  1588. return 0;
  1589. }
  1590. static int valleyview_irq_postinstall(struct drm_device *dev)
  1591. {
  1592. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1593. u32 enable_mask;
  1594. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1595. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  1596. u16 msid;
  1597. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1598. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1599. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1600. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1601. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1602. /*
  1603. *Leave vblank interrupts masked initially. enable/disable will
  1604. * toggle them based on usage.
  1605. */
  1606. dev_priv->irq_mask = (~enable_mask) |
  1607. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1608. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1609. dev_priv->pipestat[0] = 0;
  1610. dev_priv->pipestat[1] = 0;
  1611. /* Hack for broken MSIs on VLV */
  1612. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1613. pci_read_config_word(dev->pdev, 0x98, &msid);
  1614. msid &= 0xff; /* mask out delivery bits */
  1615. msid |= (1<<14);
  1616. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1617. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1618. I915_WRITE(VLV_IER, enable_mask);
  1619. I915_WRITE(VLV_IIR, 0xffffffff);
  1620. I915_WRITE(PIPESTAT(0), 0xffff);
  1621. I915_WRITE(PIPESTAT(1), 0xffff);
  1622. POSTING_READ(VLV_IER);
  1623. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  1624. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  1625. I915_WRITE(VLV_IIR, 0xffffffff);
  1626. I915_WRITE(VLV_IIR, 0xffffffff);
  1627. dev_priv->gt_irq_mask = ~0;
  1628. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1629. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1630. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1631. I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
  1632. GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  1633. GT_GEN6_BLT_USER_INTERRUPT |
  1634. GT_GEN6_BSD_USER_INTERRUPT |
  1635. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  1636. GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
  1637. GT_PIPE_NOTIFY |
  1638. GT_RENDER_CS_ERROR_INTERRUPT |
  1639. GT_SYNC_STATUS |
  1640. GT_USER_INTERRUPT);
  1641. POSTING_READ(GTIER);
  1642. /* ack & enable invalid PTE error interrupts */
  1643. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1644. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1645. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1646. #endif
  1647. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1648. #if 0 /* FIXME: check register definitions; some have moved */
  1649. /* Note HDMI and DP share bits */
  1650. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1651. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1652. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1653. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1654. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1655. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1656. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1657. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1658. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1659. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1660. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1661. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1662. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1663. }
  1664. #endif
  1665. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1666. return 0;
  1667. }
  1668. static void valleyview_irq_uninstall(struct drm_device *dev)
  1669. {
  1670. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1671. int pipe;
  1672. if (!dev_priv)
  1673. return;
  1674. for_each_pipe(pipe)
  1675. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1676. I915_WRITE(HWSTAM, 0xffffffff);
  1677. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1678. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1679. for_each_pipe(pipe)
  1680. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1681. I915_WRITE(VLV_IIR, 0xffffffff);
  1682. I915_WRITE(VLV_IMR, 0xffffffff);
  1683. I915_WRITE(VLV_IER, 0x0);
  1684. POSTING_READ(VLV_IER);
  1685. }
  1686. static void ironlake_irq_uninstall(struct drm_device *dev)
  1687. {
  1688. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1689. if (!dev_priv)
  1690. return;
  1691. I915_WRITE(HWSTAM, 0xffffffff);
  1692. I915_WRITE(DEIMR, 0xffffffff);
  1693. I915_WRITE(DEIER, 0x0);
  1694. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1695. I915_WRITE(GTIMR, 0xffffffff);
  1696. I915_WRITE(GTIER, 0x0);
  1697. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1698. I915_WRITE(SDEIMR, 0xffffffff);
  1699. I915_WRITE(SDEIER, 0x0);
  1700. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1701. }
  1702. static void i8xx_irq_preinstall(struct drm_device * dev)
  1703. {
  1704. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1705. int pipe;
  1706. atomic_set(&dev_priv->irq_received, 0);
  1707. for_each_pipe(pipe)
  1708. I915_WRITE(PIPESTAT(pipe), 0);
  1709. I915_WRITE16(IMR, 0xffff);
  1710. I915_WRITE16(IER, 0x0);
  1711. POSTING_READ16(IER);
  1712. }
  1713. static int i8xx_irq_postinstall(struct drm_device *dev)
  1714. {
  1715. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1716. dev_priv->pipestat[0] = 0;
  1717. dev_priv->pipestat[1] = 0;
  1718. I915_WRITE16(EMR,
  1719. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1720. /* Unmask the interrupts that we always want on. */
  1721. dev_priv->irq_mask =
  1722. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1723. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1724. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1725. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1726. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1727. I915_WRITE16(IMR, dev_priv->irq_mask);
  1728. I915_WRITE16(IER,
  1729. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1730. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1731. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1732. I915_USER_INTERRUPT);
  1733. POSTING_READ16(IER);
  1734. return 0;
  1735. }
  1736. static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
  1737. {
  1738. struct drm_device *dev = (struct drm_device *) arg;
  1739. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1740. u16 iir, new_iir;
  1741. u32 pipe_stats[2];
  1742. unsigned long irqflags;
  1743. int irq_received;
  1744. int pipe;
  1745. u16 flip_mask =
  1746. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1747. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1748. atomic_inc(&dev_priv->irq_received);
  1749. iir = I915_READ16(IIR);
  1750. if (iir == 0)
  1751. return IRQ_NONE;
  1752. while (iir & ~flip_mask) {
  1753. /* Can't rely on pipestat interrupt bit in iir as it might
  1754. * have been cleared after the pipestat interrupt was received.
  1755. * It doesn't set the bit in iir again, but it still produces
  1756. * interrupts (for non-MSI).
  1757. */
  1758. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1759. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1760. i915_handle_error(dev, false);
  1761. for_each_pipe(pipe) {
  1762. int reg = PIPESTAT(pipe);
  1763. pipe_stats[pipe] = I915_READ(reg);
  1764. /*
  1765. * Clear the PIPE*STAT regs before the IIR
  1766. */
  1767. if (pipe_stats[pipe] & 0x8000ffff) {
  1768. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1769. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1770. pipe_name(pipe));
  1771. I915_WRITE(reg, pipe_stats[pipe]);
  1772. irq_received = 1;
  1773. }
  1774. }
  1775. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1776. I915_WRITE16(IIR, iir & ~flip_mask);
  1777. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1778. i915_update_dri1_breadcrumb(dev);
  1779. if (iir & I915_USER_INTERRUPT)
  1780. notify_ring(dev, &dev_priv->ring[RCS]);
  1781. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1782. drm_handle_vblank(dev, 0)) {
  1783. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1784. intel_prepare_page_flip(dev, 0);
  1785. intel_finish_page_flip(dev, 0);
  1786. flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  1787. }
  1788. }
  1789. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1790. drm_handle_vblank(dev, 1)) {
  1791. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1792. intel_prepare_page_flip(dev, 1);
  1793. intel_finish_page_flip(dev, 1);
  1794. flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1795. }
  1796. }
  1797. iir = new_iir;
  1798. }
  1799. return IRQ_HANDLED;
  1800. }
  1801. static void i8xx_irq_uninstall(struct drm_device * dev)
  1802. {
  1803. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1804. int pipe;
  1805. for_each_pipe(pipe) {
  1806. /* Clear enable bits; then clear status bits */
  1807. I915_WRITE(PIPESTAT(pipe), 0);
  1808. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1809. }
  1810. I915_WRITE16(IMR, 0xffff);
  1811. I915_WRITE16(IER, 0x0);
  1812. I915_WRITE16(IIR, I915_READ16(IIR));
  1813. }
  1814. static void i915_irq_preinstall(struct drm_device * dev)
  1815. {
  1816. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1817. int pipe;
  1818. atomic_set(&dev_priv->irq_received, 0);
  1819. if (I915_HAS_HOTPLUG(dev)) {
  1820. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1821. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1822. }
  1823. I915_WRITE16(HWSTAM, 0xeffe);
  1824. for_each_pipe(pipe)
  1825. I915_WRITE(PIPESTAT(pipe), 0);
  1826. I915_WRITE(IMR, 0xffffffff);
  1827. I915_WRITE(IER, 0x0);
  1828. POSTING_READ(IER);
  1829. }
  1830. static int i915_irq_postinstall(struct drm_device *dev)
  1831. {
  1832. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1833. u32 enable_mask;
  1834. dev_priv->pipestat[0] = 0;
  1835. dev_priv->pipestat[1] = 0;
  1836. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1837. /* Unmask the interrupts that we always want on. */
  1838. dev_priv->irq_mask =
  1839. ~(I915_ASLE_INTERRUPT |
  1840. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1841. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1842. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1843. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1844. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1845. enable_mask =
  1846. I915_ASLE_INTERRUPT |
  1847. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1848. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1849. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1850. I915_USER_INTERRUPT;
  1851. if (I915_HAS_HOTPLUG(dev)) {
  1852. /* Enable in IER... */
  1853. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1854. /* and unmask in IMR */
  1855. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1856. }
  1857. I915_WRITE(IMR, dev_priv->irq_mask);
  1858. I915_WRITE(IER, enable_mask);
  1859. POSTING_READ(IER);
  1860. if (I915_HAS_HOTPLUG(dev)) {
  1861. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1862. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1863. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1864. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1865. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1866. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1867. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1868. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  1869. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1870. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  1871. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1872. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1873. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1874. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1875. }
  1876. /* Ignore TV since it's buggy */
  1877. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1878. }
  1879. intel_opregion_enable_asle(dev);
  1880. return 0;
  1881. }
  1882. static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
  1883. {
  1884. struct drm_device *dev = (struct drm_device *) arg;
  1885. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1886. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  1887. unsigned long irqflags;
  1888. u32 flip_mask =
  1889. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1890. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1891. u32 flip[2] = {
  1892. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
  1893. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
  1894. };
  1895. int pipe, ret = IRQ_NONE;
  1896. atomic_inc(&dev_priv->irq_received);
  1897. iir = I915_READ(IIR);
  1898. do {
  1899. bool irq_received = (iir & ~flip_mask) != 0;
  1900. bool blc_event = false;
  1901. /* Can't rely on pipestat interrupt bit in iir as it might
  1902. * have been cleared after the pipestat interrupt was received.
  1903. * It doesn't set the bit in iir again, but it still produces
  1904. * interrupts (for non-MSI).
  1905. */
  1906. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1907. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1908. i915_handle_error(dev, false);
  1909. for_each_pipe(pipe) {
  1910. int reg = PIPESTAT(pipe);
  1911. pipe_stats[pipe] = I915_READ(reg);
  1912. /* Clear the PIPE*STAT regs before the IIR */
  1913. if (pipe_stats[pipe] & 0x8000ffff) {
  1914. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1915. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1916. pipe_name(pipe));
  1917. I915_WRITE(reg, pipe_stats[pipe]);
  1918. irq_received = true;
  1919. }
  1920. }
  1921. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1922. if (!irq_received)
  1923. break;
  1924. /* Consume port. Then clear IIR or we'll miss events */
  1925. if ((I915_HAS_HOTPLUG(dev)) &&
  1926. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1927. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1928. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1929. hotplug_status);
  1930. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1931. queue_work(dev_priv->wq,
  1932. &dev_priv->hotplug_work);
  1933. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1934. POSTING_READ(PORT_HOTPLUG_STAT);
  1935. }
  1936. I915_WRITE(IIR, iir & ~flip_mask);
  1937. new_iir = I915_READ(IIR); /* Flush posted writes */
  1938. if (iir & I915_USER_INTERRUPT)
  1939. notify_ring(dev, &dev_priv->ring[RCS]);
  1940. for_each_pipe(pipe) {
  1941. int plane = pipe;
  1942. if (IS_MOBILE(dev))
  1943. plane = !plane;
  1944. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1945. drm_handle_vblank(dev, pipe)) {
  1946. if (iir & flip[plane]) {
  1947. intel_prepare_page_flip(dev, plane);
  1948. intel_finish_page_flip(dev, pipe);
  1949. flip_mask &= ~flip[plane];
  1950. }
  1951. }
  1952. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1953. blc_event = true;
  1954. }
  1955. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1956. intel_opregion_asle_intr(dev);
  1957. /* With MSI, interrupts are only generated when iir
  1958. * transitions from zero to nonzero. If another bit got
  1959. * set while we were handling the existing iir bits, then
  1960. * we would never get another interrupt.
  1961. *
  1962. * This is fine on non-MSI as well, as if we hit this path
  1963. * we avoid exiting the interrupt handler only to generate
  1964. * another one.
  1965. *
  1966. * Note that for MSI this could cause a stray interrupt report
  1967. * if an interrupt landed in the time between writing IIR and
  1968. * the posting read. This should be rare enough to never
  1969. * trigger the 99% of 100,000 interrupts test for disabling
  1970. * stray interrupts.
  1971. */
  1972. ret = IRQ_HANDLED;
  1973. iir = new_iir;
  1974. } while (iir & ~flip_mask);
  1975. i915_update_dri1_breadcrumb(dev);
  1976. return ret;
  1977. }
  1978. static void i915_irq_uninstall(struct drm_device * dev)
  1979. {
  1980. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1981. int pipe;
  1982. if (I915_HAS_HOTPLUG(dev)) {
  1983. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1984. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1985. }
  1986. I915_WRITE16(HWSTAM, 0xffff);
  1987. for_each_pipe(pipe) {
  1988. /* Clear enable bits; then clear status bits */
  1989. I915_WRITE(PIPESTAT(pipe), 0);
  1990. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1991. }
  1992. I915_WRITE(IMR, 0xffffffff);
  1993. I915_WRITE(IER, 0x0);
  1994. I915_WRITE(IIR, I915_READ(IIR));
  1995. }
  1996. static void i965_irq_preinstall(struct drm_device * dev)
  1997. {
  1998. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1999. int pipe;
  2000. atomic_set(&dev_priv->irq_received, 0);
  2001. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2002. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2003. I915_WRITE(HWSTAM, 0xeffe);
  2004. for_each_pipe(pipe)
  2005. I915_WRITE(PIPESTAT(pipe), 0);
  2006. I915_WRITE(IMR, 0xffffffff);
  2007. I915_WRITE(IER, 0x0);
  2008. POSTING_READ(IER);
  2009. }
  2010. static int i965_irq_postinstall(struct drm_device *dev)
  2011. {
  2012. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2013. u32 hotplug_en;
  2014. u32 enable_mask;
  2015. u32 error_mask;
  2016. /* Unmask the interrupts that we always want on. */
  2017. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2018. I915_DISPLAY_PORT_INTERRUPT |
  2019. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2020. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2021. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2022. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2023. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2024. enable_mask = ~dev_priv->irq_mask;
  2025. enable_mask |= I915_USER_INTERRUPT;
  2026. if (IS_G4X(dev))
  2027. enable_mask |= I915_BSD_USER_INTERRUPT;
  2028. dev_priv->pipestat[0] = 0;
  2029. dev_priv->pipestat[1] = 0;
  2030. /*
  2031. * Enable some error detection, note the instruction error mask
  2032. * bit is reserved, so we leave it masked.
  2033. */
  2034. if (IS_G4X(dev)) {
  2035. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2036. GM45_ERROR_MEM_PRIV |
  2037. GM45_ERROR_CP_PRIV |
  2038. I915_ERROR_MEMORY_REFRESH);
  2039. } else {
  2040. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2041. I915_ERROR_MEMORY_REFRESH);
  2042. }
  2043. I915_WRITE(EMR, error_mask);
  2044. I915_WRITE(IMR, dev_priv->irq_mask);
  2045. I915_WRITE(IER, enable_mask);
  2046. POSTING_READ(IER);
  2047. /* Note HDMI and DP share hotplug bits */
  2048. hotplug_en = 0;
  2049. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  2050. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  2051. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  2052. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  2053. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  2054. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  2055. if (IS_G4X(dev)) {
  2056. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
  2057. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2058. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
  2059. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2060. } else {
  2061. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
  2062. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2063. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
  2064. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2065. }
  2066. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  2067. hotplug_en |= CRT_HOTPLUG_INT_EN;
  2068. /* Programming the CRT detection parameters tends
  2069. to generate a spurious hotplug event about three
  2070. seconds later. So just do it once.
  2071. */
  2072. if (IS_G4X(dev))
  2073. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2074. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2075. }
  2076. /* Ignore TV since it's buggy */
  2077. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2078. intel_opregion_enable_asle(dev);
  2079. return 0;
  2080. }
  2081. static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
  2082. {
  2083. struct drm_device *dev = (struct drm_device *) arg;
  2084. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2085. u32 iir, new_iir;
  2086. u32 pipe_stats[I915_MAX_PIPES];
  2087. unsigned long irqflags;
  2088. int irq_received;
  2089. int ret = IRQ_NONE, pipe;
  2090. atomic_inc(&dev_priv->irq_received);
  2091. iir = I915_READ(IIR);
  2092. for (;;) {
  2093. bool blc_event = false;
  2094. irq_received = iir != 0;
  2095. /* Can't rely on pipestat interrupt bit in iir as it might
  2096. * have been cleared after the pipestat interrupt was received.
  2097. * It doesn't set the bit in iir again, but it still produces
  2098. * interrupts (for non-MSI).
  2099. */
  2100. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2101. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2102. i915_handle_error(dev, false);
  2103. for_each_pipe(pipe) {
  2104. int reg = PIPESTAT(pipe);
  2105. pipe_stats[pipe] = I915_READ(reg);
  2106. /*
  2107. * Clear the PIPE*STAT regs before the IIR
  2108. */
  2109. if (pipe_stats[pipe] & 0x8000ffff) {
  2110. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2111. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2112. pipe_name(pipe));
  2113. I915_WRITE(reg, pipe_stats[pipe]);
  2114. irq_received = 1;
  2115. }
  2116. }
  2117. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2118. if (!irq_received)
  2119. break;
  2120. ret = IRQ_HANDLED;
  2121. /* Consume port. Then clear IIR or we'll miss events */
  2122. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2123. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2124. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2125. hotplug_status);
  2126. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2127. queue_work(dev_priv->wq,
  2128. &dev_priv->hotplug_work);
  2129. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2130. I915_READ(PORT_HOTPLUG_STAT);
  2131. }
  2132. I915_WRITE(IIR, iir);
  2133. new_iir = I915_READ(IIR); /* Flush posted writes */
  2134. if (iir & I915_USER_INTERRUPT)
  2135. notify_ring(dev, &dev_priv->ring[RCS]);
  2136. if (iir & I915_BSD_USER_INTERRUPT)
  2137. notify_ring(dev, &dev_priv->ring[VCS]);
  2138. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  2139. intel_prepare_page_flip(dev, 0);
  2140. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  2141. intel_prepare_page_flip(dev, 1);
  2142. for_each_pipe(pipe) {
  2143. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2144. drm_handle_vblank(dev, pipe)) {
  2145. i915_pageflip_stall_check(dev, pipe);
  2146. intel_finish_page_flip(dev, pipe);
  2147. }
  2148. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2149. blc_event = true;
  2150. }
  2151. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2152. intel_opregion_asle_intr(dev);
  2153. /* With MSI, interrupts are only generated when iir
  2154. * transitions from zero to nonzero. If another bit got
  2155. * set while we were handling the existing iir bits, then
  2156. * we would never get another interrupt.
  2157. *
  2158. * This is fine on non-MSI as well, as if we hit this path
  2159. * we avoid exiting the interrupt handler only to generate
  2160. * another one.
  2161. *
  2162. * Note that for MSI this could cause a stray interrupt report
  2163. * if an interrupt landed in the time between writing IIR and
  2164. * the posting read. This should be rare enough to never
  2165. * trigger the 99% of 100,000 interrupts test for disabling
  2166. * stray interrupts.
  2167. */
  2168. iir = new_iir;
  2169. }
  2170. i915_update_dri1_breadcrumb(dev);
  2171. return ret;
  2172. }
  2173. static void i965_irq_uninstall(struct drm_device * dev)
  2174. {
  2175. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2176. int pipe;
  2177. if (!dev_priv)
  2178. return;
  2179. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2180. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2181. I915_WRITE(HWSTAM, 0xffffffff);
  2182. for_each_pipe(pipe)
  2183. I915_WRITE(PIPESTAT(pipe), 0);
  2184. I915_WRITE(IMR, 0xffffffff);
  2185. I915_WRITE(IER, 0x0);
  2186. for_each_pipe(pipe)
  2187. I915_WRITE(PIPESTAT(pipe),
  2188. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2189. I915_WRITE(IIR, I915_READ(IIR));
  2190. }
  2191. void intel_irq_init(struct drm_device *dev)
  2192. {
  2193. struct drm_i915_private *dev_priv = dev->dev_private;
  2194. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2195. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  2196. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2197. INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
  2198. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2199. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2200. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2201. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2202. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2203. }
  2204. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2205. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2206. else
  2207. dev->driver->get_vblank_timestamp = NULL;
  2208. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2209. if (IS_VALLEYVIEW(dev)) {
  2210. dev->driver->irq_handler = valleyview_irq_handler;
  2211. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2212. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2213. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2214. dev->driver->enable_vblank = valleyview_enable_vblank;
  2215. dev->driver->disable_vblank = valleyview_disable_vblank;
  2216. } else if (IS_IVYBRIDGE(dev)) {
  2217. /* Share pre & uninstall handlers with ILK/SNB */
  2218. dev->driver->irq_handler = ivybridge_irq_handler;
  2219. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2220. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2221. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2222. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2223. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2224. } else if (IS_HASWELL(dev)) {
  2225. /* Share interrupts handling with IVB */
  2226. dev->driver->irq_handler = ivybridge_irq_handler;
  2227. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2228. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2229. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2230. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2231. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2232. } else if (HAS_PCH_SPLIT(dev)) {
  2233. dev->driver->irq_handler = ironlake_irq_handler;
  2234. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2235. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2236. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2237. dev->driver->enable_vblank = ironlake_enable_vblank;
  2238. dev->driver->disable_vblank = ironlake_disable_vblank;
  2239. } else {
  2240. if (INTEL_INFO(dev)->gen == 2) {
  2241. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2242. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2243. dev->driver->irq_handler = i8xx_irq_handler;
  2244. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2245. } else if (INTEL_INFO(dev)->gen == 3) {
  2246. /* IIR "flip pending" means done if this bit is set */
  2247. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  2248. dev->driver->irq_preinstall = i915_irq_preinstall;
  2249. dev->driver->irq_postinstall = i915_irq_postinstall;
  2250. dev->driver->irq_uninstall = i915_irq_uninstall;
  2251. dev->driver->irq_handler = i915_irq_handler;
  2252. } else {
  2253. dev->driver->irq_preinstall = i965_irq_preinstall;
  2254. dev->driver->irq_postinstall = i965_irq_postinstall;
  2255. dev->driver->irq_uninstall = i965_irq_uninstall;
  2256. dev->driver->irq_handler = i965_irq_handler;
  2257. }
  2258. dev->driver->enable_vblank = i915_enable_vblank;
  2259. dev->driver->disable_vblank = i915_disable_vblank;
  2260. }
  2261. }