nouveau_state.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->fifo.channels = 16;
  64. engine->fifo.init = nv04_fifo_init;
  65. engine->fifo.takedown = nv04_fifo_fini;
  66. engine->fifo.disable = nv04_fifo_disable;
  67. engine->fifo.enable = nv04_fifo_enable;
  68. engine->fifo.reassign = nv04_fifo_reassign;
  69. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  70. engine->fifo.channel_id = nv04_fifo_channel_id;
  71. engine->fifo.create_context = nv04_fifo_create_context;
  72. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  73. engine->fifo.load_context = nv04_fifo_load_context;
  74. engine->fifo.unload_context = nv04_fifo_unload_context;
  75. engine->display.early_init = nv04_display_early_init;
  76. engine->display.late_takedown = nv04_display_late_takedown;
  77. engine->display.create = nv04_display_create;
  78. engine->display.init = nv04_display_init;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->gpio.init = nouveau_stub_init;
  81. engine->gpio.takedown = nouveau_stub_takedown;
  82. engine->gpio.get = NULL;
  83. engine->gpio.set = NULL;
  84. engine->gpio.irq_enable = NULL;
  85. engine->pm.clock_get = nv04_pm_clock_get;
  86. engine->pm.clock_pre = nv04_pm_clock_pre;
  87. engine->pm.clock_set = nv04_pm_clock_set;
  88. engine->vram.init = nouveau_mem_detect;
  89. engine->vram.takedown = nouveau_stub_takedown;
  90. engine->vram.flags_valid = nouveau_mem_flags_valid;
  91. break;
  92. case 0x10:
  93. engine->instmem.init = nv04_instmem_init;
  94. engine->instmem.takedown = nv04_instmem_takedown;
  95. engine->instmem.suspend = nv04_instmem_suspend;
  96. engine->instmem.resume = nv04_instmem_resume;
  97. engine->instmem.get = nv04_instmem_get;
  98. engine->instmem.put = nv04_instmem_put;
  99. engine->instmem.map = nv04_instmem_map;
  100. engine->instmem.unmap = nv04_instmem_unmap;
  101. engine->instmem.flush = nv04_instmem_flush;
  102. engine->mc.init = nv04_mc_init;
  103. engine->mc.takedown = nv04_mc_takedown;
  104. engine->timer.init = nv04_timer_init;
  105. engine->timer.read = nv04_timer_read;
  106. engine->timer.takedown = nv04_timer_takedown;
  107. engine->fb.init = nv10_fb_init;
  108. engine->fb.takedown = nv10_fb_takedown;
  109. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  110. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  111. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  112. engine->fifo.channels = 32;
  113. engine->fifo.init = nv10_fifo_init;
  114. engine->fifo.takedown = nv04_fifo_fini;
  115. engine->fifo.disable = nv04_fifo_disable;
  116. engine->fifo.enable = nv04_fifo_enable;
  117. engine->fifo.reassign = nv04_fifo_reassign;
  118. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  119. engine->fifo.channel_id = nv10_fifo_channel_id;
  120. engine->fifo.create_context = nv10_fifo_create_context;
  121. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  122. engine->fifo.load_context = nv10_fifo_load_context;
  123. engine->fifo.unload_context = nv10_fifo_unload_context;
  124. engine->display.early_init = nv04_display_early_init;
  125. engine->display.late_takedown = nv04_display_late_takedown;
  126. engine->display.create = nv04_display_create;
  127. engine->display.init = nv04_display_init;
  128. engine->display.destroy = nv04_display_destroy;
  129. engine->gpio.init = nouveau_stub_init;
  130. engine->gpio.takedown = nouveau_stub_takedown;
  131. engine->gpio.get = nv10_gpio_get;
  132. engine->gpio.set = nv10_gpio_set;
  133. engine->gpio.irq_enable = NULL;
  134. engine->pm.clock_get = nv04_pm_clock_get;
  135. engine->pm.clock_pre = nv04_pm_clock_pre;
  136. engine->pm.clock_set = nv04_pm_clock_set;
  137. engine->vram.init = nouveau_mem_detect;
  138. engine->vram.takedown = nouveau_stub_takedown;
  139. engine->vram.flags_valid = nouveau_mem_flags_valid;
  140. break;
  141. case 0x20:
  142. engine->instmem.init = nv04_instmem_init;
  143. engine->instmem.takedown = nv04_instmem_takedown;
  144. engine->instmem.suspend = nv04_instmem_suspend;
  145. engine->instmem.resume = nv04_instmem_resume;
  146. engine->instmem.get = nv04_instmem_get;
  147. engine->instmem.put = nv04_instmem_put;
  148. engine->instmem.map = nv04_instmem_map;
  149. engine->instmem.unmap = nv04_instmem_unmap;
  150. engine->instmem.flush = nv04_instmem_flush;
  151. engine->mc.init = nv04_mc_init;
  152. engine->mc.takedown = nv04_mc_takedown;
  153. engine->timer.init = nv04_timer_init;
  154. engine->timer.read = nv04_timer_read;
  155. engine->timer.takedown = nv04_timer_takedown;
  156. engine->fb.init = nv10_fb_init;
  157. engine->fb.takedown = nv10_fb_takedown;
  158. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  159. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  160. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  161. engine->fifo.channels = 32;
  162. engine->fifo.init = nv10_fifo_init;
  163. engine->fifo.takedown = nv04_fifo_fini;
  164. engine->fifo.disable = nv04_fifo_disable;
  165. engine->fifo.enable = nv04_fifo_enable;
  166. engine->fifo.reassign = nv04_fifo_reassign;
  167. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  168. engine->fifo.channel_id = nv10_fifo_channel_id;
  169. engine->fifo.create_context = nv10_fifo_create_context;
  170. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  171. engine->fifo.load_context = nv10_fifo_load_context;
  172. engine->fifo.unload_context = nv10_fifo_unload_context;
  173. engine->display.early_init = nv04_display_early_init;
  174. engine->display.late_takedown = nv04_display_late_takedown;
  175. engine->display.create = nv04_display_create;
  176. engine->display.init = nv04_display_init;
  177. engine->display.destroy = nv04_display_destroy;
  178. engine->gpio.init = nouveau_stub_init;
  179. engine->gpio.takedown = nouveau_stub_takedown;
  180. engine->gpio.get = nv10_gpio_get;
  181. engine->gpio.set = nv10_gpio_set;
  182. engine->gpio.irq_enable = NULL;
  183. engine->pm.clock_get = nv04_pm_clock_get;
  184. engine->pm.clock_pre = nv04_pm_clock_pre;
  185. engine->pm.clock_set = nv04_pm_clock_set;
  186. engine->vram.init = nouveau_mem_detect;
  187. engine->vram.takedown = nouveau_stub_takedown;
  188. engine->vram.flags_valid = nouveau_mem_flags_valid;
  189. break;
  190. case 0x30:
  191. engine->instmem.init = nv04_instmem_init;
  192. engine->instmem.takedown = nv04_instmem_takedown;
  193. engine->instmem.suspend = nv04_instmem_suspend;
  194. engine->instmem.resume = nv04_instmem_resume;
  195. engine->instmem.get = nv04_instmem_get;
  196. engine->instmem.put = nv04_instmem_put;
  197. engine->instmem.map = nv04_instmem_map;
  198. engine->instmem.unmap = nv04_instmem_unmap;
  199. engine->instmem.flush = nv04_instmem_flush;
  200. engine->mc.init = nv04_mc_init;
  201. engine->mc.takedown = nv04_mc_takedown;
  202. engine->timer.init = nv04_timer_init;
  203. engine->timer.read = nv04_timer_read;
  204. engine->timer.takedown = nv04_timer_takedown;
  205. engine->fb.init = nv30_fb_init;
  206. engine->fb.takedown = nv30_fb_takedown;
  207. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  208. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  209. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  210. engine->fifo.channels = 32;
  211. engine->fifo.init = nv10_fifo_init;
  212. engine->fifo.takedown = nv04_fifo_fini;
  213. engine->fifo.disable = nv04_fifo_disable;
  214. engine->fifo.enable = nv04_fifo_enable;
  215. engine->fifo.reassign = nv04_fifo_reassign;
  216. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  217. engine->fifo.channel_id = nv10_fifo_channel_id;
  218. engine->fifo.create_context = nv10_fifo_create_context;
  219. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  220. engine->fifo.load_context = nv10_fifo_load_context;
  221. engine->fifo.unload_context = nv10_fifo_unload_context;
  222. engine->display.early_init = nv04_display_early_init;
  223. engine->display.late_takedown = nv04_display_late_takedown;
  224. engine->display.create = nv04_display_create;
  225. engine->display.init = nv04_display_init;
  226. engine->display.destroy = nv04_display_destroy;
  227. engine->gpio.init = nouveau_stub_init;
  228. engine->gpio.takedown = nouveau_stub_takedown;
  229. engine->gpio.get = nv10_gpio_get;
  230. engine->gpio.set = nv10_gpio_set;
  231. engine->gpio.irq_enable = NULL;
  232. engine->pm.clock_get = nv04_pm_clock_get;
  233. engine->pm.clock_pre = nv04_pm_clock_pre;
  234. engine->pm.clock_set = nv04_pm_clock_set;
  235. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  236. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  237. engine->vram.init = nouveau_mem_detect;
  238. engine->vram.takedown = nouveau_stub_takedown;
  239. engine->vram.flags_valid = nouveau_mem_flags_valid;
  240. break;
  241. case 0x40:
  242. case 0x60:
  243. engine->instmem.init = nv04_instmem_init;
  244. engine->instmem.takedown = nv04_instmem_takedown;
  245. engine->instmem.suspend = nv04_instmem_suspend;
  246. engine->instmem.resume = nv04_instmem_resume;
  247. engine->instmem.get = nv04_instmem_get;
  248. engine->instmem.put = nv04_instmem_put;
  249. engine->instmem.map = nv04_instmem_map;
  250. engine->instmem.unmap = nv04_instmem_unmap;
  251. engine->instmem.flush = nv04_instmem_flush;
  252. engine->mc.init = nv40_mc_init;
  253. engine->mc.takedown = nv40_mc_takedown;
  254. engine->timer.init = nv04_timer_init;
  255. engine->timer.read = nv04_timer_read;
  256. engine->timer.takedown = nv04_timer_takedown;
  257. engine->fb.init = nv40_fb_init;
  258. engine->fb.takedown = nv40_fb_takedown;
  259. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  260. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  261. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  262. engine->fifo.channels = 32;
  263. engine->fifo.init = nv40_fifo_init;
  264. engine->fifo.takedown = nv04_fifo_fini;
  265. engine->fifo.disable = nv04_fifo_disable;
  266. engine->fifo.enable = nv04_fifo_enable;
  267. engine->fifo.reassign = nv04_fifo_reassign;
  268. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  269. engine->fifo.channel_id = nv10_fifo_channel_id;
  270. engine->fifo.create_context = nv40_fifo_create_context;
  271. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  272. engine->fifo.load_context = nv40_fifo_load_context;
  273. engine->fifo.unload_context = nv40_fifo_unload_context;
  274. engine->display.early_init = nv04_display_early_init;
  275. engine->display.late_takedown = nv04_display_late_takedown;
  276. engine->display.create = nv04_display_create;
  277. engine->display.init = nv04_display_init;
  278. engine->display.destroy = nv04_display_destroy;
  279. engine->gpio.init = nouveau_stub_init;
  280. engine->gpio.takedown = nouveau_stub_takedown;
  281. engine->gpio.get = nv10_gpio_get;
  282. engine->gpio.set = nv10_gpio_set;
  283. engine->gpio.irq_enable = NULL;
  284. engine->pm.clock_get = nv04_pm_clock_get;
  285. engine->pm.clock_pre = nv04_pm_clock_pre;
  286. engine->pm.clock_set = nv04_pm_clock_set;
  287. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  288. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  289. engine->pm.temp_get = nv40_temp_get;
  290. engine->vram.init = nouveau_mem_detect;
  291. engine->vram.takedown = nouveau_stub_takedown;
  292. engine->vram.flags_valid = nouveau_mem_flags_valid;
  293. break;
  294. case 0x50:
  295. case 0x80: /* gotta love NVIDIA's consistency.. */
  296. case 0x90:
  297. case 0xa0:
  298. engine->instmem.init = nv50_instmem_init;
  299. engine->instmem.takedown = nv50_instmem_takedown;
  300. engine->instmem.suspend = nv50_instmem_suspend;
  301. engine->instmem.resume = nv50_instmem_resume;
  302. engine->instmem.get = nv50_instmem_get;
  303. engine->instmem.put = nv50_instmem_put;
  304. engine->instmem.map = nv50_instmem_map;
  305. engine->instmem.unmap = nv50_instmem_unmap;
  306. if (dev_priv->chipset == 0x50)
  307. engine->instmem.flush = nv50_instmem_flush;
  308. else
  309. engine->instmem.flush = nv84_instmem_flush;
  310. engine->mc.init = nv50_mc_init;
  311. engine->mc.takedown = nv50_mc_takedown;
  312. engine->timer.init = nv04_timer_init;
  313. engine->timer.read = nv04_timer_read;
  314. engine->timer.takedown = nv04_timer_takedown;
  315. engine->fb.init = nv50_fb_init;
  316. engine->fb.takedown = nv50_fb_takedown;
  317. engine->fifo.channels = 128;
  318. engine->fifo.init = nv50_fifo_init;
  319. engine->fifo.takedown = nv50_fifo_takedown;
  320. engine->fifo.disable = nv04_fifo_disable;
  321. engine->fifo.enable = nv04_fifo_enable;
  322. engine->fifo.reassign = nv04_fifo_reassign;
  323. engine->fifo.channel_id = nv50_fifo_channel_id;
  324. engine->fifo.create_context = nv50_fifo_create_context;
  325. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  326. engine->fifo.load_context = nv50_fifo_load_context;
  327. engine->fifo.unload_context = nv50_fifo_unload_context;
  328. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  329. engine->display.early_init = nv50_display_early_init;
  330. engine->display.late_takedown = nv50_display_late_takedown;
  331. engine->display.create = nv50_display_create;
  332. engine->display.init = nv50_display_init;
  333. engine->display.destroy = nv50_display_destroy;
  334. engine->gpio.init = nv50_gpio_init;
  335. engine->gpio.takedown = nv50_gpio_fini;
  336. engine->gpio.get = nv50_gpio_get;
  337. engine->gpio.set = nv50_gpio_set;
  338. engine->gpio.irq_register = nv50_gpio_irq_register;
  339. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  340. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  341. switch (dev_priv->chipset) {
  342. case 0x84:
  343. case 0x86:
  344. case 0x92:
  345. case 0x94:
  346. case 0x96:
  347. case 0x98:
  348. case 0xa0:
  349. case 0xaa:
  350. case 0xac:
  351. case 0x50:
  352. engine->pm.clock_get = nv50_pm_clock_get;
  353. engine->pm.clock_pre = nv50_pm_clock_pre;
  354. engine->pm.clock_set = nv50_pm_clock_set;
  355. break;
  356. default:
  357. engine->pm.clocks_get = nva3_pm_clocks_get;
  358. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  359. engine->pm.clocks_set = nva3_pm_clocks_set;
  360. break;
  361. }
  362. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  363. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  364. if (dev_priv->chipset >= 0x84)
  365. engine->pm.temp_get = nv84_temp_get;
  366. else
  367. engine->pm.temp_get = nv40_temp_get;
  368. engine->vram.init = nv50_vram_init;
  369. engine->vram.takedown = nv50_vram_fini;
  370. engine->vram.get = nv50_vram_new;
  371. engine->vram.put = nv50_vram_del;
  372. engine->vram.flags_valid = nv50_vram_flags_valid;
  373. break;
  374. case 0xc0:
  375. engine->instmem.init = nvc0_instmem_init;
  376. engine->instmem.takedown = nvc0_instmem_takedown;
  377. engine->instmem.suspend = nvc0_instmem_suspend;
  378. engine->instmem.resume = nvc0_instmem_resume;
  379. engine->instmem.get = nv50_instmem_get;
  380. engine->instmem.put = nv50_instmem_put;
  381. engine->instmem.map = nv50_instmem_map;
  382. engine->instmem.unmap = nv50_instmem_unmap;
  383. engine->instmem.flush = nv84_instmem_flush;
  384. engine->mc.init = nv50_mc_init;
  385. engine->mc.takedown = nv50_mc_takedown;
  386. engine->timer.init = nv04_timer_init;
  387. engine->timer.read = nv04_timer_read;
  388. engine->timer.takedown = nv04_timer_takedown;
  389. engine->fb.init = nvc0_fb_init;
  390. engine->fb.takedown = nvc0_fb_takedown;
  391. engine->fifo.channels = 128;
  392. engine->fifo.init = nvc0_fifo_init;
  393. engine->fifo.takedown = nvc0_fifo_takedown;
  394. engine->fifo.disable = nvc0_fifo_disable;
  395. engine->fifo.enable = nvc0_fifo_enable;
  396. engine->fifo.reassign = nvc0_fifo_reassign;
  397. engine->fifo.channel_id = nvc0_fifo_channel_id;
  398. engine->fifo.create_context = nvc0_fifo_create_context;
  399. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  400. engine->fifo.load_context = nvc0_fifo_load_context;
  401. engine->fifo.unload_context = nvc0_fifo_unload_context;
  402. engine->display.early_init = nv50_display_early_init;
  403. engine->display.late_takedown = nv50_display_late_takedown;
  404. engine->display.create = nv50_display_create;
  405. engine->display.init = nv50_display_init;
  406. engine->display.destroy = nv50_display_destroy;
  407. engine->gpio.init = nv50_gpio_init;
  408. engine->gpio.takedown = nouveau_stub_takedown;
  409. engine->gpio.get = nv50_gpio_get;
  410. engine->gpio.set = nv50_gpio_set;
  411. engine->gpio.irq_register = nv50_gpio_irq_register;
  412. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  413. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  414. engine->vram.init = nvc0_vram_init;
  415. engine->vram.takedown = nv50_vram_fini;
  416. engine->vram.get = nvc0_vram_new;
  417. engine->vram.put = nv50_vram_del;
  418. engine->vram.flags_valid = nvc0_vram_flags_valid;
  419. engine->pm.temp_get = nv84_temp_get;
  420. engine->pm.clocks_get = nvc0_pm_clocks_get;
  421. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  422. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  423. break;
  424. case 0xd0:
  425. engine->instmem.init = nvc0_instmem_init;
  426. engine->instmem.takedown = nvc0_instmem_takedown;
  427. engine->instmem.suspend = nvc0_instmem_suspend;
  428. engine->instmem.resume = nvc0_instmem_resume;
  429. engine->instmem.get = nv50_instmem_get;
  430. engine->instmem.put = nv50_instmem_put;
  431. engine->instmem.map = nv50_instmem_map;
  432. engine->instmem.unmap = nv50_instmem_unmap;
  433. engine->instmem.flush = nv84_instmem_flush;
  434. engine->mc.init = nv50_mc_init;
  435. engine->mc.takedown = nv50_mc_takedown;
  436. engine->timer.init = nv04_timer_init;
  437. engine->timer.read = nv04_timer_read;
  438. engine->timer.takedown = nv04_timer_takedown;
  439. engine->fb.init = nvc0_fb_init;
  440. engine->fb.takedown = nvc0_fb_takedown;
  441. engine->fifo.channels = 128;
  442. engine->fifo.init = nvc0_fifo_init;
  443. engine->fifo.takedown = nvc0_fifo_takedown;
  444. engine->fifo.disable = nvc0_fifo_disable;
  445. engine->fifo.enable = nvc0_fifo_enable;
  446. engine->fifo.reassign = nvc0_fifo_reassign;
  447. engine->fifo.channel_id = nvc0_fifo_channel_id;
  448. engine->fifo.create_context = nvc0_fifo_create_context;
  449. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  450. engine->fifo.load_context = nvc0_fifo_load_context;
  451. engine->fifo.unload_context = nvc0_fifo_unload_context;
  452. engine->display.early_init = nouveau_stub_init;
  453. engine->display.late_takedown = nouveau_stub_takedown;
  454. engine->display.create = nvd0_display_create;
  455. engine->display.init = nvd0_display_init;
  456. engine->display.destroy = nvd0_display_destroy;
  457. engine->gpio.init = nv50_gpio_init;
  458. engine->gpio.takedown = nouveau_stub_takedown;
  459. engine->gpio.get = nvd0_gpio_get;
  460. engine->gpio.set = nvd0_gpio_set;
  461. engine->gpio.irq_register = nv50_gpio_irq_register;
  462. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  463. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  464. engine->vram.init = nvc0_vram_init;
  465. engine->vram.takedown = nv50_vram_fini;
  466. engine->vram.get = nvc0_vram_new;
  467. engine->vram.put = nv50_vram_del;
  468. engine->vram.flags_valid = nvc0_vram_flags_valid;
  469. engine->pm.clocks_get = nvc0_pm_clocks_get;
  470. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  471. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  472. break;
  473. default:
  474. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  475. return 1;
  476. }
  477. /* headless mode */
  478. if (nouveau_modeset == 2) {
  479. engine->display.early_init = nouveau_stub_init;
  480. engine->display.late_takedown = nouveau_stub_takedown;
  481. engine->display.create = nouveau_stub_init;
  482. engine->display.init = nouveau_stub_init;
  483. engine->display.destroy = nouveau_stub_takedown;
  484. }
  485. return 0;
  486. }
  487. static unsigned int
  488. nouveau_vga_set_decode(void *priv, bool state)
  489. {
  490. struct drm_device *dev = priv;
  491. struct drm_nouveau_private *dev_priv = dev->dev_private;
  492. if (dev_priv->chipset >= 0x40)
  493. nv_wr32(dev, 0x88054, state);
  494. else
  495. nv_wr32(dev, 0x1854, state);
  496. if (state)
  497. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  498. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  499. else
  500. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  501. }
  502. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  503. enum vga_switcheroo_state state)
  504. {
  505. struct drm_device *dev = pci_get_drvdata(pdev);
  506. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  507. if (state == VGA_SWITCHEROO_ON) {
  508. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  509. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  510. nouveau_pci_resume(pdev);
  511. drm_kms_helper_poll_enable(dev);
  512. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  513. } else {
  514. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  515. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  516. drm_kms_helper_poll_disable(dev);
  517. nouveau_pci_suspend(pdev, pmm);
  518. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  519. }
  520. }
  521. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  522. {
  523. struct drm_device *dev = pci_get_drvdata(pdev);
  524. nouveau_fbcon_output_poll_changed(dev);
  525. }
  526. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  527. {
  528. struct drm_device *dev = pci_get_drvdata(pdev);
  529. bool can_switch;
  530. spin_lock(&dev->count_lock);
  531. can_switch = (dev->open_count == 0);
  532. spin_unlock(&dev->count_lock);
  533. return can_switch;
  534. }
  535. int
  536. nouveau_card_init(struct drm_device *dev)
  537. {
  538. struct drm_nouveau_private *dev_priv = dev->dev_private;
  539. struct nouveau_engine *engine;
  540. int ret, e = 0;
  541. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  542. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  543. nouveau_switcheroo_reprobe,
  544. nouveau_switcheroo_can_switch);
  545. /* Initialise internal driver API hooks */
  546. ret = nouveau_init_engine_ptrs(dev);
  547. if (ret)
  548. goto out;
  549. engine = &dev_priv->engine;
  550. spin_lock_init(&dev_priv->channels.lock);
  551. spin_lock_init(&dev_priv->tile.lock);
  552. spin_lock_init(&dev_priv->context_switch_lock);
  553. spin_lock_init(&dev_priv->vm_lock);
  554. /* Make the CRTCs and I2C buses accessible */
  555. ret = engine->display.early_init(dev);
  556. if (ret)
  557. goto out;
  558. /* Parse BIOS tables / Run init tables if card not POSTed */
  559. ret = nouveau_bios_init(dev);
  560. if (ret)
  561. goto out_display_early;
  562. nouveau_pm_init(dev);
  563. ret = engine->vram.init(dev);
  564. if (ret)
  565. goto out_bios;
  566. ret = nouveau_gpuobj_init(dev);
  567. if (ret)
  568. goto out_vram;
  569. ret = engine->instmem.init(dev);
  570. if (ret)
  571. goto out_gpuobj;
  572. ret = nouveau_mem_vram_init(dev);
  573. if (ret)
  574. goto out_instmem;
  575. ret = nouveau_mem_gart_init(dev);
  576. if (ret)
  577. goto out_ttmvram;
  578. /* PMC */
  579. ret = engine->mc.init(dev);
  580. if (ret)
  581. goto out_gart;
  582. /* PGPIO */
  583. ret = engine->gpio.init(dev);
  584. if (ret)
  585. goto out_mc;
  586. /* PTIMER */
  587. ret = engine->timer.init(dev);
  588. if (ret)
  589. goto out_gpio;
  590. /* PFB */
  591. ret = engine->fb.init(dev);
  592. if (ret)
  593. goto out_timer;
  594. if (!dev_priv->noaccel) {
  595. switch (dev_priv->card_type) {
  596. case NV_04:
  597. nv04_graph_create(dev);
  598. break;
  599. case NV_10:
  600. nv10_graph_create(dev);
  601. break;
  602. case NV_20:
  603. case NV_30:
  604. nv20_graph_create(dev);
  605. break;
  606. case NV_40:
  607. nv40_graph_create(dev);
  608. break;
  609. case NV_50:
  610. nv50_graph_create(dev);
  611. break;
  612. case NV_C0:
  613. nvc0_graph_create(dev);
  614. break;
  615. default:
  616. break;
  617. }
  618. switch (dev_priv->chipset) {
  619. case 0x84:
  620. case 0x86:
  621. case 0x92:
  622. case 0x94:
  623. case 0x96:
  624. case 0xa0:
  625. nv84_crypt_create(dev);
  626. break;
  627. }
  628. switch (dev_priv->card_type) {
  629. case NV_50:
  630. switch (dev_priv->chipset) {
  631. case 0xa3:
  632. case 0xa5:
  633. case 0xa8:
  634. case 0xaf:
  635. nva3_copy_create(dev);
  636. break;
  637. }
  638. break;
  639. case NV_C0:
  640. nvc0_copy_create(dev, 0);
  641. nvc0_copy_create(dev, 1);
  642. break;
  643. default:
  644. break;
  645. }
  646. if (dev_priv->card_type == NV_40 ||
  647. dev_priv->chipset == 0x31 ||
  648. dev_priv->chipset == 0x34 ||
  649. dev_priv->chipset == 0x36)
  650. nv31_mpeg_create(dev);
  651. else
  652. if (dev_priv->card_type == NV_50 &&
  653. (dev_priv->chipset < 0x98 || dev_priv->chipset == 0xa0))
  654. nv50_mpeg_create(dev);
  655. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  656. if (dev_priv->eng[e]) {
  657. ret = dev_priv->eng[e]->init(dev, e);
  658. if (ret)
  659. goto out_engine;
  660. }
  661. }
  662. /* PFIFO */
  663. ret = engine->fifo.init(dev);
  664. if (ret)
  665. goto out_engine;
  666. }
  667. ret = nouveau_irq_init(dev);
  668. if (ret)
  669. goto out_fifo;
  670. /* initialise general modesetting */
  671. drm_mode_config_init(dev);
  672. drm_mode_create_scaling_mode_property(dev);
  673. drm_mode_create_dithering_property(dev);
  674. dev->mode_config.funcs = (void *)&nouveau_mode_config_funcs;
  675. dev->mode_config.fb_base = pci_resource_start(dev->pdev, 1);
  676. dev->mode_config.min_width = 0;
  677. dev->mode_config.min_height = 0;
  678. if (dev_priv->card_type < NV_10) {
  679. dev->mode_config.max_width = 2048;
  680. dev->mode_config.max_height = 2048;
  681. } else
  682. if (dev_priv->card_type < NV_50) {
  683. dev->mode_config.max_width = 4096;
  684. dev->mode_config.max_height = 4096;
  685. } else {
  686. dev->mode_config.max_width = 8192;
  687. dev->mode_config.max_height = 8192;
  688. }
  689. ret = engine->display.create(dev);
  690. if (ret)
  691. goto out_irq;
  692. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  693. ret = nouveau_fence_init(dev);
  694. if (ret)
  695. goto out_disp;
  696. ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
  697. NvDmaFB, NvDmaTT);
  698. if (ret)
  699. goto out_fence;
  700. mutex_unlock(&dev_priv->channel->mutex);
  701. }
  702. if (dev->mode_config.num_crtc) {
  703. ret = drm_vblank_init(dev, dev->mode_config.num_crtc);
  704. if (ret)
  705. goto out_chan;
  706. nouveau_fbcon_init(dev);
  707. drm_kms_helper_poll_init(dev);
  708. }
  709. return 0;
  710. out_chan:
  711. nouveau_channel_put_unlocked(&dev_priv->channel);
  712. out_fence:
  713. nouveau_fence_fini(dev);
  714. out_disp:
  715. engine->display.destroy(dev);
  716. out_irq:
  717. nouveau_irq_fini(dev);
  718. out_fifo:
  719. if (!dev_priv->noaccel)
  720. engine->fifo.takedown(dev);
  721. out_engine:
  722. if (!dev_priv->noaccel) {
  723. for (e = e - 1; e >= 0; e--) {
  724. if (!dev_priv->eng[e])
  725. continue;
  726. dev_priv->eng[e]->fini(dev, e, false);
  727. dev_priv->eng[e]->destroy(dev,e );
  728. }
  729. }
  730. engine->fb.takedown(dev);
  731. out_timer:
  732. engine->timer.takedown(dev);
  733. out_gpio:
  734. engine->gpio.takedown(dev);
  735. out_mc:
  736. engine->mc.takedown(dev);
  737. out_gart:
  738. nouveau_mem_gart_fini(dev);
  739. out_ttmvram:
  740. nouveau_mem_vram_fini(dev);
  741. out_instmem:
  742. engine->instmem.takedown(dev);
  743. out_gpuobj:
  744. nouveau_gpuobj_takedown(dev);
  745. out_vram:
  746. engine->vram.takedown(dev);
  747. out_bios:
  748. nouveau_pm_fini(dev);
  749. nouveau_bios_takedown(dev);
  750. out_display_early:
  751. engine->display.late_takedown(dev);
  752. out:
  753. vga_client_register(dev->pdev, NULL, NULL, NULL);
  754. return ret;
  755. }
  756. static void nouveau_card_takedown(struct drm_device *dev)
  757. {
  758. struct drm_nouveau_private *dev_priv = dev->dev_private;
  759. struct nouveau_engine *engine = &dev_priv->engine;
  760. int e;
  761. if (dev->mode_config.num_crtc) {
  762. drm_kms_helper_poll_fini(dev);
  763. nouveau_fbcon_fini(dev);
  764. drm_vblank_cleanup(dev);
  765. }
  766. if (dev_priv->channel) {
  767. nouveau_channel_put_unlocked(&dev_priv->channel);
  768. nouveau_fence_fini(dev);
  769. }
  770. engine->display.destroy(dev);
  771. drm_mode_config_cleanup(dev);
  772. if (!dev_priv->noaccel) {
  773. engine->fifo.takedown(dev);
  774. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  775. if (dev_priv->eng[e]) {
  776. dev_priv->eng[e]->fini(dev, e, false);
  777. dev_priv->eng[e]->destroy(dev,e );
  778. }
  779. }
  780. }
  781. engine->fb.takedown(dev);
  782. engine->timer.takedown(dev);
  783. engine->gpio.takedown(dev);
  784. engine->mc.takedown(dev);
  785. engine->display.late_takedown(dev);
  786. if (dev_priv->vga_ram) {
  787. nouveau_bo_unpin(dev_priv->vga_ram);
  788. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  789. }
  790. mutex_lock(&dev->struct_mutex);
  791. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  792. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  793. mutex_unlock(&dev->struct_mutex);
  794. nouveau_mem_gart_fini(dev);
  795. nouveau_mem_vram_fini(dev);
  796. engine->instmem.takedown(dev);
  797. nouveau_gpuobj_takedown(dev);
  798. engine->vram.takedown(dev);
  799. nouveau_irq_fini(dev);
  800. nouveau_pm_fini(dev);
  801. nouveau_bios_takedown(dev);
  802. vga_client_register(dev->pdev, NULL, NULL, NULL);
  803. }
  804. int
  805. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  806. {
  807. struct drm_nouveau_private *dev_priv = dev->dev_private;
  808. struct nouveau_fpriv *fpriv;
  809. int ret;
  810. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  811. if (unlikely(!fpriv))
  812. return -ENOMEM;
  813. spin_lock_init(&fpriv->lock);
  814. INIT_LIST_HEAD(&fpriv->channels);
  815. if (dev_priv->card_type == NV_50) {
  816. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  817. &fpriv->vm);
  818. if (ret) {
  819. kfree(fpriv);
  820. return ret;
  821. }
  822. } else
  823. if (dev_priv->card_type >= NV_C0) {
  824. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  825. &fpriv->vm);
  826. if (ret) {
  827. kfree(fpriv);
  828. return ret;
  829. }
  830. }
  831. file_priv->driver_priv = fpriv;
  832. return 0;
  833. }
  834. /* here a client dies, release the stuff that was allocated for its
  835. * file_priv */
  836. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  837. {
  838. nouveau_channel_cleanup(dev, file_priv);
  839. }
  840. void
  841. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  842. {
  843. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  844. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  845. kfree(fpriv);
  846. }
  847. /* first module load, setup the mmio/fb mapping */
  848. /* KMS: we need mmio at load time, not when the first drm client opens. */
  849. int nouveau_firstopen(struct drm_device *dev)
  850. {
  851. return 0;
  852. }
  853. /* if we have an OF card, copy vbios to RAMIN */
  854. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  855. {
  856. #if defined(__powerpc__)
  857. int size, i;
  858. const uint32_t *bios;
  859. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  860. if (!dn) {
  861. NV_INFO(dev, "Unable to get the OF node\n");
  862. return;
  863. }
  864. bios = of_get_property(dn, "NVDA,BMP", &size);
  865. if (bios) {
  866. for (i = 0; i < size; i += 4)
  867. nv_wi32(dev, i, bios[i/4]);
  868. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  869. } else {
  870. NV_INFO(dev, "Unable to get the OF bios\n");
  871. }
  872. #endif
  873. }
  874. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  875. {
  876. struct pci_dev *pdev = dev->pdev;
  877. struct apertures_struct *aper = alloc_apertures(3);
  878. if (!aper)
  879. return NULL;
  880. aper->ranges[0].base = pci_resource_start(pdev, 1);
  881. aper->ranges[0].size = pci_resource_len(pdev, 1);
  882. aper->count = 1;
  883. if (pci_resource_len(pdev, 2)) {
  884. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  885. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  886. aper->count++;
  887. }
  888. if (pci_resource_len(pdev, 3)) {
  889. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  890. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  891. aper->count++;
  892. }
  893. return aper;
  894. }
  895. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  896. {
  897. struct drm_nouveau_private *dev_priv = dev->dev_private;
  898. bool primary = false;
  899. dev_priv->apertures = nouveau_get_apertures(dev);
  900. if (!dev_priv->apertures)
  901. return -ENOMEM;
  902. #ifdef CONFIG_X86
  903. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  904. #endif
  905. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  906. return 0;
  907. }
  908. int nouveau_load(struct drm_device *dev, unsigned long flags)
  909. {
  910. struct drm_nouveau_private *dev_priv;
  911. uint32_t reg0;
  912. resource_size_t mmio_start_offs;
  913. int ret;
  914. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  915. if (!dev_priv) {
  916. ret = -ENOMEM;
  917. goto err_out;
  918. }
  919. dev->dev_private = dev_priv;
  920. dev_priv->dev = dev;
  921. dev_priv->flags = flags & NOUVEAU_FLAGS;
  922. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  923. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  924. /* resource 0 is mmio regs */
  925. /* resource 1 is linear FB */
  926. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  927. /* resource 6 is bios */
  928. /* map the mmio regs */
  929. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  930. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  931. if (!dev_priv->mmio) {
  932. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  933. "Please report your setup to " DRIVER_EMAIL "\n");
  934. ret = -EINVAL;
  935. goto err_priv;
  936. }
  937. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  938. (unsigned long long)mmio_start_offs);
  939. #ifdef __BIG_ENDIAN
  940. /* Put the card in BE mode if it's not */
  941. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  942. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  943. DRM_MEMORYBARRIER();
  944. #endif
  945. /* Time to determine the card architecture */
  946. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  947. dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
  948. /* We're dealing with >=NV10 */
  949. if ((reg0 & 0x0f000000) > 0) {
  950. /* Bit 27-20 contain the architecture in hex */
  951. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  952. dev_priv->stepping = (reg0 & 0xff);
  953. /* NV04 or NV05 */
  954. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  955. if (reg0 & 0x00f00000)
  956. dev_priv->chipset = 0x05;
  957. else
  958. dev_priv->chipset = 0x04;
  959. } else
  960. dev_priv->chipset = 0xff;
  961. switch (dev_priv->chipset & 0xf0) {
  962. case 0x00:
  963. case 0x10:
  964. case 0x20:
  965. case 0x30:
  966. dev_priv->card_type = dev_priv->chipset & 0xf0;
  967. break;
  968. case 0x40:
  969. case 0x60:
  970. dev_priv->card_type = NV_40;
  971. break;
  972. case 0x50:
  973. case 0x80:
  974. case 0x90:
  975. case 0xa0:
  976. dev_priv->card_type = NV_50;
  977. break;
  978. case 0xc0:
  979. dev_priv->card_type = NV_C0;
  980. break;
  981. case 0xd0:
  982. dev_priv->card_type = NV_D0;
  983. break;
  984. default:
  985. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  986. ret = -EINVAL;
  987. goto err_mmio;
  988. }
  989. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  990. dev_priv->card_type, reg0);
  991. /* Determine whether we'll attempt acceleration or not, some
  992. * cards are disabled by default here due to them being known
  993. * non-functional, or never been tested due to lack of hw.
  994. */
  995. dev_priv->noaccel = !!nouveau_noaccel;
  996. if (nouveau_noaccel == -1) {
  997. switch (dev_priv->chipset) {
  998. case 0xc1: /* known broken */
  999. case 0xc8: /* never tested */
  1000. NV_INFO(dev, "acceleration disabled by default, pass "
  1001. "noaccel=0 to force enable\n");
  1002. dev_priv->noaccel = true;
  1003. break;
  1004. default:
  1005. dev_priv->noaccel = false;
  1006. break;
  1007. }
  1008. }
  1009. ret = nouveau_remove_conflicting_drivers(dev);
  1010. if (ret)
  1011. goto err_mmio;
  1012. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1013. if (dev_priv->card_type >= NV_40) {
  1014. int ramin_bar = 2;
  1015. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1016. ramin_bar = 3;
  1017. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1018. dev_priv->ramin =
  1019. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1020. dev_priv->ramin_size);
  1021. if (!dev_priv->ramin) {
  1022. NV_ERROR(dev, "Failed to PRAMIN BAR");
  1023. ret = -ENOMEM;
  1024. goto err_mmio;
  1025. }
  1026. } else {
  1027. dev_priv->ramin_size = 1 * 1024 * 1024;
  1028. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  1029. dev_priv->ramin_size);
  1030. if (!dev_priv->ramin) {
  1031. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1032. ret = -ENOMEM;
  1033. goto err_mmio;
  1034. }
  1035. }
  1036. nouveau_OF_copy_vbios_to_ramin(dev);
  1037. /* Special flags */
  1038. if (dev->pci_device == 0x01a0)
  1039. dev_priv->flags |= NV_NFORCE;
  1040. else if (dev->pci_device == 0x01f0)
  1041. dev_priv->flags |= NV_NFORCE2;
  1042. /* For kernel modesetting, init card now and bring up fbcon */
  1043. ret = nouveau_card_init(dev);
  1044. if (ret)
  1045. goto err_ramin;
  1046. return 0;
  1047. err_ramin:
  1048. iounmap(dev_priv->ramin);
  1049. err_mmio:
  1050. iounmap(dev_priv->mmio);
  1051. err_priv:
  1052. kfree(dev_priv);
  1053. dev->dev_private = NULL;
  1054. err_out:
  1055. return ret;
  1056. }
  1057. void nouveau_lastclose(struct drm_device *dev)
  1058. {
  1059. vga_switcheroo_process_delayed_switch();
  1060. }
  1061. int nouveau_unload(struct drm_device *dev)
  1062. {
  1063. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1064. nouveau_card_takedown(dev);
  1065. iounmap(dev_priv->mmio);
  1066. iounmap(dev_priv->ramin);
  1067. kfree(dev_priv);
  1068. dev->dev_private = NULL;
  1069. return 0;
  1070. }
  1071. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1072. struct drm_file *file_priv)
  1073. {
  1074. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1075. struct drm_nouveau_getparam *getparam = data;
  1076. switch (getparam->param) {
  1077. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1078. getparam->value = dev_priv->chipset;
  1079. break;
  1080. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1081. getparam->value = dev->pci_vendor;
  1082. break;
  1083. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1084. getparam->value = dev->pci_device;
  1085. break;
  1086. case NOUVEAU_GETPARAM_BUS_TYPE:
  1087. if (drm_pci_device_is_agp(dev))
  1088. getparam->value = NV_AGP;
  1089. else if (pci_is_pcie(dev->pdev))
  1090. getparam->value = NV_PCIE;
  1091. else
  1092. getparam->value = NV_PCI;
  1093. break;
  1094. case NOUVEAU_GETPARAM_FB_SIZE:
  1095. getparam->value = dev_priv->fb_available_size;
  1096. break;
  1097. case NOUVEAU_GETPARAM_AGP_SIZE:
  1098. getparam->value = dev_priv->gart_info.aper_size;
  1099. break;
  1100. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1101. getparam->value = 0; /* deprecated */
  1102. break;
  1103. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1104. getparam->value = dev_priv->engine.timer.read(dev);
  1105. break;
  1106. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1107. getparam->value = 1;
  1108. break;
  1109. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1110. getparam->value = dev_priv->card_type < NV_D0;
  1111. break;
  1112. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1113. /* NV40 and NV50 versions are quite different, but register
  1114. * address is the same. User is supposed to know the card
  1115. * family anyway... */
  1116. if (dev_priv->chipset >= 0x40) {
  1117. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1118. break;
  1119. }
  1120. /* FALLTHRU */
  1121. default:
  1122. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1123. return -EINVAL;
  1124. }
  1125. return 0;
  1126. }
  1127. int
  1128. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1129. struct drm_file *file_priv)
  1130. {
  1131. struct drm_nouveau_setparam *setparam = data;
  1132. switch (setparam->param) {
  1133. default:
  1134. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1135. return -EINVAL;
  1136. }
  1137. return 0;
  1138. }
  1139. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1140. bool
  1141. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1142. uint32_t reg, uint32_t mask, uint32_t val)
  1143. {
  1144. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1145. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1146. uint64_t start = ptimer->read(dev);
  1147. do {
  1148. if ((nv_rd32(dev, reg) & mask) == val)
  1149. return true;
  1150. } while (ptimer->read(dev) - start < timeout);
  1151. return false;
  1152. }
  1153. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1154. bool
  1155. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1156. uint32_t reg, uint32_t mask, uint32_t val)
  1157. {
  1158. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1159. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1160. uint64_t start = ptimer->read(dev);
  1161. do {
  1162. if ((nv_rd32(dev, reg) & mask) != val)
  1163. return true;
  1164. } while (ptimer->read(dev) - start < timeout);
  1165. return false;
  1166. }
  1167. /* Wait until cond(data) == true, up until timeout has hit */
  1168. bool
  1169. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1170. bool (*cond)(void *), void *data)
  1171. {
  1172. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1173. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1174. u64 start = ptimer->read(dev);
  1175. do {
  1176. if (cond(data) == true)
  1177. return true;
  1178. } while (ptimer->read(dev) - start < timeout);
  1179. return false;
  1180. }
  1181. /* Waits for PGRAPH to go completely idle */
  1182. bool nouveau_wait_for_idle(struct drm_device *dev)
  1183. {
  1184. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1185. uint32_t mask = ~0;
  1186. if (dev_priv->card_type == NV_40)
  1187. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1188. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1189. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1190. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1191. return false;
  1192. }
  1193. return true;
  1194. }