imx6qdl.dtsi 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. gpio0 = &gpio1;
  21. gpio1 = &gpio2;
  22. gpio2 = &gpio3;
  23. gpio3 = &gpio4;
  24. gpio4 = &gpio5;
  25. gpio5 = &gpio6;
  26. gpio6 = &gpio7;
  27. };
  28. intc: interrupt-controller@00a01000 {
  29. compatible = "arm,cortex-a9-gic";
  30. #interrupt-cells = <3>;
  31. #address-cells = <1>;
  32. #size-cells = <1>;
  33. interrupt-controller;
  34. reg = <0x00a01000 0x1000>,
  35. <0x00a00100 0x100>;
  36. };
  37. clocks {
  38. #address-cells = <1>;
  39. #size-cells = <0>;
  40. ckil {
  41. compatible = "fsl,imx-ckil", "fixed-clock";
  42. clock-frequency = <32768>;
  43. };
  44. ckih1 {
  45. compatible = "fsl,imx-ckih1", "fixed-clock";
  46. clock-frequency = <0>;
  47. };
  48. osc {
  49. compatible = "fsl,imx-osc", "fixed-clock";
  50. clock-frequency = <24000000>;
  51. };
  52. };
  53. soc {
  54. #address-cells = <1>;
  55. #size-cells = <1>;
  56. compatible = "simple-bus";
  57. interrupt-parent = <&intc>;
  58. ranges;
  59. dma-apbh@00110000 {
  60. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  61. reg = <0x00110000 0x2000>;
  62. clocks = <&clks 106>;
  63. };
  64. gpmi: gpmi-nand@00112000 {
  65. compatible = "fsl,imx6q-gpmi-nand";
  66. #address-cells = <1>;
  67. #size-cells = <1>;
  68. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  69. reg-names = "gpmi-nand", "bch";
  70. interrupts = <0 13 0x04>, <0 15 0x04>;
  71. interrupt-names = "gpmi-dma", "bch";
  72. clocks = <&clks 152>, <&clks 153>, <&clks 151>,
  73. <&clks 150>, <&clks 149>;
  74. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  75. "gpmi_bch_apb", "per1_bch";
  76. fsl,gpmi-dma-channel = <0>;
  77. status = "disabled";
  78. };
  79. timer@00a00600 {
  80. compatible = "arm,cortex-a9-twd-timer";
  81. reg = <0x00a00600 0x20>;
  82. interrupts = <1 13 0xf01>;
  83. };
  84. L2: l2-cache@00a02000 {
  85. compatible = "arm,pl310-cache";
  86. reg = <0x00a02000 0x1000>;
  87. interrupts = <0 92 0x04>;
  88. cache-unified;
  89. cache-level = <2>;
  90. };
  91. pmu {
  92. compatible = "arm,cortex-a9-pmu";
  93. interrupts = <0 94 0x04>;
  94. };
  95. aips-bus@02000000 { /* AIPS1 */
  96. compatible = "fsl,aips-bus", "simple-bus";
  97. #address-cells = <1>;
  98. #size-cells = <1>;
  99. reg = <0x02000000 0x100000>;
  100. ranges;
  101. spba-bus@02000000 {
  102. compatible = "fsl,spba-bus", "simple-bus";
  103. #address-cells = <1>;
  104. #size-cells = <1>;
  105. reg = <0x02000000 0x40000>;
  106. ranges;
  107. spdif: spdif@02004000 {
  108. reg = <0x02004000 0x4000>;
  109. interrupts = <0 52 0x04>;
  110. };
  111. ecspi1: ecspi@02008000 {
  112. #address-cells = <1>;
  113. #size-cells = <0>;
  114. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  115. reg = <0x02008000 0x4000>;
  116. interrupts = <0 31 0x04>;
  117. clocks = <&clks 112>, <&clks 112>;
  118. clock-names = "ipg", "per";
  119. status = "disabled";
  120. };
  121. ecspi2: ecspi@0200c000 {
  122. #address-cells = <1>;
  123. #size-cells = <0>;
  124. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  125. reg = <0x0200c000 0x4000>;
  126. interrupts = <0 32 0x04>;
  127. clocks = <&clks 113>, <&clks 113>;
  128. clock-names = "ipg", "per";
  129. status = "disabled";
  130. };
  131. ecspi3: ecspi@02010000 {
  132. #address-cells = <1>;
  133. #size-cells = <0>;
  134. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  135. reg = <0x02010000 0x4000>;
  136. interrupts = <0 33 0x04>;
  137. clocks = <&clks 114>, <&clks 114>;
  138. clock-names = "ipg", "per";
  139. status = "disabled";
  140. };
  141. ecspi4: ecspi@02014000 {
  142. #address-cells = <1>;
  143. #size-cells = <0>;
  144. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  145. reg = <0x02014000 0x4000>;
  146. interrupts = <0 34 0x04>;
  147. clocks = <&clks 115>, <&clks 115>;
  148. clock-names = "ipg", "per";
  149. status = "disabled";
  150. };
  151. uart1: serial@02020000 {
  152. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  153. reg = <0x02020000 0x4000>;
  154. interrupts = <0 26 0x04>;
  155. clocks = <&clks 160>, <&clks 161>;
  156. clock-names = "ipg", "per";
  157. status = "disabled";
  158. };
  159. esai: esai@02024000 {
  160. reg = <0x02024000 0x4000>;
  161. interrupts = <0 51 0x04>;
  162. };
  163. ssi1: ssi@02028000 {
  164. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  165. reg = <0x02028000 0x4000>;
  166. interrupts = <0 46 0x04>;
  167. clocks = <&clks 178>;
  168. fsl,fifo-depth = <15>;
  169. fsl,ssi-dma-events = <38 37>;
  170. status = "disabled";
  171. };
  172. ssi2: ssi@0202c000 {
  173. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  174. reg = <0x0202c000 0x4000>;
  175. interrupts = <0 47 0x04>;
  176. clocks = <&clks 179>;
  177. fsl,fifo-depth = <15>;
  178. fsl,ssi-dma-events = <42 41>;
  179. status = "disabled";
  180. };
  181. ssi3: ssi@02030000 {
  182. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  183. reg = <0x02030000 0x4000>;
  184. interrupts = <0 48 0x04>;
  185. clocks = <&clks 180>;
  186. fsl,fifo-depth = <15>;
  187. fsl,ssi-dma-events = <46 45>;
  188. status = "disabled";
  189. };
  190. asrc: asrc@02034000 {
  191. reg = <0x02034000 0x4000>;
  192. interrupts = <0 50 0x04>;
  193. };
  194. spba@0203c000 {
  195. reg = <0x0203c000 0x4000>;
  196. };
  197. };
  198. vpu: vpu@02040000 {
  199. reg = <0x02040000 0x3c000>;
  200. interrupts = <0 3 0x04 0 12 0x04>;
  201. };
  202. aipstz@0207c000 { /* AIPSTZ1 */
  203. reg = <0x0207c000 0x4000>;
  204. };
  205. pwm1: pwm@02080000 {
  206. #pwm-cells = <2>;
  207. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  208. reg = <0x02080000 0x4000>;
  209. interrupts = <0 83 0x04>;
  210. clocks = <&clks 62>, <&clks 145>;
  211. clock-names = "ipg", "per";
  212. };
  213. pwm2: pwm@02084000 {
  214. #pwm-cells = <2>;
  215. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  216. reg = <0x02084000 0x4000>;
  217. interrupts = <0 84 0x04>;
  218. clocks = <&clks 62>, <&clks 146>;
  219. clock-names = "ipg", "per";
  220. };
  221. pwm3: pwm@02088000 {
  222. #pwm-cells = <2>;
  223. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  224. reg = <0x02088000 0x4000>;
  225. interrupts = <0 85 0x04>;
  226. clocks = <&clks 62>, <&clks 147>;
  227. clock-names = "ipg", "per";
  228. };
  229. pwm4: pwm@0208c000 {
  230. #pwm-cells = <2>;
  231. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  232. reg = <0x0208c000 0x4000>;
  233. interrupts = <0 86 0x04>;
  234. clocks = <&clks 62>, <&clks 148>;
  235. clock-names = "ipg", "per";
  236. };
  237. can1: flexcan@02090000 {
  238. reg = <0x02090000 0x4000>;
  239. interrupts = <0 110 0x04>;
  240. };
  241. can2: flexcan@02094000 {
  242. reg = <0x02094000 0x4000>;
  243. interrupts = <0 111 0x04>;
  244. };
  245. gpt: gpt@02098000 {
  246. compatible = "fsl,imx6q-gpt";
  247. reg = <0x02098000 0x4000>;
  248. interrupts = <0 55 0x04>;
  249. clocks = <&clks 119>, <&clks 120>;
  250. clock-names = "ipg", "per";
  251. };
  252. gpio1: gpio@0209c000 {
  253. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  254. reg = <0x0209c000 0x4000>;
  255. interrupts = <0 66 0x04 0 67 0x04>;
  256. gpio-controller;
  257. #gpio-cells = <2>;
  258. interrupt-controller;
  259. #interrupt-cells = <2>;
  260. };
  261. gpio2: gpio@020a0000 {
  262. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  263. reg = <0x020a0000 0x4000>;
  264. interrupts = <0 68 0x04 0 69 0x04>;
  265. gpio-controller;
  266. #gpio-cells = <2>;
  267. interrupt-controller;
  268. #interrupt-cells = <2>;
  269. };
  270. gpio3: gpio@020a4000 {
  271. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  272. reg = <0x020a4000 0x4000>;
  273. interrupts = <0 70 0x04 0 71 0x04>;
  274. gpio-controller;
  275. #gpio-cells = <2>;
  276. interrupt-controller;
  277. #interrupt-cells = <2>;
  278. };
  279. gpio4: gpio@020a8000 {
  280. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  281. reg = <0x020a8000 0x4000>;
  282. interrupts = <0 72 0x04 0 73 0x04>;
  283. gpio-controller;
  284. #gpio-cells = <2>;
  285. interrupt-controller;
  286. #interrupt-cells = <2>;
  287. };
  288. gpio5: gpio@020ac000 {
  289. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  290. reg = <0x020ac000 0x4000>;
  291. interrupts = <0 74 0x04 0 75 0x04>;
  292. gpio-controller;
  293. #gpio-cells = <2>;
  294. interrupt-controller;
  295. #interrupt-cells = <2>;
  296. };
  297. gpio6: gpio@020b0000 {
  298. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  299. reg = <0x020b0000 0x4000>;
  300. interrupts = <0 76 0x04 0 77 0x04>;
  301. gpio-controller;
  302. #gpio-cells = <2>;
  303. interrupt-controller;
  304. #interrupt-cells = <2>;
  305. };
  306. gpio7: gpio@020b4000 {
  307. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  308. reg = <0x020b4000 0x4000>;
  309. interrupts = <0 78 0x04 0 79 0x04>;
  310. gpio-controller;
  311. #gpio-cells = <2>;
  312. interrupt-controller;
  313. #interrupt-cells = <2>;
  314. };
  315. kpp: kpp@020b8000 {
  316. reg = <0x020b8000 0x4000>;
  317. interrupts = <0 82 0x04>;
  318. };
  319. wdog1: wdog@020bc000 {
  320. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  321. reg = <0x020bc000 0x4000>;
  322. interrupts = <0 80 0x04>;
  323. clocks = <&clks 0>;
  324. };
  325. wdog2: wdog@020c0000 {
  326. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  327. reg = <0x020c0000 0x4000>;
  328. interrupts = <0 81 0x04>;
  329. clocks = <&clks 0>;
  330. status = "disabled";
  331. };
  332. clks: ccm@020c4000 {
  333. compatible = "fsl,imx6q-ccm";
  334. reg = <0x020c4000 0x4000>;
  335. interrupts = <0 87 0x04 0 88 0x04>;
  336. #clock-cells = <1>;
  337. };
  338. anatop: anatop@020c8000 {
  339. compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
  340. reg = <0x020c8000 0x1000>;
  341. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  342. regulator-1p1@110 {
  343. compatible = "fsl,anatop-regulator";
  344. regulator-name = "vdd1p1";
  345. regulator-min-microvolt = <800000>;
  346. regulator-max-microvolt = <1375000>;
  347. regulator-always-on;
  348. anatop-reg-offset = <0x110>;
  349. anatop-vol-bit-shift = <8>;
  350. anatop-vol-bit-width = <5>;
  351. anatop-min-bit-val = <4>;
  352. anatop-min-voltage = <800000>;
  353. anatop-max-voltage = <1375000>;
  354. };
  355. regulator-3p0@120 {
  356. compatible = "fsl,anatop-regulator";
  357. regulator-name = "vdd3p0";
  358. regulator-min-microvolt = <2800000>;
  359. regulator-max-microvolt = <3150000>;
  360. regulator-always-on;
  361. anatop-reg-offset = <0x120>;
  362. anatop-vol-bit-shift = <8>;
  363. anatop-vol-bit-width = <5>;
  364. anatop-min-bit-val = <0>;
  365. anatop-min-voltage = <2625000>;
  366. anatop-max-voltage = <3400000>;
  367. };
  368. regulator-2p5@130 {
  369. compatible = "fsl,anatop-regulator";
  370. regulator-name = "vdd2p5";
  371. regulator-min-microvolt = <2000000>;
  372. regulator-max-microvolt = <2750000>;
  373. regulator-always-on;
  374. anatop-reg-offset = <0x130>;
  375. anatop-vol-bit-shift = <8>;
  376. anatop-vol-bit-width = <5>;
  377. anatop-min-bit-val = <0>;
  378. anatop-min-voltage = <2000000>;
  379. anatop-max-voltage = <2750000>;
  380. };
  381. reg_arm: regulator-vddcore@140 {
  382. compatible = "fsl,anatop-regulator";
  383. regulator-name = "cpu";
  384. regulator-min-microvolt = <725000>;
  385. regulator-max-microvolt = <1450000>;
  386. regulator-always-on;
  387. anatop-reg-offset = <0x140>;
  388. anatop-vol-bit-shift = <0>;
  389. anatop-vol-bit-width = <5>;
  390. anatop-delay-reg-offset = <0x170>;
  391. anatop-delay-bit-shift = <24>;
  392. anatop-delay-bit-width = <2>;
  393. anatop-min-bit-val = <1>;
  394. anatop-min-voltage = <725000>;
  395. anatop-max-voltage = <1450000>;
  396. };
  397. reg_pu: regulator-vddpu@140 {
  398. compatible = "fsl,anatop-regulator";
  399. regulator-name = "vddpu";
  400. regulator-min-microvolt = <725000>;
  401. regulator-max-microvolt = <1450000>;
  402. regulator-always-on;
  403. anatop-reg-offset = <0x140>;
  404. anatop-vol-bit-shift = <9>;
  405. anatop-vol-bit-width = <5>;
  406. anatop-delay-reg-offset = <0x170>;
  407. anatop-delay-bit-shift = <26>;
  408. anatop-delay-bit-width = <2>;
  409. anatop-min-bit-val = <1>;
  410. anatop-min-voltage = <725000>;
  411. anatop-max-voltage = <1450000>;
  412. };
  413. reg_soc: regulator-vddsoc@140 {
  414. compatible = "fsl,anatop-regulator";
  415. regulator-name = "vddsoc";
  416. regulator-min-microvolt = <725000>;
  417. regulator-max-microvolt = <1450000>;
  418. regulator-always-on;
  419. anatop-reg-offset = <0x140>;
  420. anatop-vol-bit-shift = <18>;
  421. anatop-vol-bit-width = <5>;
  422. anatop-delay-reg-offset = <0x170>;
  423. anatop-delay-bit-shift = <28>;
  424. anatop-delay-bit-width = <2>;
  425. anatop-min-bit-val = <1>;
  426. anatop-min-voltage = <725000>;
  427. anatop-max-voltage = <1450000>;
  428. };
  429. };
  430. usbphy1: usbphy@020c9000 {
  431. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  432. reg = <0x020c9000 0x1000>;
  433. interrupts = <0 44 0x04>;
  434. clocks = <&clks 182>;
  435. };
  436. usbphy2: usbphy@020ca000 {
  437. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  438. reg = <0x020ca000 0x1000>;
  439. interrupts = <0 45 0x04>;
  440. clocks = <&clks 183>;
  441. };
  442. snvs@020cc000 {
  443. compatible = "fsl,sec-v4.0-mon", "simple-bus";
  444. #address-cells = <1>;
  445. #size-cells = <1>;
  446. ranges = <0 0x020cc000 0x4000>;
  447. snvs-rtc-lp@34 {
  448. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  449. reg = <0x34 0x58>;
  450. interrupts = <0 19 0x04 0 20 0x04>;
  451. };
  452. };
  453. epit1: epit@020d0000 { /* EPIT1 */
  454. reg = <0x020d0000 0x4000>;
  455. interrupts = <0 56 0x04>;
  456. };
  457. epit2: epit@020d4000 { /* EPIT2 */
  458. reg = <0x020d4000 0x4000>;
  459. interrupts = <0 57 0x04>;
  460. };
  461. src: src@020d8000 {
  462. compatible = "fsl,imx6q-src", "fsl,imx51-src";
  463. reg = <0x020d8000 0x4000>;
  464. interrupts = <0 91 0x04 0 96 0x04>;
  465. #reset-cells = <1>;
  466. };
  467. gpc: gpc@020dc000 {
  468. compatible = "fsl,imx6q-gpc";
  469. reg = <0x020dc000 0x4000>;
  470. interrupts = <0 89 0x04 0 90 0x04>;
  471. };
  472. gpr: iomuxc-gpr@020e0000 {
  473. compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
  474. reg = <0x020e0000 0x38>;
  475. };
  476. ldb: ldb@020e0008 {
  477. #address-cells = <1>;
  478. #size-cells = <0>;
  479. compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
  480. gpr = <&gpr>;
  481. status = "disabled";
  482. lvds-channel@0 {
  483. reg = <0>;
  484. crtcs = <&ipu1 0>;
  485. status = "disabled";
  486. };
  487. lvds-channel@1 {
  488. reg = <1>;
  489. crtcs = <&ipu1 1>;
  490. status = "disabled";
  491. };
  492. };
  493. dcic1: dcic@020e4000 {
  494. reg = <0x020e4000 0x4000>;
  495. interrupts = <0 124 0x04>;
  496. };
  497. dcic2: dcic@020e8000 {
  498. reg = <0x020e8000 0x4000>;
  499. interrupts = <0 125 0x04>;
  500. };
  501. sdma: sdma@020ec000 {
  502. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  503. reg = <0x020ec000 0x4000>;
  504. interrupts = <0 2 0x04>;
  505. clocks = <&clks 155>, <&clks 155>;
  506. clock-names = "ipg", "ahb";
  507. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
  508. };
  509. };
  510. aips-bus@02100000 { /* AIPS2 */
  511. compatible = "fsl,aips-bus", "simple-bus";
  512. #address-cells = <1>;
  513. #size-cells = <1>;
  514. reg = <0x02100000 0x100000>;
  515. ranges;
  516. caam@02100000 {
  517. reg = <0x02100000 0x40000>;
  518. interrupts = <0 105 0x04 0 106 0x04>;
  519. };
  520. aipstz@0217c000 { /* AIPSTZ2 */
  521. reg = <0x0217c000 0x4000>;
  522. };
  523. usbotg: usb@02184000 {
  524. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  525. reg = <0x02184000 0x200>;
  526. interrupts = <0 43 0x04>;
  527. clocks = <&clks 162>;
  528. fsl,usbphy = <&usbphy1>;
  529. fsl,usbmisc = <&usbmisc 0>;
  530. status = "disabled";
  531. };
  532. usbh1: usb@02184200 {
  533. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  534. reg = <0x02184200 0x200>;
  535. interrupts = <0 40 0x04>;
  536. clocks = <&clks 162>;
  537. fsl,usbphy = <&usbphy2>;
  538. fsl,usbmisc = <&usbmisc 1>;
  539. status = "disabled";
  540. };
  541. usbh2: usb@02184400 {
  542. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  543. reg = <0x02184400 0x200>;
  544. interrupts = <0 41 0x04>;
  545. clocks = <&clks 162>;
  546. fsl,usbmisc = <&usbmisc 2>;
  547. status = "disabled";
  548. };
  549. usbh3: usb@02184600 {
  550. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  551. reg = <0x02184600 0x200>;
  552. interrupts = <0 42 0x04>;
  553. clocks = <&clks 162>;
  554. fsl,usbmisc = <&usbmisc 3>;
  555. status = "disabled";
  556. };
  557. usbmisc: usbmisc: usbmisc@02184800 {
  558. #index-cells = <1>;
  559. compatible = "fsl,imx6q-usbmisc";
  560. reg = <0x02184800 0x200>;
  561. clocks = <&clks 162>;
  562. };
  563. fec: ethernet@02188000 {
  564. compatible = "fsl,imx6q-fec";
  565. reg = <0x02188000 0x4000>;
  566. interrupts = <0 118 0x04 0 119 0x04>;
  567. clocks = <&clks 117>, <&clks 117>, <&clks 190>;
  568. clock-names = "ipg", "ahb", "ptp";
  569. status = "disabled";
  570. };
  571. mlb@0218c000 {
  572. reg = <0x0218c000 0x4000>;
  573. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  574. };
  575. usdhc1: usdhc@02190000 {
  576. compatible = "fsl,imx6q-usdhc";
  577. reg = <0x02190000 0x4000>;
  578. interrupts = <0 22 0x04>;
  579. clocks = <&clks 163>, <&clks 163>, <&clks 163>;
  580. clock-names = "ipg", "ahb", "per";
  581. bus-width = <4>;
  582. status = "disabled";
  583. };
  584. usdhc2: usdhc@02194000 {
  585. compatible = "fsl,imx6q-usdhc";
  586. reg = <0x02194000 0x4000>;
  587. interrupts = <0 23 0x04>;
  588. clocks = <&clks 164>, <&clks 164>, <&clks 164>;
  589. clock-names = "ipg", "ahb", "per";
  590. bus-width = <4>;
  591. status = "disabled";
  592. };
  593. usdhc3: usdhc@02198000 {
  594. compatible = "fsl,imx6q-usdhc";
  595. reg = <0x02198000 0x4000>;
  596. interrupts = <0 24 0x04>;
  597. clocks = <&clks 165>, <&clks 165>, <&clks 165>;
  598. clock-names = "ipg", "ahb", "per";
  599. bus-width = <4>;
  600. status = "disabled";
  601. };
  602. usdhc4: usdhc@0219c000 {
  603. compatible = "fsl,imx6q-usdhc";
  604. reg = <0x0219c000 0x4000>;
  605. interrupts = <0 25 0x04>;
  606. clocks = <&clks 166>, <&clks 166>, <&clks 166>;
  607. clock-names = "ipg", "ahb", "per";
  608. bus-width = <4>;
  609. status = "disabled";
  610. };
  611. i2c1: i2c@021a0000 {
  612. #address-cells = <1>;
  613. #size-cells = <0>;
  614. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  615. reg = <0x021a0000 0x4000>;
  616. interrupts = <0 36 0x04>;
  617. clocks = <&clks 125>;
  618. status = "disabled";
  619. };
  620. i2c2: i2c@021a4000 {
  621. #address-cells = <1>;
  622. #size-cells = <0>;
  623. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  624. reg = <0x021a4000 0x4000>;
  625. interrupts = <0 37 0x04>;
  626. clocks = <&clks 126>;
  627. status = "disabled";
  628. };
  629. i2c3: i2c@021a8000 {
  630. #address-cells = <1>;
  631. #size-cells = <0>;
  632. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  633. reg = <0x021a8000 0x4000>;
  634. interrupts = <0 38 0x04>;
  635. clocks = <&clks 127>;
  636. status = "disabled";
  637. };
  638. romcp@021ac000 {
  639. reg = <0x021ac000 0x4000>;
  640. };
  641. mmdc0: mmdc@021b0000 { /* MMDC0 */
  642. compatible = "fsl,imx6q-mmdc";
  643. reg = <0x021b0000 0x4000>;
  644. };
  645. mmdc1: mmdc@021b4000 { /* MMDC1 */
  646. reg = <0x021b4000 0x4000>;
  647. };
  648. weim@021b8000 {
  649. reg = <0x021b8000 0x4000>;
  650. interrupts = <0 14 0x04>;
  651. };
  652. ocotp@021bc000 {
  653. compatible = "fsl,imx6q-ocotp";
  654. reg = <0x021bc000 0x4000>;
  655. };
  656. ocotp@021c0000 {
  657. reg = <0x021c0000 0x4000>;
  658. interrupts = <0 21 0x04>;
  659. };
  660. tzasc@021d0000 { /* TZASC1 */
  661. reg = <0x021d0000 0x4000>;
  662. interrupts = <0 108 0x04>;
  663. };
  664. tzasc@021d4000 { /* TZASC2 */
  665. reg = <0x021d4000 0x4000>;
  666. interrupts = <0 109 0x04>;
  667. };
  668. audmux: audmux@021d8000 {
  669. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  670. reg = <0x021d8000 0x4000>;
  671. status = "disabled";
  672. };
  673. mipi@021dc000 { /* MIPI-CSI */
  674. reg = <0x021dc000 0x4000>;
  675. };
  676. mipi@021e0000 { /* MIPI-DSI */
  677. reg = <0x021e0000 0x4000>;
  678. };
  679. vdoa@021e4000 {
  680. reg = <0x021e4000 0x4000>;
  681. interrupts = <0 18 0x04>;
  682. };
  683. uart2: serial@021e8000 {
  684. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  685. reg = <0x021e8000 0x4000>;
  686. interrupts = <0 27 0x04>;
  687. clocks = <&clks 160>, <&clks 161>;
  688. clock-names = "ipg", "per";
  689. status = "disabled";
  690. };
  691. uart3: serial@021ec000 {
  692. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  693. reg = <0x021ec000 0x4000>;
  694. interrupts = <0 28 0x04>;
  695. clocks = <&clks 160>, <&clks 161>;
  696. clock-names = "ipg", "per";
  697. status = "disabled";
  698. };
  699. uart4: serial@021f0000 {
  700. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  701. reg = <0x021f0000 0x4000>;
  702. interrupts = <0 29 0x04>;
  703. clocks = <&clks 160>, <&clks 161>;
  704. clock-names = "ipg", "per";
  705. status = "disabled";
  706. };
  707. uart5: serial@021f4000 {
  708. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  709. reg = <0x021f4000 0x4000>;
  710. interrupts = <0 30 0x04>;
  711. clocks = <&clks 160>, <&clks 161>;
  712. clock-names = "ipg", "per";
  713. status = "disabled";
  714. };
  715. };
  716. ipu1: ipu@02400000 {
  717. #crtc-cells = <1>;
  718. compatible = "fsl,imx6q-ipu";
  719. reg = <0x02400000 0x400000>;
  720. interrupts = <0 6 0x4 0 5 0x4>;
  721. clocks = <&clks 130>, <&clks 131>, <&clks 132>;
  722. clock-names = "bus", "di0", "di1";
  723. resets = <&src 2>;
  724. };
  725. };
  726. };