netxen_nic_hw.c 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen Inc,
  26. * 18922 Forge Drive
  27. * Cupertino, CA 95014-0701
  28. *
  29. */
  30. #include "netxen_nic.h"
  31. #include "netxen_nic_hw.h"
  32. #include "netxen_nic_phan_reg.h"
  33. #include <linux/firmware.h>
  34. #include <net/ip.h>
  35. #define MASK(n) ((1ULL<<(n))-1)
  36. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  37. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  38. #define MS_WIN(addr) (addr & 0x0ffc0000)
  39. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  40. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  41. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  42. #define CRB_WINDOW_2M (0x130060)
  43. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  44. #define CRB_INDIRECT_2M (0x1e0000UL)
  45. #define CRB_WIN_LOCK_TIMEOUT 100000000
  46. static crb_128M_2M_block_map_t crb_128M_2M_map[64] = {
  47. {{{0, 0, 0, 0} } }, /* 0: PCI */
  48. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  49. {1, 0x0110000, 0x0120000, 0x130000},
  50. {1, 0x0120000, 0x0122000, 0x124000},
  51. {1, 0x0130000, 0x0132000, 0x126000},
  52. {1, 0x0140000, 0x0142000, 0x128000},
  53. {1, 0x0150000, 0x0152000, 0x12a000},
  54. {1, 0x0160000, 0x0170000, 0x110000},
  55. {1, 0x0170000, 0x0172000, 0x12e000},
  56. {0, 0x0000000, 0x0000000, 0x000000},
  57. {0, 0x0000000, 0x0000000, 0x000000},
  58. {0, 0x0000000, 0x0000000, 0x000000},
  59. {0, 0x0000000, 0x0000000, 0x000000},
  60. {0, 0x0000000, 0x0000000, 0x000000},
  61. {0, 0x0000000, 0x0000000, 0x000000},
  62. {1, 0x01e0000, 0x01e0800, 0x122000},
  63. {0, 0x0000000, 0x0000000, 0x000000} } },
  64. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  65. {{{0, 0, 0, 0} } }, /* 3: */
  66. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  67. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  68. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  69. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  70. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  71. {0, 0x0000000, 0x0000000, 0x000000},
  72. {0, 0x0000000, 0x0000000, 0x000000},
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {0, 0x0000000, 0x0000000, 0x000000},
  83. {0, 0x0000000, 0x0000000, 0x000000},
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  86. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {0, 0x0000000, 0x0000000, 0x000000},
  99. {0, 0x0000000, 0x0000000, 0x000000},
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  102. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  118. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  134. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  135. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  136. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  137. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  138. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  139. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  140. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  141. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  142. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  143. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  144. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  145. {{{0, 0, 0, 0} } }, /* 23: */
  146. {{{0, 0, 0, 0} } }, /* 24: */
  147. {{{0, 0, 0, 0} } }, /* 25: */
  148. {{{0, 0, 0, 0} } }, /* 26: */
  149. {{{0, 0, 0, 0} } }, /* 27: */
  150. {{{0, 0, 0, 0} } }, /* 28: */
  151. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  152. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  153. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  154. {{{0} } }, /* 32: PCI */
  155. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  156. {1, 0x2110000, 0x2120000, 0x130000},
  157. {1, 0x2120000, 0x2122000, 0x124000},
  158. {1, 0x2130000, 0x2132000, 0x126000},
  159. {1, 0x2140000, 0x2142000, 0x128000},
  160. {1, 0x2150000, 0x2152000, 0x12a000},
  161. {1, 0x2160000, 0x2170000, 0x110000},
  162. {1, 0x2170000, 0x2172000, 0x12e000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000} } },
  171. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  172. {{{0} } }, /* 35: */
  173. {{{0} } }, /* 36: */
  174. {{{0} } }, /* 37: */
  175. {{{0} } }, /* 38: */
  176. {{{0} } }, /* 39: */
  177. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  178. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  179. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  180. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  181. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  182. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  183. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  184. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  185. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  186. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  187. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  188. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  189. {{{0} } }, /* 52: */
  190. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  191. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  192. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  193. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  194. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  195. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  196. {{{0} } }, /* 59: I2C0 */
  197. {{{0} } }, /* 60: I2C1 */
  198. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  199. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  200. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  201. };
  202. /*
  203. * top 12 bits of crb internal address (hub, agent)
  204. */
  205. static unsigned crb_hub_agt[64] =
  206. {
  207. 0,
  208. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  209. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  210. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  211. 0,
  212. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  213. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  214. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  215. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  216. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  217. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  218. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  219. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  220. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  221. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  222. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  223. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  224. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  225. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  226. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  227. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  228. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  229. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  230. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  231. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  232. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  233. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  234. 0,
  235. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  236. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  237. 0,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  239. 0,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  242. 0,
  243. 0,
  244. 0,
  245. 0,
  246. 0,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  248. 0,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  259. 0,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  264. 0,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  266. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  268. 0,
  269. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  270. 0,
  271. };
  272. /* PCI Windowing for DDR regions. */
  273. #define ADDR_IN_RANGE(addr, low, high) \
  274. (((addr) <= (high)) && ((addr) >= (low)))
  275. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  276. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  277. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  278. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  279. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  280. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  281. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  282. {
  283. struct netxen_adapter *adapter = netdev_priv(netdev);
  284. struct sockaddr *addr = p;
  285. if (netif_running(netdev))
  286. return -EBUSY;
  287. if (!is_valid_ether_addr(addr->sa_data))
  288. return -EADDRNOTAVAIL;
  289. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  290. /* For P3, MAC addr is not set in NIU */
  291. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  292. if (adapter->macaddr_set)
  293. adapter->macaddr_set(adapter, addr->sa_data);
  294. return 0;
  295. }
  296. #define NETXEN_UNICAST_ADDR(port, index) \
  297. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  298. #define NETXEN_MCAST_ADDR(port, index) \
  299. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  300. #define MAC_HI(addr) \
  301. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  302. #define MAC_LO(addr) \
  303. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  304. static int
  305. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  306. {
  307. u32 val = 0;
  308. u16 port = adapter->physical_port;
  309. u8 *addr = adapter->netdev->dev_addr;
  310. if (adapter->mc_enabled)
  311. return 0;
  312. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  313. val |= (1UL << (28+port));
  314. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  315. /* add broadcast addr to filter */
  316. val = 0xffffff;
  317. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  318. netxen_crb_writelit_adapter(adapter,
  319. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  320. /* add station addr to filter */
  321. val = MAC_HI(addr);
  322. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  323. val = MAC_LO(addr);
  324. netxen_crb_writelit_adapter(adapter,
  325. NETXEN_UNICAST_ADDR(port, 1)+4, val);
  326. adapter->mc_enabled = 1;
  327. return 0;
  328. }
  329. static int
  330. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  331. {
  332. u32 val = 0;
  333. u16 port = adapter->physical_port;
  334. u8 *addr = adapter->netdev->dev_addr;
  335. if (!adapter->mc_enabled)
  336. return 0;
  337. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  338. val &= ~(1UL << (28+port));
  339. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  340. val = MAC_HI(addr);
  341. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  342. val = MAC_LO(addr);
  343. netxen_crb_writelit_adapter(adapter,
  344. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  345. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  346. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  347. adapter->mc_enabled = 0;
  348. return 0;
  349. }
  350. static int
  351. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  352. int index, u8 *addr)
  353. {
  354. u32 hi = 0, lo = 0;
  355. u16 port = adapter->physical_port;
  356. lo = MAC_LO(addr);
  357. hi = MAC_HI(addr);
  358. netxen_crb_writelit_adapter(adapter,
  359. NETXEN_MCAST_ADDR(port, index), hi);
  360. netxen_crb_writelit_adapter(adapter,
  361. NETXEN_MCAST_ADDR(port, index)+4, lo);
  362. return 0;
  363. }
  364. void netxen_p2_nic_set_multi(struct net_device *netdev)
  365. {
  366. struct netxen_adapter *adapter = netdev_priv(netdev);
  367. struct dev_mc_list *mc_ptr;
  368. u8 null_addr[6];
  369. int index = 0;
  370. memset(null_addr, 0, 6);
  371. if (netdev->flags & IFF_PROMISC) {
  372. adapter->set_promisc(adapter,
  373. NETXEN_NIU_PROMISC_MODE);
  374. /* Full promiscuous mode */
  375. netxen_nic_disable_mcast_filter(adapter);
  376. return;
  377. }
  378. if (netdev->mc_count == 0) {
  379. adapter->set_promisc(adapter,
  380. NETXEN_NIU_NON_PROMISC_MODE);
  381. netxen_nic_disable_mcast_filter(adapter);
  382. return;
  383. }
  384. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  385. if (netdev->flags & IFF_ALLMULTI ||
  386. netdev->mc_count > adapter->max_mc_count) {
  387. netxen_nic_disable_mcast_filter(adapter);
  388. return;
  389. }
  390. netxen_nic_enable_mcast_filter(adapter);
  391. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  392. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  393. if (index != netdev->mc_count)
  394. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  395. netxen_nic_driver_name, netdev->name);
  396. /* Clear out remaining addresses */
  397. for (; index < adapter->max_mc_count; index++)
  398. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  399. }
  400. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  401. u8 *addr, nx_mac_list_t **add_list, nx_mac_list_t **del_list)
  402. {
  403. nx_mac_list_t *cur, *prev;
  404. /* if in del_list, move it to adapter->mac_list */
  405. for (cur = *del_list, prev = NULL; cur;) {
  406. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  407. if (prev == NULL)
  408. *del_list = cur->next;
  409. else
  410. prev->next = cur->next;
  411. cur->next = adapter->mac_list;
  412. adapter->mac_list = cur;
  413. return 0;
  414. }
  415. prev = cur;
  416. cur = cur->next;
  417. }
  418. /* make sure to add each mac address only once */
  419. for (cur = adapter->mac_list; cur; cur = cur->next) {
  420. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  421. return 0;
  422. }
  423. /* not in del_list, create new entry and add to add_list */
  424. cur = kmalloc(sizeof(*cur), in_atomic()? GFP_ATOMIC : GFP_KERNEL);
  425. if (cur == NULL) {
  426. printk(KERN_ERR "%s: cannot allocate memory. MAC filtering may"
  427. "not work properly from now.\n", __func__);
  428. return -1;
  429. }
  430. memcpy(cur->mac_addr, addr, ETH_ALEN);
  431. cur->next = *add_list;
  432. *add_list = cur;
  433. return 0;
  434. }
  435. static int
  436. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  437. struct cmd_desc_type0 *cmd_desc_arr, int nr_elements)
  438. {
  439. uint32_t i, producer;
  440. struct netxen_cmd_buffer *pbuf;
  441. struct cmd_desc_type0 *cmd_desc;
  442. if (nr_elements > MAX_PENDING_DESC_BLOCK_SIZE || nr_elements == 0) {
  443. printk(KERN_WARNING "%s: Too many command descriptors in a "
  444. "request\n", __func__);
  445. return -EINVAL;
  446. }
  447. i = 0;
  448. netif_tx_lock_bh(adapter->netdev);
  449. producer = adapter->cmd_producer;
  450. do {
  451. cmd_desc = &cmd_desc_arr[i];
  452. pbuf = &adapter->cmd_buf_arr[producer];
  453. pbuf->skb = NULL;
  454. pbuf->frag_count = 0;
  455. /* adapter->ahw.cmd_desc_head[producer] = *cmd_desc; */
  456. memcpy(&adapter->ahw.cmd_desc_head[producer],
  457. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  458. producer = get_next_index(producer,
  459. adapter->num_txd);
  460. i++;
  461. } while (i != nr_elements);
  462. adapter->cmd_producer = producer;
  463. /* write producer index to start the xmit */
  464. netxen_nic_update_cmd_producer(adapter, adapter->cmd_producer);
  465. netif_tx_unlock_bh(adapter->netdev);
  466. return 0;
  467. }
  468. static int nx_p3_sre_macaddr_change(struct net_device *dev,
  469. u8 *addr, unsigned op)
  470. {
  471. struct netxen_adapter *adapter = netdev_priv(dev);
  472. nx_nic_req_t req;
  473. nx_mac_req_t *mac_req;
  474. u64 word;
  475. int rv;
  476. memset(&req, 0, sizeof(nx_nic_req_t));
  477. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  478. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  479. req.req_hdr = cpu_to_le64(word);
  480. mac_req = (nx_mac_req_t *)&req.words[0];
  481. mac_req->op = op;
  482. memcpy(mac_req->mac_addr, addr, 6);
  483. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  484. if (rv != 0) {
  485. printk(KERN_ERR "ERROR. Could not send mac update\n");
  486. return rv;
  487. }
  488. return 0;
  489. }
  490. void netxen_p3_nic_set_multi(struct net_device *netdev)
  491. {
  492. struct netxen_adapter *adapter = netdev_priv(netdev);
  493. nx_mac_list_t *cur, *next, *del_list, *add_list = NULL;
  494. struct dev_mc_list *mc_ptr;
  495. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  496. u32 mode = VPORT_MISS_MODE_DROP;
  497. del_list = adapter->mac_list;
  498. adapter->mac_list = NULL;
  499. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &add_list, &del_list);
  500. nx_p3_nic_add_mac(adapter, bcast_addr, &add_list, &del_list);
  501. if (netdev->flags & IFF_PROMISC) {
  502. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  503. goto send_fw_cmd;
  504. }
  505. if ((netdev->flags & IFF_ALLMULTI) ||
  506. (netdev->mc_count > adapter->max_mc_count)) {
  507. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  508. goto send_fw_cmd;
  509. }
  510. if (netdev->mc_count > 0) {
  511. for (mc_ptr = netdev->mc_list; mc_ptr;
  512. mc_ptr = mc_ptr->next) {
  513. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr,
  514. &add_list, &del_list);
  515. }
  516. }
  517. send_fw_cmd:
  518. adapter->set_promisc(adapter, mode);
  519. for (cur = del_list; cur;) {
  520. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_DEL);
  521. next = cur->next;
  522. kfree(cur);
  523. cur = next;
  524. }
  525. for (cur = add_list; cur;) {
  526. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_ADD);
  527. next = cur->next;
  528. cur->next = adapter->mac_list;
  529. adapter->mac_list = cur;
  530. cur = next;
  531. }
  532. }
  533. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  534. {
  535. nx_nic_req_t req;
  536. u64 word;
  537. memset(&req, 0, sizeof(nx_nic_req_t));
  538. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  539. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  540. ((u64)adapter->portnum << 16);
  541. req.req_hdr = cpu_to_le64(word);
  542. req.words[0] = cpu_to_le64(mode);
  543. return netxen_send_cmd_descs(adapter,
  544. (struct cmd_desc_type0 *)&req, 1);
  545. }
  546. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  547. {
  548. nx_mac_list_t *cur, *next;
  549. cur = adapter->mac_list;
  550. while (cur) {
  551. next = cur->next;
  552. kfree(cur);
  553. cur = next;
  554. }
  555. }
  556. #define NETXEN_CONFIG_INTR_COALESCE 3
  557. /*
  558. * Send the interrupt coalescing parameter set by ethtool to the card.
  559. */
  560. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  561. {
  562. nx_nic_req_t req;
  563. u64 word;
  564. int rv;
  565. memset(&req, 0, sizeof(nx_nic_req_t));
  566. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  567. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  568. req.req_hdr = cpu_to_le64(word);
  569. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  570. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  571. if (rv != 0) {
  572. printk(KERN_ERR "ERROR. Could not send "
  573. "interrupt coalescing parameters\n");
  574. }
  575. return rv;
  576. }
  577. #define RSS_HASHTYPE_IP_TCP 0x3
  578. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  579. {
  580. nx_nic_req_t req;
  581. u64 word;
  582. int i, rv;
  583. u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  584. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  585. 0x255b0ec26d5a56daULL };
  586. memset(&req, 0, sizeof(nx_nic_req_t));
  587. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  588. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  589. req.req_hdr = cpu_to_le64(word);
  590. /*
  591. * RSS request:
  592. * bits 3-0: hash_method
  593. * 5-4: hash_type_ipv4
  594. * 7-6: hash_type_ipv6
  595. * 8: enable
  596. * 9: use indirection table
  597. * 47-10: reserved
  598. * 63-48: indirection table mask
  599. */
  600. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  601. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  602. ((u64)(enable & 0x1) << 8) |
  603. ((0x7ULL) << 48);
  604. req.words[0] = cpu_to_le64(word);
  605. for (i = 0; i < 5; i++)
  606. req.words[i+1] = cpu_to_le64(key[i]);
  607. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  608. if (rv != 0) {
  609. printk(KERN_ERR "%s: could not configure RSS\n",
  610. adapter->netdev->name);
  611. }
  612. return rv;
  613. }
  614. /*
  615. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  616. * @returns 0 on success, negative on failure
  617. */
  618. #define MTU_FUDGE_FACTOR 100
  619. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  620. {
  621. struct netxen_adapter *adapter = netdev_priv(netdev);
  622. int max_mtu;
  623. int rc = 0;
  624. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  625. max_mtu = P3_MAX_MTU;
  626. else
  627. max_mtu = P2_MAX_MTU;
  628. if (mtu > max_mtu) {
  629. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  630. netdev->name, max_mtu);
  631. return -EINVAL;
  632. }
  633. if (adapter->set_mtu)
  634. rc = adapter->set_mtu(adapter, mtu);
  635. if (!rc)
  636. netdev->mtu = mtu;
  637. return rc;
  638. }
  639. int netxen_is_flash_supported(struct netxen_adapter *adapter)
  640. {
  641. const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
  642. int addr, val01, val02, i, j;
  643. /* if the flash size less than 4Mb, make huge war cry and die */
  644. for (j = 1; j < 4; j++) {
  645. addr = j * NETXEN_NIC_WINDOW_MARGIN;
  646. for (i = 0; i < ARRAY_SIZE(locs); i++) {
  647. if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
  648. && netxen_rom_fast_read(adapter, (addr + locs[i]),
  649. &val02) == 0) {
  650. if (val01 == val02)
  651. return -1;
  652. } else
  653. return -1;
  654. }
  655. }
  656. return 0;
  657. }
  658. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  659. int size, __le32 * buf)
  660. {
  661. int i, v, addr;
  662. __le32 *ptr32;
  663. addr = base;
  664. ptr32 = buf;
  665. for (i = 0; i < size / sizeof(u32); i++) {
  666. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  667. return -1;
  668. *ptr32 = cpu_to_le32(v);
  669. ptr32++;
  670. addr += sizeof(u32);
  671. }
  672. if ((char *)buf + size > (char *)ptr32) {
  673. __le32 local;
  674. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  675. return -1;
  676. local = cpu_to_le32(v);
  677. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  678. }
  679. return 0;
  680. }
  681. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  682. {
  683. __le32 *pmac = (__le32 *) mac;
  684. u32 offset;
  685. offset = NETXEN_USER_START +
  686. offsetof(struct netxen_new_user_info, mac_addr) +
  687. adapter->portnum * sizeof(u64);
  688. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  689. return -1;
  690. if (*mac == cpu_to_le64(~0ULL)) {
  691. offset = NETXEN_USER_START_OLD +
  692. offsetof(struct netxen_user_old_info, mac_addr) +
  693. adapter->portnum * sizeof(u64);
  694. if (netxen_get_flash_block(adapter,
  695. offset, sizeof(u64), pmac) == -1)
  696. return -1;
  697. if (*mac == cpu_to_le64(~0ULL))
  698. return -1;
  699. }
  700. return 0;
  701. }
  702. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  703. {
  704. uint32_t crbaddr, mac_hi, mac_lo;
  705. int pci_func = adapter->ahw.pci_func;
  706. crbaddr = CRB_MAC_BLOCK_START +
  707. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  708. adapter->hw_read_wx(adapter, crbaddr, &mac_lo, 4);
  709. adapter->hw_read_wx(adapter, crbaddr+4, &mac_hi, 4);
  710. if (pci_func & 1)
  711. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  712. else
  713. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  714. return 0;
  715. }
  716. #define CRB_WIN_LOCK_TIMEOUT 100000000
  717. static int crb_win_lock(struct netxen_adapter *adapter)
  718. {
  719. int done = 0, timeout = 0;
  720. while (!done) {
  721. /* acquire semaphore3 from PCI HW block */
  722. adapter->hw_read_wx(adapter,
  723. NETXEN_PCIE_REG(PCIE_SEM7_LOCK), &done, 4);
  724. if (done == 1)
  725. break;
  726. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  727. return -1;
  728. timeout++;
  729. udelay(1);
  730. }
  731. netxen_crb_writelit_adapter(adapter,
  732. NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
  733. return 0;
  734. }
  735. static void crb_win_unlock(struct netxen_adapter *adapter)
  736. {
  737. int val;
  738. adapter->hw_read_wx(adapter,
  739. NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK), &val, 4);
  740. }
  741. /*
  742. * Changes the CRB window to the specified window.
  743. */
  744. void
  745. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  746. {
  747. void __iomem *offset;
  748. u32 tmp;
  749. int count = 0;
  750. uint8_t func = adapter->ahw.pci_func;
  751. if (adapter->curr_window == wndw)
  752. return;
  753. /*
  754. * Move the CRB window.
  755. * We need to write to the "direct access" region of PCI
  756. * to avoid a race condition where the window register has
  757. * not been successfully written across CRB before the target
  758. * register address is received by PCI. The direct region bypasses
  759. * the CRB bus.
  760. */
  761. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  762. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  763. if (wndw & 0x1)
  764. wndw = NETXEN_WINDOW_ONE;
  765. writel(wndw, offset);
  766. /* MUST make sure window is set before we forge on... */
  767. while ((tmp = readl(offset)) != wndw) {
  768. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  769. "registered properly: 0x%08x.\n",
  770. netxen_nic_driver_name, __func__, tmp);
  771. mdelay(1);
  772. if (count >= 10)
  773. break;
  774. count++;
  775. }
  776. if (wndw == NETXEN_WINDOW_ONE)
  777. adapter->curr_window = 1;
  778. else
  779. adapter->curr_window = 0;
  780. }
  781. /*
  782. * Return -1 if off is not valid,
  783. * 1 if window access is needed. 'off' is set to offset from
  784. * CRB space in 128M pci map
  785. * 0 if no window access is needed. 'off' is set to 2M addr
  786. * In: 'off' is offset from base in 128M pci map
  787. */
  788. static int
  789. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
  790. ulong *off, int len)
  791. {
  792. unsigned long end = *off + len;
  793. crb_128M_2M_sub_block_map_t *m;
  794. if (*off >= NETXEN_CRB_MAX)
  795. return -1;
  796. if (*off >= NETXEN_PCI_CAMQM && (end <= NETXEN_PCI_CAMQM_2M_END)) {
  797. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  798. (ulong)adapter->ahw.pci_base0;
  799. return 0;
  800. }
  801. if (*off < NETXEN_PCI_CRBSPACE)
  802. return -1;
  803. *off -= NETXEN_PCI_CRBSPACE;
  804. end = *off + len;
  805. /*
  806. * Try direct map
  807. */
  808. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  809. if (m->valid && (m->start_128M <= *off) && (m->end_128M >= end)) {
  810. *off = *off + m->start_2M - m->start_128M +
  811. (ulong)adapter->ahw.pci_base0;
  812. return 0;
  813. }
  814. /*
  815. * Not in direct map, use crb window
  816. */
  817. return 1;
  818. }
  819. /*
  820. * In: 'off' is offset from CRB space in 128M pci map
  821. * Out: 'off' is 2M pci map addr
  822. * side effect: lock crb window
  823. */
  824. static void
  825. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  826. {
  827. u32 win_read;
  828. adapter->crb_win = CRB_HI(*off);
  829. writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
  830. /*
  831. * Read back value to make sure write has gone through before trying
  832. * to use it.
  833. */
  834. win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
  835. if (win_read != adapter->crb_win) {
  836. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  837. "Read crbwin (0x%x), off=0x%lx\n",
  838. __func__, adapter->crb_win, win_read, *off);
  839. }
  840. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  841. (ulong)adapter->ahw.pci_base0;
  842. }
  843. static int
  844. netxen_do_load_firmware(struct netxen_adapter *adapter, const char *fwname,
  845. const struct firmware *fw)
  846. {
  847. u64 *ptr64;
  848. u32 i, flashaddr, size;
  849. struct pci_dev *pdev = adapter->pdev;
  850. if (fw)
  851. dev_info(&pdev->dev, "loading firmware from file %s\n", fwname);
  852. else
  853. dev_info(&pdev->dev, "loading firmware from flash\n");
  854. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  855. adapter->pci_write_normalize(adapter,
  856. NETXEN_ROMUSB_GLB_CAS_RST, 1);
  857. if (fw) {
  858. __le64 data;
  859. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 8;
  860. ptr64 = (u64 *)&fw->data[NETXEN_BOOTLD_START];
  861. flashaddr = NETXEN_BOOTLD_START;
  862. for (i = 0; i < size; i++) {
  863. data = cpu_to_le64(ptr64[i]);
  864. adapter->pci_mem_write(adapter, flashaddr, &data, 8);
  865. flashaddr += 8;
  866. }
  867. size = *(u32 *)&fw->data[NX_FW_SIZE_OFFSET];
  868. size = (__force u32)cpu_to_le32(size) / 8;
  869. ptr64 = (u64 *)&fw->data[NETXEN_IMAGE_START];
  870. flashaddr = NETXEN_IMAGE_START;
  871. for (i = 0; i < size; i++) {
  872. data = cpu_to_le64(ptr64[i]);
  873. if (adapter->pci_mem_write(adapter,
  874. flashaddr, &data, 8))
  875. return -EIO;
  876. flashaddr += 8;
  877. }
  878. } else {
  879. u32 data;
  880. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 4;
  881. flashaddr = NETXEN_BOOTLD_START;
  882. for (i = 0; i < size; i++) {
  883. if (netxen_rom_fast_read(adapter,
  884. flashaddr, (int *)&data) != 0)
  885. return -EIO;
  886. if (adapter->pci_mem_write(adapter,
  887. flashaddr, &data, 4))
  888. return -EIO;
  889. flashaddr += 4;
  890. }
  891. }
  892. msleep(1);
  893. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  894. adapter->pci_write_normalize(adapter,
  895. NETXEN_ROMUSB_GLB_SW_RESET, 0x80001d);
  896. else {
  897. adapter->pci_write_normalize(adapter,
  898. NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL, 0x3fff);
  899. adapter->pci_write_normalize(adapter,
  900. NETXEN_ROMUSB_GLB_CAS_RST, 0);
  901. }
  902. return 0;
  903. }
  904. static int
  905. netxen_validate_firmware(struct netxen_adapter *adapter, const char *fwname,
  906. const struct firmware *fw)
  907. {
  908. __le32 val;
  909. u32 major, minor, build, ver, min_ver, bios;
  910. struct pci_dev *pdev = adapter->pdev;
  911. if (fw->size < NX_FW_MIN_SIZE)
  912. return -EINVAL;
  913. val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_MAGIC_OFFSET]);
  914. if ((__force u32)val != NETXEN_BDINFO_MAGIC)
  915. return -EINVAL;
  916. val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_VERSION_OFFSET]);
  917. major = (__force u32)val & 0xff;
  918. minor = ((__force u32)val >> 8) & 0xff;
  919. build = (__force u32)val >> 16;
  920. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  921. min_ver = NETXEN_VERSION_CODE(4, 0, 216);
  922. else
  923. min_ver = NETXEN_VERSION_CODE(3, 4, 216);
  924. ver = NETXEN_VERSION_CODE(major, minor, build);
  925. if ((major > _NETXEN_NIC_LINUX_MAJOR) || (ver < min_ver)) {
  926. dev_err(&pdev->dev,
  927. "%s: firmware version %d.%d.%d unsupported\n",
  928. fwname, major, minor, build);
  929. return -EINVAL;
  930. }
  931. val = cpu_to_le32(*(u32 *)&fw->data[NX_BIOS_VERSION_OFFSET]);
  932. netxen_rom_fast_read(adapter, NX_BIOS_VERSION_OFFSET, (int *)&bios);
  933. if ((__force u32)val != bios) {
  934. dev_err(&pdev->dev, "%s: firmware bios is incompatible\n",
  935. fwname);
  936. return -EINVAL;
  937. }
  938. /* check if flashed firmware is newer */
  939. if (netxen_rom_fast_read(adapter,
  940. NX_FW_VERSION_OFFSET, (int *)&val))
  941. return -EIO;
  942. major = (__force u32)val & 0xff;
  943. minor = ((__force u32)val >> 8) & 0xff;
  944. build = (__force u32)val >> 16;
  945. if (NETXEN_VERSION_CODE(major, minor, build) > ver)
  946. return -EINVAL;
  947. netxen_nic_reg_write(adapter, NETXEN_CAM_RAM(0x1fc),
  948. NETXEN_BDINFO_MAGIC);
  949. return 0;
  950. }
  951. static char *fw_name[] = { "nxromimg.bin", "nx3fwct.bin", "nx3fwmn.bin" };
  952. int netxen_load_firmware(struct netxen_adapter *adapter)
  953. {
  954. u32 capability, flashed_ver;
  955. const struct firmware *fw;
  956. int fw_type;
  957. struct pci_dev *pdev = adapter->pdev;
  958. int rc = 0;
  959. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  960. fw_type = NX_P2_MN_ROMIMAGE;
  961. goto request_fw;
  962. } else {
  963. fw_type = NX_P3_CT_ROMIMAGE;
  964. goto request_fw;
  965. }
  966. request_mn:
  967. capability = 0;
  968. netxen_rom_fast_read(adapter,
  969. NX_FW_VERSION_OFFSET, (int *)&flashed_ver);
  970. if (flashed_ver >= NETXEN_VERSION_CODE(4, 0, 220)) {
  971. adapter->hw_read_wx(adapter,
  972. NX_PEG_TUNE_CAPABILITY, &capability, 4);
  973. if (capability & NX_PEG_TUNE_MN_PRESENT) {
  974. fw_type = NX_P3_MN_ROMIMAGE;
  975. goto request_fw;
  976. }
  977. }
  978. request_fw:
  979. rc = request_firmware(&fw, fw_name[fw_type], &pdev->dev);
  980. if (rc != 0) {
  981. if (fw_type == NX_P3_CT_ROMIMAGE) {
  982. msleep(1);
  983. goto request_mn;
  984. }
  985. fw = NULL;
  986. goto load_fw;
  987. }
  988. rc = netxen_validate_firmware(adapter, fw_name[fw_type], fw);
  989. if (rc != 0) {
  990. release_firmware(fw);
  991. if (fw_type == NX_P3_CT_ROMIMAGE) {
  992. msleep(1);
  993. goto request_mn;
  994. }
  995. fw = NULL;
  996. }
  997. load_fw:
  998. rc = netxen_do_load_firmware(adapter, fw_name[fw_type], fw);
  999. if (fw)
  1000. release_firmware(fw);
  1001. return rc;
  1002. }
  1003. int
  1004. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
  1005. ulong off, void *data, int len)
  1006. {
  1007. void __iomem *addr;
  1008. BUG_ON(len != 4);
  1009. if (ADDR_IN_WINDOW1(off)) {
  1010. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  1011. } else { /* Window 0 */
  1012. addr = pci_base_offset(adapter, off);
  1013. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1014. }
  1015. if (!addr) {
  1016. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1017. return 1;
  1018. }
  1019. writel(*(u32 *) data, addr);
  1020. if (!ADDR_IN_WINDOW1(off))
  1021. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1022. return 0;
  1023. }
  1024. int
  1025. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
  1026. ulong off, void *data, int len)
  1027. {
  1028. void __iomem *addr;
  1029. BUG_ON(len != 4);
  1030. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  1031. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  1032. } else { /* Window 0 */
  1033. addr = pci_base_offset(adapter, off);
  1034. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1035. }
  1036. if (!addr) {
  1037. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1038. return 1;
  1039. }
  1040. *(u32 *)data = readl(addr);
  1041. if (!ADDR_IN_WINDOW1(off))
  1042. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1043. return 0;
  1044. }
  1045. int
  1046. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
  1047. ulong off, void *data, int len)
  1048. {
  1049. unsigned long flags = 0;
  1050. int rv;
  1051. BUG_ON(len != 4);
  1052. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  1053. if (rv == -1) {
  1054. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1055. __func__, off);
  1056. dump_stack();
  1057. return -1;
  1058. }
  1059. if (rv == 1) {
  1060. write_lock_irqsave(&adapter->adapter_lock, flags);
  1061. crb_win_lock(adapter);
  1062. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1063. writel(*(uint32_t *)data, (void __iomem *)off);
  1064. crb_win_unlock(adapter);
  1065. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1066. } else
  1067. writel(*(uint32_t *)data, (void __iomem *)off);
  1068. return 0;
  1069. }
  1070. int
  1071. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
  1072. ulong off, void *data, int len)
  1073. {
  1074. unsigned long flags = 0;
  1075. int rv;
  1076. BUG_ON(len != 4);
  1077. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  1078. if (rv == -1) {
  1079. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1080. __func__, off);
  1081. dump_stack();
  1082. return -1;
  1083. }
  1084. if (rv == 1) {
  1085. write_lock_irqsave(&adapter->adapter_lock, flags);
  1086. crb_win_lock(adapter);
  1087. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1088. *(uint32_t *)data = readl((void __iomem *)off);
  1089. crb_win_unlock(adapter);
  1090. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1091. } else
  1092. *(uint32_t *)data = readl((void __iomem *)off);
  1093. return 0;
  1094. }
  1095. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  1096. {
  1097. adapter->hw_write_wx(adapter, off, &val, 4);
  1098. }
  1099. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  1100. {
  1101. int val;
  1102. adapter->hw_read_wx(adapter, off, &val, 4);
  1103. return val;
  1104. }
  1105. /* Change the window to 0, write and change back to window 1. */
  1106. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  1107. {
  1108. adapter->hw_write_wx(adapter, index, &value, 4);
  1109. }
  1110. /* Change the window to 0, read and change back to window 1. */
  1111. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value)
  1112. {
  1113. adapter->hw_read_wx(adapter, index, value, 4);
  1114. }
  1115. void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value)
  1116. {
  1117. adapter->hw_write_wx(adapter, index, &value, 4);
  1118. }
  1119. void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value)
  1120. {
  1121. adapter->hw_read_wx(adapter, index, value, 4);
  1122. }
  1123. /*
  1124. * check memory access boundary.
  1125. * used by test agent. support ddr access only for now
  1126. */
  1127. static unsigned long
  1128. netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
  1129. unsigned long long addr, int size)
  1130. {
  1131. if (!ADDR_IN_RANGE(addr,
  1132. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1133. !ADDR_IN_RANGE(addr+size-1,
  1134. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1135. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  1136. return 0;
  1137. }
  1138. return 1;
  1139. }
  1140. static int netxen_pci_set_window_warning_count;
  1141. unsigned long
  1142. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1143. unsigned long long addr)
  1144. {
  1145. void __iomem *offset;
  1146. int window;
  1147. unsigned long long qdr_max;
  1148. uint8_t func = adapter->ahw.pci_func;
  1149. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1150. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1151. } else {
  1152. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1153. }
  1154. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1155. /* DDR network side */
  1156. addr -= NETXEN_ADDR_DDR_NET;
  1157. window = (addr >> 25) & 0x3ff;
  1158. if (adapter->ahw.ddr_mn_window != window) {
  1159. adapter->ahw.ddr_mn_window = window;
  1160. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1161. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  1162. writel(window, offset);
  1163. /* MUST make sure window is set before we forge on... */
  1164. readl(offset);
  1165. }
  1166. addr -= (window * NETXEN_WINDOW_ONE);
  1167. addr += NETXEN_PCI_DDR_NET;
  1168. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1169. addr -= NETXEN_ADDR_OCM0;
  1170. addr += NETXEN_PCI_OCM0;
  1171. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1172. addr -= NETXEN_ADDR_OCM1;
  1173. addr += NETXEN_PCI_OCM1;
  1174. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1175. /* QDR network side */
  1176. addr -= NETXEN_ADDR_QDR_NET;
  1177. window = (addr >> 22) & 0x3f;
  1178. if (adapter->ahw.qdr_sn_window != window) {
  1179. adapter->ahw.qdr_sn_window = window;
  1180. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1181. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  1182. writel((window << 22), offset);
  1183. /* MUST make sure window is set before we forge on... */
  1184. readl(offset);
  1185. }
  1186. addr -= (window * 0x400000);
  1187. addr += NETXEN_PCI_QDR_NET;
  1188. } else {
  1189. /*
  1190. * peg gdb frequently accesses memory that doesn't exist,
  1191. * this limits the chit chat so debugging isn't slowed down.
  1192. */
  1193. if ((netxen_pci_set_window_warning_count++ < 8)
  1194. || (netxen_pci_set_window_warning_count % 64 == 0))
  1195. printk("%s: Warning:netxen_nic_pci_set_window()"
  1196. " Unknown address range!\n",
  1197. netxen_nic_driver_name);
  1198. addr = -1UL;
  1199. }
  1200. return addr;
  1201. }
  1202. /*
  1203. * Note : only 32-bit writes!
  1204. */
  1205. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1206. u64 off, u32 data)
  1207. {
  1208. writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
  1209. return 0;
  1210. }
  1211. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
  1212. {
  1213. return readl((void __iomem *)(pci_base_offset(adapter, off)));
  1214. }
  1215. void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
  1216. u64 off, u32 data)
  1217. {
  1218. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  1219. }
  1220. u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off)
  1221. {
  1222. return readl(NETXEN_CRB_NORMALIZE(adapter, off));
  1223. }
  1224. unsigned long
  1225. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1226. unsigned long long addr)
  1227. {
  1228. int window;
  1229. u32 win_read;
  1230. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1231. /* DDR network side */
  1232. window = MN_WIN(addr);
  1233. adapter->ahw.ddr_mn_window = window;
  1234. adapter->hw_write_wx(adapter,
  1235. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1236. &window, 4);
  1237. adapter->hw_read_wx(adapter,
  1238. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1239. &win_read, 4);
  1240. if ((win_read << 17) != window) {
  1241. printk(KERN_INFO "Written MNwin (0x%x) != "
  1242. "Read MNwin (0x%x)\n", window, win_read);
  1243. }
  1244. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1245. } else if (ADDR_IN_RANGE(addr,
  1246. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1247. if ((addr & 0x00ff800) == 0xff800) {
  1248. printk("%s: QM access not handled.\n", __func__);
  1249. addr = -1UL;
  1250. }
  1251. window = OCM_WIN(addr);
  1252. adapter->ahw.ddr_mn_window = window;
  1253. adapter->hw_write_wx(adapter,
  1254. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1255. &window, 4);
  1256. adapter->hw_read_wx(adapter,
  1257. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1258. &win_read, 4);
  1259. if ((win_read >> 7) != window) {
  1260. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1261. "Read OCMwin (0x%x)\n",
  1262. __func__, window, win_read);
  1263. }
  1264. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1265. } else if (ADDR_IN_RANGE(addr,
  1266. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1267. /* QDR network side */
  1268. window = MS_WIN(addr);
  1269. adapter->ahw.qdr_sn_window = window;
  1270. adapter->hw_write_wx(adapter,
  1271. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1272. &window, 4);
  1273. adapter->hw_read_wx(adapter,
  1274. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1275. &win_read, 4);
  1276. if (win_read != window) {
  1277. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1278. "Read MSwin (0x%x)\n",
  1279. __func__, window, win_read);
  1280. }
  1281. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1282. } else {
  1283. /*
  1284. * peg gdb frequently accesses memory that doesn't exist,
  1285. * this limits the chit chat so debugging isn't slowed down.
  1286. */
  1287. if ((netxen_pci_set_window_warning_count++ < 8)
  1288. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1289. printk("%s: Warning:%s Unknown address range!\n",
  1290. __func__, netxen_nic_driver_name);
  1291. }
  1292. addr = -1UL;
  1293. }
  1294. return addr;
  1295. }
  1296. static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
  1297. unsigned long long addr)
  1298. {
  1299. int window;
  1300. unsigned long long qdr_max;
  1301. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1302. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1303. else
  1304. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1305. if (ADDR_IN_RANGE(addr,
  1306. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1307. /* DDR network side */
  1308. BUG(); /* MN access can not come here */
  1309. } else if (ADDR_IN_RANGE(addr,
  1310. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1311. return 1;
  1312. } else if (ADDR_IN_RANGE(addr,
  1313. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1314. return 1;
  1315. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1316. /* QDR network side */
  1317. window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
  1318. if (adapter->ahw.qdr_sn_window == window)
  1319. return 1;
  1320. }
  1321. return 0;
  1322. }
  1323. static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
  1324. u64 off, void *data, int size)
  1325. {
  1326. unsigned long flags;
  1327. void __iomem *addr, *mem_ptr = NULL;
  1328. int ret = 0;
  1329. u64 start;
  1330. unsigned long mem_base;
  1331. unsigned long mem_page;
  1332. write_lock_irqsave(&adapter->adapter_lock, flags);
  1333. /*
  1334. * If attempting to access unknown address or straddle hw windows,
  1335. * do not access.
  1336. */
  1337. start = adapter->pci_set_window(adapter, off);
  1338. if ((start == -1UL) ||
  1339. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1340. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1341. printk(KERN_ERR "%s out of bound pci memory access. "
  1342. "offset is 0x%llx\n", netxen_nic_driver_name,
  1343. (unsigned long long)off);
  1344. return -1;
  1345. }
  1346. addr = pci_base_offset(adapter, start);
  1347. if (!addr) {
  1348. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1349. mem_base = pci_resource_start(adapter->pdev, 0);
  1350. mem_page = start & PAGE_MASK;
  1351. /* Map two pages whenever user tries to access addresses in two
  1352. consecutive pages.
  1353. */
  1354. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1355. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1356. else
  1357. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1358. if (mem_ptr == NULL) {
  1359. *(uint8_t *)data = 0;
  1360. return -1;
  1361. }
  1362. addr = mem_ptr;
  1363. addr += start & (PAGE_SIZE - 1);
  1364. write_lock_irqsave(&adapter->adapter_lock, flags);
  1365. }
  1366. switch (size) {
  1367. case 1:
  1368. *(uint8_t *)data = readb(addr);
  1369. break;
  1370. case 2:
  1371. *(uint16_t *)data = readw(addr);
  1372. break;
  1373. case 4:
  1374. *(uint32_t *)data = readl(addr);
  1375. break;
  1376. case 8:
  1377. *(uint64_t *)data = readq(addr);
  1378. break;
  1379. default:
  1380. ret = -1;
  1381. break;
  1382. }
  1383. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1384. if (mem_ptr)
  1385. iounmap(mem_ptr);
  1386. return ret;
  1387. }
  1388. static int
  1389. netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
  1390. void *data, int size)
  1391. {
  1392. unsigned long flags;
  1393. void __iomem *addr, *mem_ptr = NULL;
  1394. int ret = 0;
  1395. u64 start;
  1396. unsigned long mem_base;
  1397. unsigned long mem_page;
  1398. write_lock_irqsave(&adapter->adapter_lock, flags);
  1399. /*
  1400. * If attempting to access unknown address or straddle hw windows,
  1401. * do not access.
  1402. */
  1403. start = adapter->pci_set_window(adapter, off);
  1404. if ((start == -1UL) ||
  1405. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1406. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1407. printk(KERN_ERR "%s out of bound pci memory access. "
  1408. "offset is 0x%llx\n", netxen_nic_driver_name,
  1409. (unsigned long long)off);
  1410. return -1;
  1411. }
  1412. addr = pci_base_offset(adapter, start);
  1413. if (!addr) {
  1414. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1415. mem_base = pci_resource_start(adapter->pdev, 0);
  1416. mem_page = start & PAGE_MASK;
  1417. /* Map two pages whenever user tries to access addresses in two
  1418. * consecutive pages.
  1419. */
  1420. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1421. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  1422. else
  1423. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1424. if (mem_ptr == NULL)
  1425. return -1;
  1426. addr = mem_ptr;
  1427. addr += start & (PAGE_SIZE - 1);
  1428. write_lock_irqsave(&adapter->adapter_lock, flags);
  1429. }
  1430. switch (size) {
  1431. case 1:
  1432. writeb(*(uint8_t *)data, addr);
  1433. break;
  1434. case 2:
  1435. writew(*(uint16_t *)data, addr);
  1436. break;
  1437. case 4:
  1438. writel(*(uint32_t *)data, addr);
  1439. break;
  1440. case 8:
  1441. writeq(*(uint64_t *)data, addr);
  1442. break;
  1443. default:
  1444. ret = -1;
  1445. break;
  1446. }
  1447. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1448. if (mem_ptr)
  1449. iounmap(mem_ptr);
  1450. return ret;
  1451. }
  1452. #define MAX_CTL_CHECK 1000
  1453. int
  1454. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1455. u64 off, void *data, int size)
  1456. {
  1457. unsigned long flags;
  1458. int i, j, ret = 0, loop, sz[2], off0;
  1459. uint32_t temp;
  1460. uint64_t off8, tmpw, word[2] = {0, 0};
  1461. void __iomem *mem_crb;
  1462. /*
  1463. * If not MN, go check for MS or invalid.
  1464. */
  1465. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1466. return netxen_nic_pci_mem_write_direct(adapter,
  1467. off, data, size);
  1468. off8 = off & 0xfffffff8;
  1469. off0 = off & 0x7;
  1470. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1471. sz[1] = size - sz[0];
  1472. loop = ((off0 + size - 1) >> 3) + 1;
  1473. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1474. if ((size != 8) || (off0 != 0)) {
  1475. for (i = 0; i < loop; i++) {
  1476. if (adapter->pci_mem_read(adapter,
  1477. off8 + (i << 3), &word[i], 8))
  1478. return -1;
  1479. }
  1480. }
  1481. switch (size) {
  1482. case 1:
  1483. tmpw = *((uint8_t *)data);
  1484. break;
  1485. case 2:
  1486. tmpw = *((uint16_t *)data);
  1487. break;
  1488. case 4:
  1489. tmpw = *((uint32_t *)data);
  1490. break;
  1491. case 8:
  1492. default:
  1493. tmpw = *((uint64_t *)data);
  1494. break;
  1495. }
  1496. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1497. word[0] |= tmpw << (off0 * 8);
  1498. if (loop == 2) {
  1499. word[1] &= ~(~0ULL << (sz[1] * 8));
  1500. word[1] |= tmpw >> (sz[0] * 8);
  1501. }
  1502. write_lock_irqsave(&adapter->adapter_lock, flags);
  1503. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1504. for (i = 0; i < loop; i++) {
  1505. writel((uint32_t)(off8 + (i << 3)),
  1506. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1507. writel(0,
  1508. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1509. writel(word[i] & 0xffffffff,
  1510. (mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1511. writel((word[i] >> 32) & 0xffffffff,
  1512. (mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1513. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1514. (mem_crb+MIU_TEST_AGT_CTRL));
  1515. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1516. (mem_crb+MIU_TEST_AGT_CTRL));
  1517. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1518. temp = readl(
  1519. (mem_crb+MIU_TEST_AGT_CTRL));
  1520. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1521. break;
  1522. }
  1523. if (j >= MAX_CTL_CHECK) {
  1524. if (printk_ratelimit())
  1525. dev_err(&adapter->pdev->dev,
  1526. "failed to write through agent\n");
  1527. ret = -1;
  1528. break;
  1529. }
  1530. }
  1531. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1532. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1533. return ret;
  1534. }
  1535. int
  1536. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1537. u64 off, void *data, int size)
  1538. {
  1539. unsigned long flags;
  1540. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1541. uint32_t temp;
  1542. uint64_t off8, val, word[2] = {0, 0};
  1543. void __iomem *mem_crb;
  1544. /*
  1545. * If not MN, go check for MS or invalid.
  1546. */
  1547. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1548. return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
  1549. off8 = off & 0xfffffff8;
  1550. off0[0] = off & 0x7;
  1551. off0[1] = 0;
  1552. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1553. sz[1] = size - sz[0];
  1554. loop = ((off0[0] + size - 1) >> 3) + 1;
  1555. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1556. write_lock_irqsave(&adapter->adapter_lock, flags);
  1557. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1558. for (i = 0; i < loop; i++) {
  1559. writel((uint32_t)(off8 + (i << 3)),
  1560. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1561. writel(0,
  1562. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1563. writel(MIU_TA_CTL_ENABLE,
  1564. (mem_crb+MIU_TEST_AGT_CTRL));
  1565. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1566. (mem_crb+MIU_TEST_AGT_CTRL));
  1567. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1568. temp = readl(
  1569. (mem_crb+MIU_TEST_AGT_CTRL));
  1570. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1571. break;
  1572. }
  1573. if (j >= MAX_CTL_CHECK) {
  1574. if (printk_ratelimit())
  1575. dev_err(&adapter->pdev->dev,
  1576. "failed to read through agent\n");
  1577. break;
  1578. }
  1579. start = off0[i] >> 2;
  1580. end = (off0[i] + sz[i] - 1) >> 2;
  1581. for (k = start; k <= end; k++) {
  1582. word[i] |= ((uint64_t) readl(
  1583. (mem_crb +
  1584. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1585. }
  1586. }
  1587. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1588. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1589. if (j >= MAX_CTL_CHECK)
  1590. return -1;
  1591. if (sz[0] == 8) {
  1592. val = word[0];
  1593. } else {
  1594. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1595. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1596. }
  1597. switch (size) {
  1598. case 1:
  1599. *(uint8_t *)data = val;
  1600. break;
  1601. case 2:
  1602. *(uint16_t *)data = val;
  1603. break;
  1604. case 4:
  1605. *(uint32_t *)data = val;
  1606. break;
  1607. case 8:
  1608. *(uint64_t *)data = val;
  1609. break;
  1610. }
  1611. return 0;
  1612. }
  1613. int
  1614. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1615. u64 off, void *data, int size)
  1616. {
  1617. int i, j, ret = 0, loop, sz[2], off0;
  1618. uint32_t temp;
  1619. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1620. /*
  1621. * If not MN, go check for MS or invalid.
  1622. */
  1623. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1624. mem_crb = NETXEN_CRB_QDR_NET;
  1625. else {
  1626. mem_crb = NETXEN_CRB_DDR_NET;
  1627. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1628. return netxen_nic_pci_mem_write_direct(adapter,
  1629. off, data, size);
  1630. }
  1631. off8 = off & 0xfffffff8;
  1632. off0 = off & 0x7;
  1633. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1634. sz[1] = size - sz[0];
  1635. loop = ((off0 + size - 1) >> 3) + 1;
  1636. if ((size != 8) || (off0 != 0)) {
  1637. for (i = 0; i < loop; i++) {
  1638. if (adapter->pci_mem_read(adapter, off8 + (i << 3),
  1639. &word[i], 8))
  1640. return -1;
  1641. }
  1642. }
  1643. switch (size) {
  1644. case 1:
  1645. tmpw = *((uint8_t *)data);
  1646. break;
  1647. case 2:
  1648. tmpw = *((uint16_t *)data);
  1649. break;
  1650. case 4:
  1651. tmpw = *((uint32_t *)data);
  1652. break;
  1653. case 8:
  1654. default:
  1655. tmpw = *((uint64_t *)data);
  1656. break;
  1657. }
  1658. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1659. word[0] |= tmpw << (off0 * 8);
  1660. if (loop == 2) {
  1661. word[1] &= ~(~0ULL << (sz[1] * 8));
  1662. word[1] |= tmpw >> (sz[0] * 8);
  1663. }
  1664. /*
  1665. * don't lock here - write_wx gets the lock if each time
  1666. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1667. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1668. */
  1669. for (i = 0; i < loop; i++) {
  1670. temp = off8 + (i << 3);
  1671. adapter->hw_write_wx(adapter,
  1672. mem_crb+MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1673. temp = 0;
  1674. adapter->hw_write_wx(adapter,
  1675. mem_crb+MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1676. temp = word[i] & 0xffffffff;
  1677. adapter->hw_write_wx(adapter,
  1678. mem_crb+MIU_TEST_AGT_WRDATA_LO, &temp, 4);
  1679. temp = (word[i] >> 32) & 0xffffffff;
  1680. adapter->hw_write_wx(adapter,
  1681. mem_crb+MIU_TEST_AGT_WRDATA_HI, &temp, 4);
  1682. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1683. adapter->hw_write_wx(adapter,
  1684. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1685. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1686. adapter->hw_write_wx(adapter,
  1687. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1688. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1689. adapter->hw_read_wx(adapter,
  1690. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1691. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1692. break;
  1693. }
  1694. if (j >= MAX_CTL_CHECK) {
  1695. if (printk_ratelimit())
  1696. dev_err(&adapter->pdev->dev,
  1697. "failed to write through agent\n");
  1698. ret = -1;
  1699. break;
  1700. }
  1701. }
  1702. /*
  1703. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1704. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1705. */
  1706. return ret;
  1707. }
  1708. int
  1709. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1710. u64 off, void *data, int size)
  1711. {
  1712. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1713. uint32_t temp;
  1714. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1715. /*
  1716. * If not MN, go check for MS or invalid.
  1717. */
  1718. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1719. mem_crb = NETXEN_CRB_QDR_NET;
  1720. else {
  1721. mem_crb = NETXEN_CRB_DDR_NET;
  1722. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1723. return netxen_nic_pci_mem_read_direct(adapter,
  1724. off, data, size);
  1725. }
  1726. off8 = off & 0xfffffff8;
  1727. off0[0] = off & 0x7;
  1728. off0[1] = 0;
  1729. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1730. sz[1] = size - sz[0];
  1731. loop = ((off0[0] + size - 1) >> 3) + 1;
  1732. /*
  1733. * don't lock here - write_wx gets the lock if each time
  1734. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1735. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1736. */
  1737. for (i = 0; i < loop; i++) {
  1738. temp = off8 + (i << 3);
  1739. adapter->hw_write_wx(adapter,
  1740. mem_crb + MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1741. temp = 0;
  1742. adapter->hw_write_wx(adapter,
  1743. mem_crb + MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1744. temp = MIU_TA_CTL_ENABLE;
  1745. adapter->hw_write_wx(adapter,
  1746. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1747. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1748. adapter->hw_write_wx(adapter,
  1749. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1750. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1751. adapter->hw_read_wx(adapter,
  1752. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1753. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1754. break;
  1755. }
  1756. if (j >= MAX_CTL_CHECK) {
  1757. if (printk_ratelimit())
  1758. dev_err(&adapter->pdev->dev,
  1759. "failed to read through agent\n");
  1760. break;
  1761. }
  1762. start = off0[i] >> 2;
  1763. end = (off0[i] + sz[i] - 1) >> 2;
  1764. for (k = start; k <= end; k++) {
  1765. adapter->hw_read_wx(adapter,
  1766. mem_crb + MIU_TEST_AGT_RDDATA(k), &temp, 4);
  1767. word[i] |= ((uint64_t)temp << (32 * k));
  1768. }
  1769. }
  1770. /*
  1771. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1772. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1773. */
  1774. if (j >= MAX_CTL_CHECK)
  1775. return -1;
  1776. if (sz[0] == 8) {
  1777. val = word[0];
  1778. } else {
  1779. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1780. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1781. }
  1782. switch (size) {
  1783. case 1:
  1784. *(uint8_t *)data = val;
  1785. break;
  1786. case 2:
  1787. *(uint16_t *)data = val;
  1788. break;
  1789. case 4:
  1790. *(uint32_t *)data = val;
  1791. break;
  1792. case 8:
  1793. *(uint64_t *)data = val;
  1794. break;
  1795. }
  1796. return 0;
  1797. }
  1798. /*
  1799. * Note : only 32-bit writes!
  1800. */
  1801. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1802. u64 off, u32 data)
  1803. {
  1804. adapter->hw_write_wx(adapter, off, &data, 4);
  1805. return 0;
  1806. }
  1807. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
  1808. {
  1809. u32 temp;
  1810. adapter->hw_read_wx(adapter, off, &temp, 4);
  1811. return temp;
  1812. }
  1813. void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
  1814. u64 off, u32 data)
  1815. {
  1816. adapter->hw_write_wx(adapter, off, &data, 4);
  1817. }
  1818. u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off)
  1819. {
  1820. u32 temp;
  1821. adapter->hw_read_wx(adapter, off, &temp, 4);
  1822. return temp;
  1823. }
  1824. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1825. {
  1826. int offset, board_type, magic, header_version;
  1827. struct pci_dev *pdev = adapter->pdev;
  1828. offset = NETXEN_BRDCFG_START +
  1829. offsetof(struct netxen_board_info, magic);
  1830. if (netxen_rom_fast_read(adapter, offset, &magic))
  1831. return -EIO;
  1832. offset = NETXEN_BRDCFG_START +
  1833. offsetof(struct netxen_board_info, header_version);
  1834. if (netxen_rom_fast_read(adapter, offset, &header_version))
  1835. return -EIO;
  1836. if (magic != NETXEN_BDINFO_MAGIC ||
  1837. header_version != NETXEN_BDINFO_VERSION) {
  1838. dev_err(&pdev->dev,
  1839. "invalid board config, magic=%08x, version=%08x\n",
  1840. magic, header_version);
  1841. return -EIO;
  1842. }
  1843. offset = NETXEN_BRDCFG_START +
  1844. offsetof(struct netxen_board_info, board_type);
  1845. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1846. return -EIO;
  1847. adapter->ahw.board_type = board_type;
  1848. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1849. u32 gpio = netxen_nic_reg_read(adapter,
  1850. NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1851. if ((gpio & 0x8000) == 0)
  1852. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1853. }
  1854. switch ((netxen_brdtype_t)board_type) {
  1855. case NETXEN_BRDTYPE_P2_SB35_4G:
  1856. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1857. break;
  1858. case NETXEN_BRDTYPE_P2_SB31_10G:
  1859. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1860. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1861. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1862. case NETXEN_BRDTYPE_P3_HMEZ:
  1863. case NETXEN_BRDTYPE_P3_XG_LOM:
  1864. case NETXEN_BRDTYPE_P3_10G_CX4:
  1865. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1866. case NETXEN_BRDTYPE_P3_IMEZ:
  1867. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1868. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1869. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1870. case NETXEN_BRDTYPE_P3_10G_XFP:
  1871. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1872. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1873. break;
  1874. case NETXEN_BRDTYPE_P1_BD:
  1875. case NETXEN_BRDTYPE_P1_SB:
  1876. case NETXEN_BRDTYPE_P1_SMAX:
  1877. case NETXEN_BRDTYPE_P1_SOCK:
  1878. case NETXEN_BRDTYPE_P3_REF_QG:
  1879. case NETXEN_BRDTYPE_P3_4_GB:
  1880. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1881. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1882. break;
  1883. case NETXEN_BRDTYPE_P3_10G_TP:
  1884. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1885. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1886. break;
  1887. default:
  1888. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1889. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1890. break;
  1891. }
  1892. return 0;
  1893. }
  1894. /* NIU access sections */
  1895. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1896. {
  1897. new_mtu += MTU_FUDGE_FACTOR;
  1898. netxen_nic_write_w0(adapter,
  1899. NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1900. new_mtu);
  1901. return 0;
  1902. }
  1903. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1904. {
  1905. new_mtu += MTU_FUDGE_FACTOR;
  1906. if (adapter->physical_port == 0)
  1907. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
  1908. new_mtu);
  1909. else
  1910. netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
  1911. new_mtu);
  1912. return 0;
  1913. }
  1914. void
  1915. netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  1916. unsigned long off, int data)
  1917. {
  1918. adapter->hw_write_wx(adapter, off, &data, 4);
  1919. }
  1920. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1921. {
  1922. __u32 status;
  1923. __u32 autoneg;
  1924. __u32 port_mode;
  1925. if (!netif_carrier_ok(adapter->netdev)) {
  1926. adapter->link_speed = 0;
  1927. adapter->link_duplex = -1;
  1928. adapter->link_autoneg = AUTONEG_ENABLE;
  1929. return;
  1930. }
  1931. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1932. adapter->hw_read_wx(adapter,
  1933. NETXEN_PORT_MODE_ADDR, &port_mode, 4);
  1934. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1935. adapter->link_speed = SPEED_1000;
  1936. adapter->link_duplex = DUPLEX_FULL;
  1937. adapter->link_autoneg = AUTONEG_DISABLE;
  1938. return;
  1939. }
  1940. if (adapter->phy_read
  1941. && adapter->phy_read(adapter,
  1942. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1943. &status) == 0) {
  1944. if (netxen_get_phy_link(status)) {
  1945. switch (netxen_get_phy_speed(status)) {
  1946. case 0:
  1947. adapter->link_speed = SPEED_10;
  1948. break;
  1949. case 1:
  1950. adapter->link_speed = SPEED_100;
  1951. break;
  1952. case 2:
  1953. adapter->link_speed = SPEED_1000;
  1954. break;
  1955. default:
  1956. adapter->link_speed = 0;
  1957. break;
  1958. }
  1959. switch (netxen_get_phy_duplex(status)) {
  1960. case 0:
  1961. adapter->link_duplex = DUPLEX_HALF;
  1962. break;
  1963. case 1:
  1964. adapter->link_duplex = DUPLEX_FULL;
  1965. break;
  1966. default:
  1967. adapter->link_duplex = -1;
  1968. break;
  1969. }
  1970. if (adapter->phy_read
  1971. && adapter->phy_read(adapter,
  1972. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1973. &autoneg) != 0)
  1974. adapter->link_autoneg = autoneg;
  1975. } else
  1976. goto link_down;
  1977. } else {
  1978. link_down:
  1979. adapter->link_speed = 0;
  1980. adapter->link_duplex = -1;
  1981. }
  1982. }
  1983. }
  1984. void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
  1985. {
  1986. u32 fw_major, fw_minor, fw_build;
  1987. char brd_name[NETXEN_MAX_SHORT_NAME];
  1988. char serial_num[32];
  1989. int i, addr, val;
  1990. int *ptr32;
  1991. struct pci_dev *pdev = adapter->pdev;
  1992. adapter->driver_mismatch = 0;
  1993. ptr32 = (int *)&serial_num;
  1994. addr = NETXEN_USER_START +
  1995. offsetof(struct netxen_new_user_info, serial_num);
  1996. for (i = 0; i < 8; i++) {
  1997. if (netxen_rom_fast_read(adapter, addr, &val) == -1) {
  1998. dev_err(&pdev->dev, "error reading board info\n");
  1999. adapter->driver_mismatch = 1;
  2000. return;
  2001. }
  2002. ptr32[i] = cpu_to_le32(val);
  2003. addr += sizeof(u32);
  2004. }
  2005. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MAJOR, &fw_major, 4);
  2006. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MINOR, &fw_minor, 4);
  2007. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_SUB, &fw_build, 4);
  2008. adapter->fw_major = fw_major;
  2009. adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
  2010. if (adapter->portnum == 0) {
  2011. get_brd_name_by_type(adapter->ahw.board_type, brd_name);
  2012. printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
  2013. brd_name, serial_num, adapter->ahw.revision_id);
  2014. }
  2015. if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
  2016. adapter->driver_mismatch = 1;
  2017. dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
  2018. fw_major, fw_minor, fw_build);
  2019. return;
  2020. }
  2021. dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
  2022. fw_major, fw_minor, fw_build);
  2023. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  2024. adapter->hw_read_wx(adapter,
  2025. NETXEN_MIU_MN_CONTROL, &i, 4);
  2026. adapter->ahw.cut_through = (i & 0x4) ? 1 : 0;
  2027. dev_info(&pdev->dev, "firmware running in %s mode\n",
  2028. adapter->ahw.cut_through ? "cut-through" : "legacy");
  2029. }
  2030. }
  2031. int
  2032. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  2033. {
  2034. u32 wol_cfg;
  2035. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  2036. return 0;
  2037. wol_cfg = netxen_nic_reg_read(adapter, NETXEN_WOL_CONFIG_NV);
  2038. if (wol_cfg & (1UL << adapter->portnum)) {
  2039. wol_cfg = netxen_nic_reg_read(adapter, NETXEN_WOL_CONFIG);
  2040. if (wol_cfg & (1 << adapter->portnum))
  2041. return 1;
  2042. }
  2043. return 0;
  2044. }