ahci.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/sched.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <scsi/scsi_cmnd.h>
  46. #include <linux/libata.h>
  47. #include <asm/io.h>
  48. #define DRV_NAME "ahci"
  49. #define DRV_VERSION "1.2"
  50. enum {
  51. AHCI_PCI_BAR = 5,
  52. AHCI_MAX_SG = 168, /* hardware max is 64K */
  53. AHCI_DMA_BOUNDARY = 0xffffffff,
  54. AHCI_USE_CLUSTERING = 0,
  55. AHCI_CMD_SLOT_SZ = 32 * 32,
  56. AHCI_RX_FIS_SZ = 256,
  57. AHCI_CMD_TBL_HDR = 0x80,
  58. AHCI_CMD_TBL_CDB = 0x40,
  59. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR + (AHCI_MAX_SG * 16),
  60. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_SZ +
  61. AHCI_RX_FIS_SZ,
  62. AHCI_IRQ_ON_SG = (1 << 31),
  63. AHCI_CMD_ATAPI = (1 << 5),
  64. AHCI_CMD_WRITE = (1 << 6),
  65. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  66. board_ahci = 0,
  67. /* global controller registers */
  68. HOST_CAP = 0x00, /* host capabilities */
  69. HOST_CTL = 0x04, /* global host control */
  70. HOST_IRQ_STAT = 0x08, /* interrupt status */
  71. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  72. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  73. /* HOST_CTL bits */
  74. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  75. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  76. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  77. /* HOST_CAP bits */
  78. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  79. /* registers for each SATA port */
  80. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  81. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  82. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  83. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  84. PORT_IRQ_STAT = 0x10, /* interrupt status */
  85. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  86. PORT_CMD = 0x18, /* port command */
  87. PORT_TFDATA = 0x20, /* taskfile data */
  88. PORT_SIG = 0x24, /* device TF signature */
  89. PORT_CMD_ISSUE = 0x38, /* command issue */
  90. PORT_SCR = 0x28, /* SATA phy register block */
  91. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  92. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  93. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  94. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  95. /* PORT_IRQ_{STAT,MASK} bits */
  96. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  97. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  98. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  99. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  100. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  101. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  102. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  103. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  104. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  105. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  106. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  107. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  108. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  109. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  110. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  111. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  112. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  113. PORT_IRQ_FATAL = PORT_IRQ_TF_ERR |
  114. PORT_IRQ_HBUS_ERR |
  115. PORT_IRQ_HBUS_DATA_ERR |
  116. PORT_IRQ_IF_ERR,
  117. DEF_PORT_IRQ = PORT_IRQ_FATAL | PORT_IRQ_PHYRDY |
  118. PORT_IRQ_CONNECT | PORT_IRQ_SG_DONE |
  119. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_FIS |
  120. PORT_IRQ_DMAS_FIS | PORT_IRQ_PIOS_FIS |
  121. PORT_IRQ_D2H_REG_FIS,
  122. /* PORT_CMD bits */
  123. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  124. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  125. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  126. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  127. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  128. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  129. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  130. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  131. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  132. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  133. /* hpriv->flags bits */
  134. AHCI_FLAG_MSI = (1 << 0),
  135. };
  136. struct ahci_cmd_hdr {
  137. u32 opts;
  138. u32 status;
  139. u32 tbl_addr;
  140. u32 tbl_addr_hi;
  141. u32 reserved[4];
  142. };
  143. struct ahci_sg {
  144. u32 addr;
  145. u32 addr_hi;
  146. u32 reserved;
  147. u32 flags_size;
  148. };
  149. struct ahci_host_priv {
  150. unsigned long flags;
  151. u32 cap; /* cache of HOST_CAP register */
  152. u32 port_map; /* cache of HOST_PORTS_IMPL reg */
  153. };
  154. struct ahci_port_priv {
  155. struct ahci_cmd_hdr *cmd_slot;
  156. dma_addr_t cmd_slot_dma;
  157. void *cmd_tbl;
  158. dma_addr_t cmd_tbl_dma;
  159. struct ahci_sg *cmd_tbl_sg;
  160. void *rx_fis;
  161. dma_addr_t rx_fis_dma;
  162. };
  163. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  164. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  165. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  166. static int ahci_qc_issue(struct ata_queued_cmd *qc);
  167. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
  168. static void ahci_phy_reset(struct ata_port *ap);
  169. static void ahci_irq_clear(struct ata_port *ap);
  170. static void ahci_eng_timeout(struct ata_port *ap);
  171. static int ahci_port_start(struct ata_port *ap);
  172. static void ahci_port_stop(struct ata_port *ap);
  173. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  174. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  175. static u8 ahci_check_status(struct ata_port *ap);
  176. static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc);
  177. static void ahci_remove_one (struct pci_dev *pdev);
  178. static struct scsi_host_template ahci_sht = {
  179. .module = THIS_MODULE,
  180. .name = DRV_NAME,
  181. .ioctl = ata_scsi_ioctl,
  182. .queuecommand = ata_scsi_queuecmd,
  183. .eh_strategy_handler = ata_scsi_error,
  184. .can_queue = ATA_DEF_QUEUE,
  185. .this_id = ATA_SHT_THIS_ID,
  186. .sg_tablesize = AHCI_MAX_SG,
  187. .max_sectors = ATA_MAX_SECTORS,
  188. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  189. .emulated = ATA_SHT_EMULATED,
  190. .use_clustering = AHCI_USE_CLUSTERING,
  191. .proc_name = DRV_NAME,
  192. .dma_boundary = AHCI_DMA_BOUNDARY,
  193. .slave_configure = ata_scsi_slave_config,
  194. .bios_param = ata_std_bios_param,
  195. };
  196. static const struct ata_port_operations ahci_ops = {
  197. .port_disable = ata_port_disable,
  198. .check_status = ahci_check_status,
  199. .check_altstatus = ahci_check_status,
  200. .dev_select = ata_noop_dev_select,
  201. .tf_read = ahci_tf_read,
  202. .phy_reset = ahci_phy_reset,
  203. .qc_prep = ahci_qc_prep,
  204. .qc_issue = ahci_qc_issue,
  205. .eng_timeout = ahci_eng_timeout,
  206. .irq_handler = ahci_interrupt,
  207. .irq_clear = ahci_irq_clear,
  208. .scr_read = ahci_scr_read,
  209. .scr_write = ahci_scr_write,
  210. .port_start = ahci_port_start,
  211. .port_stop = ahci_port_stop,
  212. };
  213. static const struct ata_port_info ahci_port_info[] = {
  214. /* board_ahci */
  215. {
  216. .sht = &ahci_sht,
  217. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  218. ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
  219. ATA_FLAG_PIO_DMA,
  220. .pio_mask = 0x1f, /* pio0-4 */
  221. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  222. .port_ops = &ahci_ops,
  223. },
  224. };
  225. static const struct pci_device_id ahci_pci_tbl[] = {
  226. { PCI_VENDOR_ID_INTEL, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  227. board_ahci }, /* ICH6 */
  228. { PCI_VENDOR_ID_INTEL, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  229. board_ahci }, /* ICH6M */
  230. { PCI_VENDOR_ID_INTEL, 0x27c1, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  231. board_ahci }, /* ICH7 */
  232. { PCI_VENDOR_ID_INTEL, 0x27c5, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  233. board_ahci }, /* ICH7M */
  234. { PCI_VENDOR_ID_INTEL, 0x27c3, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  235. board_ahci }, /* ICH7R */
  236. { PCI_VENDOR_ID_AL, 0x5288, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  237. board_ahci }, /* ULi M5288 */
  238. { PCI_VENDOR_ID_INTEL, 0x2681, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  239. board_ahci }, /* ESB2 */
  240. { PCI_VENDOR_ID_INTEL, 0x2682, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  241. board_ahci }, /* ESB2 */
  242. { PCI_VENDOR_ID_INTEL, 0x2683, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  243. board_ahci }, /* ESB2 */
  244. { PCI_VENDOR_ID_INTEL, 0x27c6, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  245. board_ahci }, /* ICH7-M DH */
  246. { PCI_VENDOR_ID_INTEL, 0x2821, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  247. board_ahci }, /* ICH8 */
  248. { PCI_VENDOR_ID_INTEL, 0x2822, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  249. board_ahci }, /* ICH8 */
  250. { PCI_VENDOR_ID_INTEL, 0x2824, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  251. board_ahci }, /* ICH8 */
  252. { PCI_VENDOR_ID_INTEL, 0x2829, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  253. board_ahci }, /* ICH8M */
  254. { PCI_VENDOR_ID_INTEL, 0x282a, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  255. board_ahci }, /* ICH8M */
  256. { 0x197b, 0x2360, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  257. board_ahci }, /* JMicron JMB360 */
  258. { } /* terminate list */
  259. };
  260. static struct pci_driver ahci_pci_driver = {
  261. .name = DRV_NAME,
  262. .id_table = ahci_pci_tbl,
  263. .probe = ahci_init_one,
  264. .remove = ahci_remove_one,
  265. };
  266. static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
  267. {
  268. return base + 0x100 + (port * 0x80);
  269. }
  270. static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
  271. {
  272. return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
  273. }
  274. static int ahci_port_start(struct ata_port *ap)
  275. {
  276. struct device *dev = ap->host_set->dev;
  277. struct ahci_host_priv *hpriv = ap->host_set->private_data;
  278. struct ahci_port_priv *pp;
  279. void __iomem *mmio = ap->host_set->mmio_base;
  280. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  281. void *mem;
  282. dma_addr_t mem_dma;
  283. int rc;
  284. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  285. if (!pp)
  286. return -ENOMEM;
  287. memset(pp, 0, sizeof(*pp));
  288. rc = ata_pad_alloc(ap, dev);
  289. if (rc) {
  290. kfree(pp);
  291. return rc;
  292. }
  293. mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
  294. if (!mem) {
  295. ata_pad_free(ap, dev);
  296. kfree(pp);
  297. return -ENOMEM;
  298. }
  299. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  300. /*
  301. * First item in chunk of DMA memory: 32-slot command table,
  302. * 32 bytes each in size
  303. */
  304. pp->cmd_slot = mem;
  305. pp->cmd_slot_dma = mem_dma;
  306. mem += AHCI_CMD_SLOT_SZ;
  307. mem_dma += AHCI_CMD_SLOT_SZ;
  308. /*
  309. * Second item: Received-FIS area
  310. */
  311. pp->rx_fis = mem;
  312. pp->rx_fis_dma = mem_dma;
  313. mem += AHCI_RX_FIS_SZ;
  314. mem_dma += AHCI_RX_FIS_SZ;
  315. /*
  316. * Third item: data area for storing a single command
  317. * and its scatter-gather table
  318. */
  319. pp->cmd_tbl = mem;
  320. pp->cmd_tbl_dma = mem_dma;
  321. pp->cmd_tbl_sg = mem + AHCI_CMD_TBL_HDR;
  322. ap->private_data = pp;
  323. if (hpriv->cap & HOST_CAP_64)
  324. writel((pp->cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
  325. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  326. readl(port_mmio + PORT_LST_ADDR); /* flush */
  327. if (hpriv->cap & HOST_CAP_64)
  328. writel((pp->rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
  329. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  330. readl(port_mmio + PORT_FIS_ADDR); /* flush */
  331. writel(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
  332. PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
  333. PORT_CMD_START, port_mmio + PORT_CMD);
  334. readl(port_mmio + PORT_CMD); /* flush */
  335. return 0;
  336. }
  337. static void ahci_port_stop(struct ata_port *ap)
  338. {
  339. struct device *dev = ap->host_set->dev;
  340. struct ahci_port_priv *pp = ap->private_data;
  341. void __iomem *mmio = ap->host_set->mmio_base;
  342. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  343. u32 tmp;
  344. tmp = readl(port_mmio + PORT_CMD);
  345. tmp &= ~(PORT_CMD_START | PORT_CMD_FIS_RX);
  346. writel(tmp, port_mmio + PORT_CMD);
  347. readl(port_mmio + PORT_CMD); /* flush */
  348. /* spec says 500 msecs for each PORT_CMD_{START,FIS_RX} bit, so
  349. * this is slightly incorrect.
  350. */
  351. msleep(500);
  352. ap->private_data = NULL;
  353. dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
  354. pp->cmd_slot, pp->cmd_slot_dma);
  355. ata_pad_free(ap, dev);
  356. kfree(pp);
  357. }
  358. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  359. {
  360. unsigned int sc_reg;
  361. switch (sc_reg_in) {
  362. case SCR_STATUS: sc_reg = 0; break;
  363. case SCR_CONTROL: sc_reg = 1; break;
  364. case SCR_ERROR: sc_reg = 2; break;
  365. case SCR_ACTIVE: sc_reg = 3; break;
  366. default:
  367. return 0xffffffffU;
  368. }
  369. return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  370. }
  371. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  372. u32 val)
  373. {
  374. unsigned int sc_reg;
  375. switch (sc_reg_in) {
  376. case SCR_STATUS: sc_reg = 0; break;
  377. case SCR_CONTROL: sc_reg = 1; break;
  378. case SCR_ERROR: sc_reg = 2; break;
  379. case SCR_ACTIVE: sc_reg = 3; break;
  380. default:
  381. return;
  382. }
  383. writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  384. }
  385. static void ahci_phy_reset(struct ata_port *ap)
  386. {
  387. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  388. struct ata_taskfile tf;
  389. struct ata_device *dev = &ap->device[0];
  390. u32 new_tmp, tmp;
  391. __sata_phy_reset(ap);
  392. if (ap->flags & ATA_FLAG_PORT_DISABLED)
  393. return;
  394. tmp = readl(port_mmio + PORT_SIG);
  395. tf.lbah = (tmp >> 24) & 0xff;
  396. tf.lbam = (tmp >> 16) & 0xff;
  397. tf.lbal = (tmp >> 8) & 0xff;
  398. tf.nsect = (tmp) & 0xff;
  399. dev->class = ata_dev_classify(&tf);
  400. if (!ata_dev_present(dev)) {
  401. ata_port_disable(ap);
  402. return;
  403. }
  404. /* Make sure port's ATAPI bit is set appropriately */
  405. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  406. if (dev->class == ATA_DEV_ATAPI)
  407. new_tmp |= PORT_CMD_ATAPI;
  408. else
  409. new_tmp &= ~PORT_CMD_ATAPI;
  410. if (new_tmp != tmp) {
  411. writel(new_tmp, port_mmio + PORT_CMD);
  412. readl(port_mmio + PORT_CMD); /* flush */
  413. }
  414. }
  415. static u8 ahci_check_status(struct ata_port *ap)
  416. {
  417. void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  418. return readl(mmio + PORT_TFDATA) & 0xFF;
  419. }
  420. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  421. {
  422. struct ahci_port_priv *pp = ap->private_data;
  423. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  424. ata_tf_from_fis(d2h_fis, tf);
  425. }
  426. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc)
  427. {
  428. struct ahci_port_priv *pp = qc->ap->private_data;
  429. struct scatterlist *sg;
  430. struct ahci_sg *ahci_sg;
  431. unsigned int n_sg = 0;
  432. VPRINTK("ENTER\n");
  433. /*
  434. * Next, the S/G list.
  435. */
  436. ahci_sg = pp->cmd_tbl_sg;
  437. ata_for_each_sg(sg, qc) {
  438. dma_addr_t addr = sg_dma_address(sg);
  439. u32 sg_len = sg_dma_len(sg);
  440. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  441. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  442. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  443. ahci_sg++;
  444. n_sg++;
  445. }
  446. return n_sg;
  447. }
  448. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  449. {
  450. struct ata_port *ap = qc->ap;
  451. struct ahci_port_priv *pp = ap->private_data;
  452. u32 opts;
  453. const u32 cmd_fis_len = 5; /* five dwords */
  454. unsigned int n_elem;
  455. /*
  456. * Fill in command slot information (currently only one slot,
  457. * slot 0, is currently since we don't do queueing)
  458. */
  459. opts = cmd_fis_len;
  460. if (qc->tf.flags & ATA_TFLAG_WRITE)
  461. opts |= AHCI_CMD_WRITE;
  462. if (is_atapi_taskfile(&qc->tf))
  463. opts |= AHCI_CMD_ATAPI;
  464. pp->cmd_slot[0].opts = cpu_to_le32(opts);
  465. pp->cmd_slot[0].status = 0;
  466. pp->cmd_slot[0].tbl_addr = cpu_to_le32(pp->cmd_tbl_dma & 0xffffffff);
  467. pp->cmd_slot[0].tbl_addr_hi = cpu_to_le32((pp->cmd_tbl_dma >> 16) >> 16);
  468. /*
  469. * Fill in command table information. First, the header,
  470. * a SATA Register - Host to Device command FIS.
  471. */
  472. ata_tf_to_fis(&qc->tf, pp->cmd_tbl, 0);
  473. if (opts & AHCI_CMD_ATAPI) {
  474. memset(pp->cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  475. memcpy(pp->cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, ap->cdb_len);
  476. }
  477. if (!(qc->flags & ATA_QCFLAG_DMAMAP))
  478. return;
  479. n_elem = ahci_fill_sg(qc);
  480. pp->cmd_slot[0].opts |= cpu_to_le32(n_elem << 16);
  481. }
  482. static void ahci_restart_port(struct ata_port *ap, u32 irq_stat)
  483. {
  484. void __iomem *mmio = ap->host_set->mmio_base;
  485. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  486. u32 tmp;
  487. int work;
  488. if ((ap->device[0].class != ATA_DEV_ATAPI) ||
  489. ((irq_stat & PORT_IRQ_TF_ERR) == 0))
  490. printk(KERN_WARNING "ata%u: port reset, "
  491. "p_is %x is %x pis %x cmd %x tf %x ss %x se %x\n",
  492. ap->id,
  493. irq_stat,
  494. readl(mmio + HOST_IRQ_STAT),
  495. readl(port_mmio + PORT_IRQ_STAT),
  496. readl(port_mmio + PORT_CMD),
  497. readl(port_mmio + PORT_TFDATA),
  498. readl(port_mmio + PORT_SCR_STAT),
  499. readl(port_mmio + PORT_SCR_ERR));
  500. /* stop DMA */
  501. tmp = readl(port_mmio + PORT_CMD);
  502. tmp &= ~PORT_CMD_START;
  503. writel(tmp, port_mmio + PORT_CMD);
  504. /* wait for engine to stop. TODO: this could be
  505. * as long as 500 msec
  506. */
  507. work = 1000;
  508. while (work-- > 0) {
  509. tmp = readl(port_mmio + PORT_CMD);
  510. if ((tmp & PORT_CMD_LIST_ON) == 0)
  511. break;
  512. udelay(10);
  513. }
  514. /* clear SATA phy error, if any */
  515. tmp = readl(port_mmio + PORT_SCR_ERR);
  516. writel(tmp, port_mmio + PORT_SCR_ERR);
  517. /* if DRQ/BSY is set, device needs to be reset.
  518. * if so, issue COMRESET
  519. */
  520. tmp = readl(port_mmio + PORT_TFDATA);
  521. if (tmp & (ATA_BUSY | ATA_DRQ)) {
  522. writel(0x301, port_mmio + PORT_SCR_CTL);
  523. readl(port_mmio + PORT_SCR_CTL); /* flush */
  524. udelay(10);
  525. writel(0x300, port_mmio + PORT_SCR_CTL);
  526. readl(port_mmio + PORT_SCR_CTL); /* flush */
  527. }
  528. /* re-start DMA */
  529. tmp = readl(port_mmio + PORT_CMD);
  530. tmp |= PORT_CMD_START;
  531. writel(tmp, port_mmio + PORT_CMD);
  532. readl(port_mmio + PORT_CMD); /* flush */
  533. }
  534. static void ahci_eng_timeout(struct ata_port *ap)
  535. {
  536. struct ata_host_set *host_set = ap->host_set;
  537. void __iomem *mmio = host_set->mmio_base;
  538. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  539. struct ata_queued_cmd *qc;
  540. unsigned long flags;
  541. printk(KERN_WARNING "ata%u: handling error/timeout\n", ap->id);
  542. spin_lock_irqsave(&host_set->lock, flags);
  543. qc = ata_qc_from_tag(ap, ap->active_tag);
  544. if (!qc) {
  545. printk(KERN_ERR "ata%u: BUG: timeout without command\n",
  546. ap->id);
  547. } else {
  548. ahci_restart_port(ap, readl(port_mmio + PORT_IRQ_STAT));
  549. /* hack alert! We cannot use the supplied completion
  550. * function from inside the ->eh_strategy_handler() thread.
  551. * libata is the only user of ->eh_strategy_handler() in
  552. * any kernel, so the default scsi_done() assumes it is
  553. * not being called from the SCSI EH.
  554. */
  555. qc->scsidone = scsi_finish_command;
  556. qc->err_mask |= AC_ERR_OTHER;
  557. ata_qc_complete(qc);
  558. }
  559. spin_unlock_irqrestore(&host_set->lock, flags);
  560. }
  561. static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
  562. {
  563. void __iomem *mmio = ap->host_set->mmio_base;
  564. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  565. u32 status, serr, ci;
  566. serr = readl(port_mmio + PORT_SCR_ERR);
  567. writel(serr, port_mmio + PORT_SCR_ERR);
  568. status = readl(port_mmio + PORT_IRQ_STAT);
  569. writel(status, port_mmio + PORT_IRQ_STAT);
  570. ci = readl(port_mmio + PORT_CMD_ISSUE);
  571. if (likely((ci & 0x1) == 0)) {
  572. if (qc) {
  573. assert(qc->err_mask == 0);
  574. ata_qc_complete(qc);
  575. qc = NULL;
  576. }
  577. }
  578. if (status & PORT_IRQ_FATAL) {
  579. unsigned int err_mask;
  580. if (status & PORT_IRQ_TF_ERR)
  581. err_mask = AC_ERR_DEV;
  582. else if (status & PORT_IRQ_IF_ERR)
  583. err_mask = AC_ERR_ATA_BUS;
  584. else
  585. err_mask = AC_ERR_HOST_BUS;
  586. /* command processing has stopped due to error; restart */
  587. ahci_restart_port(ap, status);
  588. if (qc) {
  589. qc->err_mask |= AC_ERR_OTHER;
  590. ata_qc_complete(qc);
  591. }
  592. }
  593. return 1;
  594. }
  595. static void ahci_irq_clear(struct ata_port *ap)
  596. {
  597. /* TODO */
  598. }
  599. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
  600. {
  601. struct ata_host_set *host_set = dev_instance;
  602. struct ahci_host_priv *hpriv;
  603. unsigned int i, handled = 0;
  604. void __iomem *mmio;
  605. u32 irq_stat, irq_ack = 0;
  606. VPRINTK("ENTER\n");
  607. hpriv = host_set->private_data;
  608. mmio = host_set->mmio_base;
  609. /* sigh. 0xffffffff is a valid return from h/w */
  610. irq_stat = readl(mmio + HOST_IRQ_STAT);
  611. irq_stat &= hpriv->port_map;
  612. if (!irq_stat)
  613. return IRQ_NONE;
  614. spin_lock(&host_set->lock);
  615. for (i = 0; i < host_set->n_ports; i++) {
  616. struct ata_port *ap;
  617. if (!(irq_stat & (1 << i)))
  618. continue;
  619. ap = host_set->ports[i];
  620. if (ap) {
  621. struct ata_queued_cmd *qc;
  622. qc = ata_qc_from_tag(ap, ap->active_tag);
  623. if (!ahci_host_intr(ap, qc))
  624. if (ata_ratelimit()) {
  625. struct pci_dev *pdev =
  626. to_pci_dev(ap->host_set->dev);
  627. dev_printk(KERN_WARNING, &pdev->dev,
  628. "unhandled interrupt on port %u\n",
  629. i);
  630. }
  631. VPRINTK("port %u\n", i);
  632. } else {
  633. VPRINTK("port %u (no irq)\n", i);
  634. if (ata_ratelimit()) {
  635. struct pci_dev *pdev =
  636. to_pci_dev(ap->host_set->dev);
  637. dev_printk(KERN_WARNING, &pdev->dev,
  638. "interrupt on disabled port %u\n", i);
  639. }
  640. }
  641. irq_ack |= (1 << i);
  642. }
  643. if (irq_ack) {
  644. writel(irq_ack, mmio + HOST_IRQ_STAT);
  645. handled = 1;
  646. }
  647. spin_unlock(&host_set->lock);
  648. VPRINTK("EXIT\n");
  649. return IRQ_RETVAL(handled);
  650. }
  651. static int ahci_qc_issue(struct ata_queued_cmd *qc)
  652. {
  653. struct ata_port *ap = qc->ap;
  654. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  655. writel(1, port_mmio + PORT_CMD_ISSUE);
  656. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  657. return 0;
  658. }
  659. static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
  660. unsigned int port_idx)
  661. {
  662. VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
  663. base = ahci_port_base_ul(base, port_idx);
  664. VPRINTK("base now==0x%lx\n", base);
  665. port->cmd_addr = base;
  666. port->scr_addr = base + PORT_SCR;
  667. VPRINTK("EXIT\n");
  668. }
  669. static int ahci_host_init(struct ata_probe_ent *probe_ent)
  670. {
  671. struct ahci_host_priv *hpriv = probe_ent->private_data;
  672. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  673. void __iomem *mmio = probe_ent->mmio_base;
  674. u32 tmp, cap_save;
  675. unsigned int i, j, using_dac;
  676. int rc;
  677. void __iomem *port_mmio;
  678. cap_save = readl(mmio + HOST_CAP);
  679. cap_save &= ( (1<<28) | (1<<17) );
  680. cap_save |= (1 << 27);
  681. /* global controller reset */
  682. tmp = readl(mmio + HOST_CTL);
  683. if ((tmp & HOST_RESET) == 0) {
  684. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  685. readl(mmio + HOST_CTL); /* flush */
  686. }
  687. /* reset must complete within 1 second, or
  688. * the hardware should be considered fried.
  689. */
  690. ssleep(1);
  691. tmp = readl(mmio + HOST_CTL);
  692. if (tmp & HOST_RESET) {
  693. dev_printk(KERN_ERR, &pdev->dev,
  694. "controller reset failed (0x%x)\n", tmp);
  695. return -EIO;
  696. }
  697. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  698. (void) readl(mmio + HOST_CTL); /* flush */
  699. writel(cap_save, mmio + HOST_CAP);
  700. writel(0xf, mmio + HOST_PORTS_IMPL);
  701. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  702. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  703. u16 tmp16;
  704. pci_read_config_word(pdev, 0x92, &tmp16);
  705. tmp16 |= 0xf;
  706. pci_write_config_word(pdev, 0x92, tmp16);
  707. }
  708. hpriv->cap = readl(mmio + HOST_CAP);
  709. hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
  710. probe_ent->n_ports = (hpriv->cap & 0x1f) + 1;
  711. VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
  712. hpriv->cap, hpriv->port_map, probe_ent->n_ports);
  713. using_dac = hpriv->cap & HOST_CAP_64;
  714. if (using_dac &&
  715. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  716. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  717. if (rc) {
  718. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  719. if (rc) {
  720. dev_printk(KERN_ERR, &pdev->dev,
  721. "64-bit DMA enable failed\n");
  722. return rc;
  723. }
  724. }
  725. } else {
  726. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  727. if (rc) {
  728. dev_printk(KERN_ERR, &pdev->dev,
  729. "32-bit DMA enable failed\n");
  730. return rc;
  731. }
  732. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  733. if (rc) {
  734. dev_printk(KERN_ERR, &pdev->dev,
  735. "32-bit consistent DMA enable failed\n");
  736. return rc;
  737. }
  738. }
  739. for (i = 0; i < probe_ent->n_ports; i++) {
  740. #if 0 /* BIOSen initialize this incorrectly */
  741. if (!(hpriv->port_map & (1 << i)))
  742. continue;
  743. #endif
  744. port_mmio = ahci_port_base(mmio, i);
  745. VPRINTK("mmio %p port_mmio %p\n", mmio, port_mmio);
  746. ahci_setup_port(&probe_ent->port[i],
  747. (unsigned long) mmio, i);
  748. /* make sure port is not active */
  749. tmp = readl(port_mmio + PORT_CMD);
  750. VPRINTK("PORT_CMD 0x%x\n", tmp);
  751. if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  752. PORT_CMD_FIS_RX | PORT_CMD_START)) {
  753. tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  754. PORT_CMD_FIS_RX | PORT_CMD_START);
  755. writel(tmp, port_mmio + PORT_CMD);
  756. readl(port_mmio + PORT_CMD); /* flush */
  757. /* spec says 500 msecs for each bit, so
  758. * this is slightly incorrect.
  759. */
  760. msleep(500);
  761. }
  762. writel(PORT_CMD_SPIN_UP, port_mmio + PORT_CMD);
  763. j = 0;
  764. while (j < 100) {
  765. msleep(10);
  766. tmp = readl(port_mmio + PORT_SCR_STAT);
  767. if ((tmp & 0xf) == 0x3)
  768. break;
  769. j++;
  770. }
  771. tmp = readl(port_mmio + PORT_SCR_ERR);
  772. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  773. writel(tmp, port_mmio + PORT_SCR_ERR);
  774. /* ack any pending irq events for this port */
  775. tmp = readl(port_mmio + PORT_IRQ_STAT);
  776. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  777. if (tmp)
  778. writel(tmp, port_mmio + PORT_IRQ_STAT);
  779. writel(1 << i, mmio + HOST_IRQ_STAT);
  780. /* set irq mask (enables interrupts) */
  781. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  782. }
  783. tmp = readl(mmio + HOST_CTL);
  784. VPRINTK("HOST_CTL 0x%x\n", tmp);
  785. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  786. tmp = readl(mmio + HOST_CTL);
  787. VPRINTK("HOST_CTL 0x%x\n", tmp);
  788. pci_set_master(pdev);
  789. return 0;
  790. }
  791. static void ahci_print_info(struct ata_probe_ent *probe_ent)
  792. {
  793. struct ahci_host_priv *hpriv = probe_ent->private_data;
  794. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  795. void __iomem *mmio = probe_ent->mmio_base;
  796. u32 vers, cap, impl, speed;
  797. const char *speed_s;
  798. u16 cc;
  799. const char *scc_s;
  800. vers = readl(mmio + HOST_VERSION);
  801. cap = hpriv->cap;
  802. impl = hpriv->port_map;
  803. speed = (cap >> 20) & 0xf;
  804. if (speed == 1)
  805. speed_s = "1.5";
  806. else if (speed == 2)
  807. speed_s = "3";
  808. else
  809. speed_s = "?";
  810. pci_read_config_word(pdev, 0x0a, &cc);
  811. if (cc == 0x0101)
  812. scc_s = "IDE";
  813. else if (cc == 0x0106)
  814. scc_s = "SATA";
  815. else if (cc == 0x0104)
  816. scc_s = "RAID";
  817. else
  818. scc_s = "unknown";
  819. dev_printk(KERN_INFO, &pdev->dev,
  820. "AHCI %02x%02x.%02x%02x "
  821. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  822. ,
  823. (vers >> 24) & 0xff,
  824. (vers >> 16) & 0xff,
  825. (vers >> 8) & 0xff,
  826. vers & 0xff,
  827. ((cap >> 8) & 0x1f) + 1,
  828. (cap & 0x1f) + 1,
  829. speed_s,
  830. impl,
  831. scc_s);
  832. dev_printk(KERN_INFO, &pdev->dev,
  833. "flags: "
  834. "%s%s%s%s%s%s"
  835. "%s%s%s%s%s%s%s\n"
  836. ,
  837. cap & (1 << 31) ? "64bit " : "",
  838. cap & (1 << 30) ? "ncq " : "",
  839. cap & (1 << 28) ? "ilck " : "",
  840. cap & (1 << 27) ? "stag " : "",
  841. cap & (1 << 26) ? "pm " : "",
  842. cap & (1 << 25) ? "led " : "",
  843. cap & (1 << 24) ? "clo " : "",
  844. cap & (1 << 19) ? "nz " : "",
  845. cap & (1 << 18) ? "only " : "",
  846. cap & (1 << 17) ? "pmp " : "",
  847. cap & (1 << 15) ? "pio " : "",
  848. cap & (1 << 14) ? "slum " : "",
  849. cap & (1 << 13) ? "part " : ""
  850. );
  851. }
  852. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  853. {
  854. static int printed_version;
  855. struct ata_probe_ent *probe_ent = NULL;
  856. struct ahci_host_priv *hpriv;
  857. unsigned long base;
  858. void __iomem *mmio_base;
  859. unsigned int board_idx = (unsigned int) ent->driver_data;
  860. int have_msi, pci_dev_busy = 0;
  861. int rc;
  862. VPRINTK("ENTER\n");
  863. if (!printed_version++)
  864. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  865. rc = pci_enable_device(pdev);
  866. if (rc)
  867. return rc;
  868. rc = pci_request_regions(pdev, DRV_NAME);
  869. if (rc) {
  870. pci_dev_busy = 1;
  871. goto err_out;
  872. }
  873. if (pci_enable_msi(pdev) == 0)
  874. have_msi = 1;
  875. else {
  876. pci_intx(pdev, 1);
  877. have_msi = 0;
  878. }
  879. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  880. if (probe_ent == NULL) {
  881. rc = -ENOMEM;
  882. goto err_out_msi;
  883. }
  884. memset(probe_ent, 0, sizeof(*probe_ent));
  885. probe_ent->dev = pci_dev_to_dev(pdev);
  886. INIT_LIST_HEAD(&probe_ent->node);
  887. mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
  888. if (mmio_base == NULL) {
  889. rc = -ENOMEM;
  890. goto err_out_free_ent;
  891. }
  892. base = (unsigned long) mmio_base;
  893. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  894. if (!hpriv) {
  895. rc = -ENOMEM;
  896. goto err_out_iounmap;
  897. }
  898. memset(hpriv, 0, sizeof(*hpriv));
  899. probe_ent->sht = ahci_port_info[board_idx].sht;
  900. probe_ent->host_flags = ahci_port_info[board_idx].host_flags;
  901. probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
  902. probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
  903. probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
  904. probe_ent->irq = pdev->irq;
  905. probe_ent->irq_flags = SA_SHIRQ;
  906. probe_ent->mmio_base = mmio_base;
  907. probe_ent->private_data = hpriv;
  908. if (have_msi)
  909. hpriv->flags |= AHCI_FLAG_MSI;
  910. /* JMicron-specific fixup: make sure we're in AHCI mode */
  911. if (pdev->vendor == 0x197b)
  912. pci_write_config_byte(pdev, 0x41, 0xa1);
  913. /* initialize adapter */
  914. rc = ahci_host_init(probe_ent);
  915. if (rc)
  916. goto err_out_hpriv;
  917. ahci_print_info(probe_ent);
  918. /* FIXME: check ata_device_add return value */
  919. ata_device_add(probe_ent);
  920. kfree(probe_ent);
  921. return 0;
  922. err_out_hpriv:
  923. kfree(hpriv);
  924. err_out_iounmap:
  925. pci_iounmap(pdev, mmio_base);
  926. err_out_free_ent:
  927. kfree(probe_ent);
  928. err_out_msi:
  929. if (have_msi)
  930. pci_disable_msi(pdev);
  931. else
  932. pci_intx(pdev, 0);
  933. pci_release_regions(pdev);
  934. err_out:
  935. if (!pci_dev_busy)
  936. pci_disable_device(pdev);
  937. return rc;
  938. }
  939. static void ahci_remove_one (struct pci_dev *pdev)
  940. {
  941. struct device *dev = pci_dev_to_dev(pdev);
  942. struct ata_host_set *host_set = dev_get_drvdata(dev);
  943. struct ahci_host_priv *hpriv = host_set->private_data;
  944. struct ata_port *ap;
  945. unsigned int i;
  946. int have_msi;
  947. for (i = 0; i < host_set->n_ports; i++) {
  948. ap = host_set->ports[i];
  949. scsi_remove_host(ap->host);
  950. }
  951. have_msi = hpriv->flags & AHCI_FLAG_MSI;
  952. free_irq(host_set->irq, host_set);
  953. for (i = 0; i < host_set->n_ports; i++) {
  954. ap = host_set->ports[i];
  955. ata_scsi_release(ap->host);
  956. scsi_host_put(ap->host);
  957. }
  958. kfree(hpriv);
  959. pci_iounmap(pdev, host_set->mmio_base);
  960. kfree(host_set);
  961. if (have_msi)
  962. pci_disable_msi(pdev);
  963. else
  964. pci_intx(pdev, 0);
  965. pci_release_regions(pdev);
  966. pci_disable_device(pdev);
  967. dev_set_drvdata(dev, NULL);
  968. }
  969. static int __init ahci_init(void)
  970. {
  971. return pci_module_init(&ahci_pci_driver);
  972. }
  973. static void __exit ahci_exit(void)
  974. {
  975. pci_unregister_driver(&ahci_pci_driver);
  976. }
  977. MODULE_AUTHOR("Jeff Garzik");
  978. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  979. MODULE_LICENSE("GPL");
  980. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  981. MODULE_VERSION(DRV_VERSION);
  982. module_init(ahci_init);
  983. module_exit(ahci_exit);