i915_irq.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. /* For display hotplug interrupt */
  60. static void
  61. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  62. {
  63. if ((dev_priv->irq_mask & mask) != 0) {
  64. dev_priv->irq_mask &= ~mask;
  65. I915_WRITE(DEIMR, dev_priv->irq_mask);
  66. POSTING_READ(DEIMR);
  67. }
  68. }
  69. static inline void
  70. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  71. {
  72. if ((dev_priv->irq_mask & mask) != mask) {
  73. dev_priv->irq_mask |= mask;
  74. I915_WRITE(DEIMR, dev_priv->irq_mask);
  75. POSTING_READ(DEIMR);
  76. }
  77. }
  78. static inline u32
  79. i915_pipestat(int pipe)
  80. {
  81. if (pipe == 0)
  82. return PIPEASTAT;
  83. if (pipe == 1)
  84. return PIPEBSTAT;
  85. BUG();
  86. }
  87. void
  88. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  89. {
  90. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  91. u32 reg = i915_pipestat(pipe);
  92. dev_priv->pipestat[pipe] |= mask;
  93. /* Enable the interrupt, clear any pending status */
  94. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  95. POSTING_READ(reg);
  96. }
  97. }
  98. void
  99. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  100. {
  101. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  102. u32 reg = i915_pipestat(pipe);
  103. dev_priv->pipestat[pipe] &= ~mask;
  104. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  105. POSTING_READ(reg);
  106. }
  107. }
  108. /**
  109. * intel_enable_asle - enable ASLE interrupt for OpRegion
  110. */
  111. void intel_enable_asle(struct drm_device *dev)
  112. {
  113. drm_i915_private_t *dev_priv = dev->dev_private;
  114. unsigned long irqflags;
  115. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  116. if (HAS_PCH_SPLIT(dev))
  117. ironlake_enable_display_irq(dev_priv, DE_GSE);
  118. else {
  119. i915_enable_pipestat(dev_priv, 1,
  120. PIPE_LEGACY_BLC_EVENT_ENABLE);
  121. if (INTEL_INFO(dev)->gen >= 4)
  122. i915_enable_pipestat(dev_priv, 0,
  123. PIPE_LEGACY_BLC_EVENT_ENABLE);
  124. }
  125. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  126. }
  127. /**
  128. * i915_pipe_enabled - check if a pipe is enabled
  129. * @dev: DRM device
  130. * @pipe: pipe to check
  131. *
  132. * Reading certain registers when the pipe is disabled can hang the chip.
  133. * Use this routine to make sure the PLL is running and the pipe is active
  134. * before reading such registers if unsure.
  135. */
  136. static int
  137. i915_pipe_enabled(struct drm_device *dev, int pipe)
  138. {
  139. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  140. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  141. }
  142. /* Called from drm generic code, passed a 'crtc', which
  143. * we use as a pipe index
  144. */
  145. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  146. {
  147. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  148. unsigned long high_frame;
  149. unsigned long low_frame;
  150. u32 high1, high2, low;
  151. if (!i915_pipe_enabled(dev, pipe)) {
  152. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  153. "pipe %d\n", pipe);
  154. return 0;
  155. }
  156. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  157. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  158. /*
  159. * High & low register fields aren't synchronized, so make sure
  160. * we get a low value that's stable across two reads of the high
  161. * register.
  162. */
  163. do {
  164. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  165. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  166. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  167. } while (high1 != high2);
  168. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  169. low >>= PIPE_FRAME_LOW_SHIFT;
  170. return (high1 << 8) | low;
  171. }
  172. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  173. {
  174. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  175. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  176. if (!i915_pipe_enabled(dev, pipe)) {
  177. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  178. "pipe %d\n", pipe);
  179. return 0;
  180. }
  181. return I915_READ(reg);
  182. }
  183. int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  184. int *vpos, int *hpos)
  185. {
  186. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  187. u32 vbl = 0, position = 0;
  188. int vbl_start, vbl_end, htotal, vtotal;
  189. bool in_vbl = true;
  190. int ret = 0;
  191. if (!i915_pipe_enabled(dev, pipe)) {
  192. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  193. "pipe %d\n", pipe);
  194. return 0;
  195. }
  196. /* Get vtotal. */
  197. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  198. if (INTEL_INFO(dev)->gen >= 4) {
  199. /* No obvious pixelcount register. Only query vertical
  200. * scanout position from Display scan line register.
  201. */
  202. position = I915_READ(PIPEDSL(pipe));
  203. /* Decode into vertical scanout position. Don't have
  204. * horizontal scanout position.
  205. */
  206. *vpos = position & 0x1fff;
  207. *hpos = 0;
  208. } else {
  209. /* Have access to pixelcount since start of frame.
  210. * We can split this into vertical and horizontal
  211. * scanout position.
  212. */
  213. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  214. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  215. *vpos = position / htotal;
  216. *hpos = position - (*vpos * htotal);
  217. }
  218. /* Query vblank area. */
  219. vbl = I915_READ(VBLANK(pipe));
  220. /* Test position against vblank region. */
  221. vbl_start = vbl & 0x1fff;
  222. vbl_end = (vbl >> 16) & 0x1fff;
  223. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  224. in_vbl = false;
  225. /* Inside "upper part" of vblank area? Apply corrective offset: */
  226. if (in_vbl && (*vpos >= vbl_start))
  227. *vpos = *vpos - vtotal;
  228. /* Readouts valid? */
  229. if (vbl > 0)
  230. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  231. /* In vblank? */
  232. if (in_vbl)
  233. ret |= DRM_SCANOUTPOS_INVBL;
  234. return ret;
  235. }
  236. int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
  237. int *max_error,
  238. struct timeval *vblank_time,
  239. unsigned flags)
  240. {
  241. struct drm_crtc *drmcrtc;
  242. if (crtc < 0 || crtc >= dev->num_crtcs) {
  243. DRM_ERROR("Invalid crtc %d\n", crtc);
  244. return -EINVAL;
  245. }
  246. /* Get drm_crtc to timestamp: */
  247. drmcrtc = intel_get_crtc_for_pipe(dev, crtc);
  248. /* Helper routine in DRM core does all the work: */
  249. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  250. vblank_time, flags, drmcrtc);
  251. }
  252. /*
  253. * Handle hotplug events outside the interrupt handler proper.
  254. */
  255. static void i915_hotplug_work_func(struct work_struct *work)
  256. {
  257. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  258. hotplug_work);
  259. struct drm_device *dev = dev_priv->dev;
  260. struct drm_mode_config *mode_config = &dev->mode_config;
  261. struct intel_encoder *encoder;
  262. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  263. if (encoder->hot_plug)
  264. encoder->hot_plug(encoder);
  265. /* Just fire off a uevent and let userspace tell us what to do */
  266. drm_helper_hpd_irq_event(dev);
  267. }
  268. static void i915_handle_rps_change(struct drm_device *dev)
  269. {
  270. drm_i915_private_t *dev_priv = dev->dev_private;
  271. u32 busy_up, busy_down, max_avg, min_avg;
  272. u8 new_delay = dev_priv->cur_delay;
  273. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  274. busy_up = I915_READ(RCPREVBSYTUPAVG);
  275. busy_down = I915_READ(RCPREVBSYTDNAVG);
  276. max_avg = I915_READ(RCBMAXAVG);
  277. min_avg = I915_READ(RCBMINAVG);
  278. /* Handle RCS change request from hw */
  279. if (busy_up > max_avg) {
  280. if (dev_priv->cur_delay != dev_priv->max_delay)
  281. new_delay = dev_priv->cur_delay - 1;
  282. if (new_delay < dev_priv->max_delay)
  283. new_delay = dev_priv->max_delay;
  284. } else if (busy_down < min_avg) {
  285. if (dev_priv->cur_delay != dev_priv->min_delay)
  286. new_delay = dev_priv->cur_delay + 1;
  287. if (new_delay > dev_priv->min_delay)
  288. new_delay = dev_priv->min_delay;
  289. }
  290. if (ironlake_set_drps(dev, new_delay))
  291. dev_priv->cur_delay = new_delay;
  292. return;
  293. }
  294. static void notify_ring(struct drm_device *dev,
  295. struct intel_ring_buffer *ring)
  296. {
  297. struct drm_i915_private *dev_priv = dev->dev_private;
  298. u32 seqno = ring->get_seqno(ring);
  299. trace_i915_gem_request_complete(dev, seqno);
  300. ring->irq_seqno = seqno;
  301. wake_up_all(&ring->irq_queue);
  302. dev_priv->hangcheck_count = 0;
  303. mod_timer(&dev_priv->hangcheck_timer,
  304. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  305. }
  306. static void gen6_pm_irq_handler(struct drm_device *dev)
  307. {
  308. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  309. u8 new_delay = dev_priv->cur_delay;
  310. u32 pm_iir;
  311. pm_iir = I915_READ(GEN6_PMIIR);
  312. if (!pm_iir)
  313. return;
  314. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  315. if (dev_priv->cur_delay != dev_priv->max_delay)
  316. new_delay = dev_priv->cur_delay + 1;
  317. if (new_delay > dev_priv->max_delay)
  318. new_delay = dev_priv->max_delay;
  319. } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
  320. if (dev_priv->cur_delay != dev_priv->min_delay)
  321. new_delay = dev_priv->cur_delay - 1;
  322. if (new_delay < dev_priv->min_delay) {
  323. new_delay = dev_priv->min_delay;
  324. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  325. I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
  326. ((new_delay << 16) & 0x3f0000));
  327. } else {
  328. /* Make sure we continue to get down interrupts
  329. * until we hit the minimum frequency */
  330. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  331. I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
  332. }
  333. }
  334. gen6_set_rps(dev, new_delay);
  335. dev_priv->cur_delay = new_delay;
  336. I915_WRITE(GEN6_PMIIR, pm_iir);
  337. }
  338. static void pch_irq_handler(struct drm_device *dev)
  339. {
  340. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  341. u32 pch_iir;
  342. pch_iir = I915_READ(SDEIIR);
  343. if (pch_iir & SDE_AUDIO_POWER_MASK)
  344. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  345. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  346. SDE_AUDIO_POWER_SHIFT);
  347. if (pch_iir & SDE_GMBUS)
  348. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  349. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  350. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  351. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  352. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  353. if (pch_iir & SDE_POISON)
  354. DRM_ERROR("PCH poison interrupt\n");
  355. if (pch_iir & SDE_FDI_MASK) {
  356. u32 fdia, fdib;
  357. fdia = I915_READ(FDI_RXA_IIR);
  358. fdib = I915_READ(FDI_RXB_IIR);
  359. DRM_DEBUG_DRIVER("PCH FDI RX interrupt; FDI RXA IIR: 0x%08x, FDI RXB IIR: 0x%08x\n", fdia, fdib);
  360. }
  361. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  362. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  363. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  364. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  365. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  366. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  367. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  368. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  369. }
  370. static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  371. {
  372. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  373. int ret = IRQ_NONE;
  374. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  375. u32 hotplug_mask;
  376. struct drm_i915_master_private *master_priv;
  377. u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
  378. if (IS_GEN6(dev))
  379. bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
  380. /* disable master interrupt before clearing iir */
  381. de_ier = I915_READ(DEIER);
  382. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  383. POSTING_READ(DEIER);
  384. de_iir = I915_READ(DEIIR);
  385. gt_iir = I915_READ(GTIIR);
  386. pch_iir = I915_READ(SDEIIR);
  387. pm_iir = I915_READ(GEN6_PMIIR);
  388. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  389. (!IS_GEN6(dev) || pm_iir == 0))
  390. goto done;
  391. if (HAS_PCH_CPT(dev))
  392. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  393. else
  394. hotplug_mask = SDE_HOTPLUG_MASK;
  395. ret = IRQ_HANDLED;
  396. if (dev->primary->master) {
  397. master_priv = dev->primary->master->driver_priv;
  398. if (master_priv->sarea_priv)
  399. master_priv->sarea_priv->last_dispatch =
  400. READ_BREADCRUMB(dev_priv);
  401. }
  402. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  403. notify_ring(dev, &dev_priv->ring[RCS]);
  404. if (gt_iir & bsd_usr_interrupt)
  405. notify_ring(dev, &dev_priv->ring[VCS]);
  406. if (gt_iir & GT_BLT_USER_INTERRUPT)
  407. notify_ring(dev, &dev_priv->ring[BCS]);
  408. if (de_iir & DE_GSE)
  409. intel_opregion_gse_intr(dev);
  410. if (de_iir & DE_PLANEA_FLIP_DONE) {
  411. intel_prepare_page_flip(dev, 0);
  412. intel_finish_page_flip_plane(dev, 0);
  413. }
  414. if (de_iir & DE_PLANEB_FLIP_DONE) {
  415. intel_prepare_page_flip(dev, 1);
  416. intel_finish_page_flip_plane(dev, 1);
  417. }
  418. if (de_iir & DE_PIPEA_VBLANK)
  419. drm_handle_vblank(dev, 0);
  420. if (de_iir & DE_PIPEB_VBLANK)
  421. drm_handle_vblank(dev, 1);
  422. /* check event from PCH */
  423. if (de_iir & DE_PCH_EVENT) {
  424. if (pch_iir & hotplug_mask)
  425. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  426. pch_irq_handler(dev);
  427. }
  428. if (de_iir & DE_PCU_EVENT) {
  429. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  430. i915_handle_rps_change(dev);
  431. }
  432. if (IS_GEN6(dev))
  433. gen6_pm_irq_handler(dev);
  434. /* should clear PCH hotplug event before clear CPU irq */
  435. I915_WRITE(SDEIIR, pch_iir);
  436. I915_WRITE(GTIIR, gt_iir);
  437. I915_WRITE(DEIIR, de_iir);
  438. done:
  439. I915_WRITE(DEIER, de_ier);
  440. POSTING_READ(DEIER);
  441. return ret;
  442. }
  443. /**
  444. * i915_error_work_func - do process context error handling work
  445. * @work: work struct
  446. *
  447. * Fire an error uevent so userspace can see that a hang or error
  448. * was detected.
  449. */
  450. static void i915_error_work_func(struct work_struct *work)
  451. {
  452. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  453. error_work);
  454. struct drm_device *dev = dev_priv->dev;
  455. char *error_event[] = { "ERROR=1", NULL };
  456. char *reset_event[] = { "RESET=1", NULL };
  457. char *reset_done_event[] = { "ERROR=0", NULL };
  458. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  459. if (atomic_read(&dev_priv->mm.wedged)) {
  460. DRM_DEBUG_DRIVER("resetting chip\n");
  461. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  462. if (!i915_reset(dev, GRDOM_RENDER)) {
  463. atomic_set(&dev_priv->mm.wedged, 0);
  464. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  465. }
  466. complete_all(&dev_priv->error_completion);
  467. }
  468. }
  469. #ifdef CONFIG_DEBUG_FS
  470. static struct drm_i915_error_object *
  471. i915_error_object_create(struct drm_i915_private *dev_priv,
  472. struct drm_i915_gem_object *src)
  473. {
  474. struct drm_i915_error_object *dst;
  475. int page, page_count;
  476. u32 reloc_offset;
  477. if (src == NULL || src->pages == NULL)
  478. return NULL;
  479. page_count = src->base.size / PAGE_SIZE;
  480. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  481. if (dst == NULL)
  482. return NULL;
  483. reloc_offset = src->gtt_offset;
  484. for (page = 0; page < page_count; page++) {
  485. unsigned long flags;
  486. void __iomem *s;
  487. void *d;
  488. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  489. if (d == NULL)
  490. goto unwind;
  491. local_irq_save(flags);
  492. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  493. reloc_offset);
  494. memcpy_fromio(d, s, PAGE_SIZE);
  495. io_mapping_unmap_atomic(s);
  496. local_irq_restore(flags);
  497. dst->pages[page] = d;
  498. reloc_offset += PAGE_SIZE;
  499. }
  500. dst->page_count = page_count;
  501. dst->gtt_offset = src->gtt_offset;
  502. return dst;
  503. unwind:
  504. while (page--)
  505. kfree(dst->pages[page]);
  506. kfree(dst);
  507. return NULL;
  508. }
  509. static void
  510. i915_error_object_free(struct drm_i915_error_object *obj)
  511. {
  512. int page;
  513. if (obj == NULL)
  514. return;
  515. for (page = 0; page < obj->page_count; page++)
  516. kfree(obj->pages[page]);
  517. kfree(obj);
  518. }
  519. static void
  520. i915_error_state_free(struct drm_device *dev,
  521. struct drm_i915_error_state *error)
  522. {
  523. i915_error_object_free(error->batchbuffer[0]);
  524. i915_error_object_free(error->batchbuffer[1]);
  525. i915_error_object_free(error->ringbuffer);
  526. kfree(error->active_bo);
  527. kfree(error->overlay);
  528. kfree(error);
  529. }
  530. static u32 capture_bo_list(struct drm_i915_error_buffer *err,
  531. int count,
  532. struct list_head *head)
  533. {
  534. struct drm_i915_gem_object *obj;
  535. int i = 0;
  536. list_for_each_entry(obj, head, mm_list) {
  537. err->size = obj->base.size;
  538. err->name = obj->base.name;
  539. err->seqno = obj->last_rendering_seqno;
  540. err->gtt_offset = obj->gtt_offset;
  541. err->read_domains = obj->base.read_domains;
  542. err->write_domain = obj->base.write_domain;
  543. err->fence_reg = obj->fence_reg;
  544. err->pinned = 0;
  545. if (obj->pin_count > 0)
  546. err->pinned = 1;
  547. if (obj->user_pin_count > 0)
  548. err->pinned = -1;
  549. err->tiling = obj->tiling_mode;
  550. err->dirty = obj->dirty;
  551. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  552. err->ring = obj->ring ? obj->ring->id : 0;
  553. if (++i == count)
  554. break;
  555. err++;
  556. }
  557. return i;
  558. }
  559. static void i915_gem_record_fences(struct drm_device *dev,
  560. struct drm_i915_error_state *error)
  561. {
  562. struct drm_i915_private *dev_priv = dev->dev_private;
  563. int i;
  564. /* Fences */
  565. switch (INTEL_INFO(dev)->gen) {
  566. case 6:
  567. for (i = 0; i < 16; i++)
  568. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  569. break;
  570. case 5:
  571. case 4:
  572. for (i = 0; i < 16; i++)
  573. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  574. break;
  575. case 3:
  576. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  577. for (i = 0; i < 8; i++)
  578. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  579. case 2:
  580. for (i = 0; i < 8; i++)
  581. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  582. break;
  583. }
  584. }
  585. static struct drm_i915_error_object *
  586. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  587. struct intel_ring_buffer *ring)
  588. {
  589. struct drm_i915_gem_object *obj;
  590. u32 seqno;
  591. if (!ring->get_seqno)
  592. return NULL;
  593. seqno = ring->get_seqno(ring);
  594. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  595. if (obj->ring != ring)
  596. continue;
  597. if (!i915_seqno_passed(obj->last_rendering_seqno, seqno))
  598. continue;
  599. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  600. continue;
  601. /* We need to copy these to an anonymous buffer as the simplest
  602. * method to avoid being overwritten by userspace.
  603. */
  604. return i915_error_object_create(dev_priv, obj);
  605. }
  606. return NULL;
  607. }
  608. /**
  609. * i915_capture_error_state - capture an error record for later analysis
  610. * @dev: drm device
  611. *
  612. * Should be called when an error is detected (either a hang or an error
  613. * interrupt) to capture error state from the time of the error. Fills
  614. * out a structure which becomes available in debugfs for user level tools
  615. * to pick up.
  616. */
  617. static void i915_capture_error_state(struct drm_device *dev)
  618. {
  619. struct drm_i915_private *dev_priv = dev->dev_private;
  620. struct drm_i915_gem_object *obj;
  621. struct drm_i915_error_state *error;
  622. unsigned long flags;
  623. int i;
  624. spin_lock_irqsave(&dev_priv->error_lock, flags);
  625. error = dev_priv->first_error;
  626. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  627. if (error)
  628. return;
  629. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  630. if (!error) {
  631. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  632. return;
  633. }
  634. DRM_DEBUG_DRIVER("generating error event\n");
  635. error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
  636. error->eir = I915_READ(EIR);
  637. error->pgtbl_er = I915_READ(PGTBL_ER);
  638. error->pipeastat = I915_READ(PIPEASTAT);
  639. error->pipebstat = I915_READ(PIPEBSTAT);
  640. error->instpm = I915_READ(INSTPM);
  641. error->error = 0;
  642. if (INTEL_INFO(dev)->gen >= 6) {
  643. error->error = I915_READ(ERROR_GEN6);
  644. error->bcs_acthd = I915_READ(BCS_ACTHD);
  645. error->bcs_ipehr = I915_READ(BCS_IPEHR);
  646. error->bcs_ipeir = I915_READ(BCS_IPEIR);
  647. error->bcs_instdone = I915_READ(BCS_INSTDONE);
  648. error->bcs_seqno = 0;
  649. if (dev_priv->ring[BCS].get_seqno)
  650. error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
  651. error->vcs_acthd = I915_READ(VCS_ACTHD);
  652. error->vcs_ipehr = I915_READ(VCS_IPEHR);
  653. error->vcs_ipeir = I915_READ(VCS_IPEIR);
  654. error->vcs_instdone = I915_READ(VCS_INSTDONE);
  655. error->vcs_seqno = 0;
  656. if (dev_priv->ring[VCS].get_seqno)
  657. error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
  658. }
  659. if (INTEL_INFO(dev)->gen >= 4) {
  660. error->ipeir = I915_READ(IPEIR_I965);
  661. error->ipehr = I915_READ(IPEHR_I965);
  662. error->instdone = I915_READ(INSTDONE_I965);
  663. error->instps = I915_READ(INSTPS);
  664. error->instdone1 = I915_READ(INSTDONE1);
  665. error->acthd = I915_READ(ACTHD_I965);
  666. error->bbaddr = I915_READ64(BB_ADDR);
  667. } else {
  668. error->ipeir = I915_READ(IPEIR);
  669. error->ipehr = I915_READ(IPEHR);
  670. error->instdone = I915_READ(INSTDONE);
  671. error->acthd = I915_READ(ACTHD);
  672. error->bbaddr = 0;
  673. }
  674. i915_gem_record_fences(dev, error);
  675. /* Record the active batchbuffers */
  676. for (i = 0; i < I915_NUM_RINGS; i++)
  677. error->batchbuffer[i] =
  678. i915_error_first_batchbuffer(dev_priv,
  679. &dev_priv->ring[i]);
  680. /* Record the ringbuffer */
  681. error->ringbuffer = i915_error_object_create(dev_priv,
  682. dev_priv->ring[RCS].obj);
  683. /* Record buffers on the active and pinned lists. */
  684. error->active_bo = NULL;
  685. error->pinned_bo = NULL;
  686. i = 0;
  687. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  688. i++;
  689. error->active_bo_count = i;
  690. list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
  691. i++;
  692. error->pinned_bo_count = i - error->active_bo_count;
  693. if (i) {
  694. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  695. GFP_ATOMIC);
  696. if (error->active_bo)
  697. error->pinned_bo =
  698. error->active_bo + error->active_bo_count;
  699. }
  700. if (error->active_bo)
  701. error->active_bo_count =
  702. capture_bo_list(error->active_bo,
  703. error->active_bo_count,
  704. &dev_priv->mm.active_list);
  705. if (error->pinned_bo)
  706. error->pinned_bo_count =
  707. capture_bo_list(error->pinned_bo,
  708. error->pinned_bo_count,
  709. &dev_priv->mm.pinned_list);
  710. do_gettimeofday(&error->time);
  711. error->overlay = intel_overlay_capture_error_state(dev);
  712. error->display = intel_display_capture_error_state(dev);
  713. spin_lock_irqsave(&dev_priv->error_lock, flags);
  714. if (dev_priv->first_error == NULL) {
  715. dev_priv->first_error = error;
  716. error = NULL;
  717. }
  718. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  719. if (error)
  720. i915_error_state_free(dev, error);
  721. }
  722. void i915_destroy_error_state(struct drm_device *dev)
  723. {
  724. struct drm_i915_private *dev_priv = dev->dev_private;
  725. struct drm_i915_error_state *error;
  726. spin_lock(&dev_priv->error_lock);
  727. error = dev_priv->first_error;
  728. dev_priv->first_error = NULL;
  729. spin_unlock(&dev_priv->error_lock);
  730. if (error)
  731. i915_error_state_free(dev, error);
  732. }
  733. #else
  734. #define i915_capture_error_state(x)
  735. #endif
  736. static void i915_report_and_clear_eir(struct drm_device *dev)
  737. {
  738. struct drm_i915_private *dev_priv = dev->dev_private;
  739. u32 eir = I915_READ(EIR);
  740. if (!eir)
  741. return;
  742. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  743. eir);
  744. if (IS_G4X(dev)) {
  745. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  746. u32 ipeir = I915_READ(IPEIR_I965);
  747. printk(KERN_ERR " IPEIR: 0x%08x\n",
  748. I915_READ(IPEIR_I965));
  749. printk(KERN_ERR " IPEHR: 0x%08x\n",
  750. I915_READ(IPEHR_I965));
  751. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  752. I915_READ(INSTDONE_I965));
  753. printk(KERN_ERR " INSTPS: 0x%08x\n",
  754. I915_READ(INSTPS));
  755. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  756. I915_READ(INSTDONE1));
  757. printk(KERN_ERR " ACTHD: 0x%08x\n",
  758. I915_READ(ACTHD_I965));
  759. I915_WRITE(IPEIR_I965, ipeir);
  760. POSTING_READ(IPEIR_I965);
  761. }
  762. if (eir & GM45_ERROR_PAGE_TABLE) {
  763. u32 pgtbl_err = I915_READ(PGTBL_ER);
  764. printk(KERN_ERR "page table error\n");
  765. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  766. pgtbl_err);
  767. I915_WRITE(PGTBL_ER, pgtbl_err);
  768. POSTING_READ(PGTBL_ER);
  769. }
  770. }
  771. if (!IS_GEN2(dev)) {
  772. if (eir & I915_ERROR_PAGE_TABLE) {
  773. u32 pgtbl_err = I915_READ(PGTBL_ER);
  774. printk(KERN_ERR "page table error\n");
  775. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  776. pgtbl_err);
  777. I915_WRITE(PGTBL_ER, pgtbl_err);
  778. POSTING_READ(PGTBL_ER);
  779. }
  780. }
  781. if (eir & I915_ERROR_MEMORY_REFRESH) {
  782. u32 pipea_stats = I915_READ(PIPEASTAT);
  783. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  784. printk(KERN_ERR "memory refresh error\n");
  785. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  786. pipea_stats);
  787. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  788. pipeb_stats);
  789. /* pipestat has already been acked */
  790. }
  791. if (eir & I915_ERROR_INSTRUCTION) {
  792. printk(KERN_ERR "instruction error\n");
  793. printk(KERN_ERR " INSTPM: 0x%08x\n",
  794. I915_READ(INSTPM));
  795. if (INTEL_INFO(dev)->gen < 4) {
  796. u32 ipeir = I915_READ(IPEIR);
  797. printk(KERN_ERR " IPEIR: 0x%08x\n",
  798. I915_READ(IPEIR));
  799. printk(KERN_ERR " IPEHR: 0x%08x\n",
  800. I915_READ(IPEHR));
  801. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  802. I915_READ(INSTDONE));
  803. printk(KERN_ERR " ACTHD: 0x%08x\n",
  804. I915_READ(ACTHD));
  805. I915_WRITE(IPEIR, ipeir);
  806. POSTING_READ(IPEIR);
  807. } else {
  808. u32 ipeir = I915_READ(IPEIR_I965);
  809. printk(KERN_ERR " IPEIR: 0x%08x\n",
  810. I915_READ(IPEIR_I965));
  811. printk(KERN_ERR " IPEHR: 0x%08x\n",
  812. I915_READ(IPEHR_I965));
  813. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  814. I915_READ(INSTDONE_I965));
  815. printk(KERN_ERR " INSTPS: 0x%08x\n",
  816. I915_READ(INSTPS));
  817. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  818. I915_READ(INSTDONE1));
  819. printk(KERN_ERR " ACTHD: 0x%08x\n",
  820. I915_READ(ACTHD_I965));
  821. I915_WRITE(IPEIR_I965, ipeir);
  822. POSTING_READ(IPEIR_I965);
  823. }
  824. }
  825. I915_WRITE(EIR, eir);
  826. POSTING_READ(EIR);
  827. eir = I915_READ(EIR);
  828. if (eir) {
  829. /*
  830. * some errors might have become stuck,
  831. * mask them.
  832. */
  833. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  834. I915_WRITE(EMR, I915_READ(EMR) | eir);
  835. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  836. }
  837. }
  838. /**
  839. * i915_handle_error - handle an error interrupt
  840. * @dev: drm device
  841. *
  842. * Do some basic checking of regsiter state at error interrupt time and
  843. * dump it to the syslog. Also call i915_capture_error_state() to make
  844. * sure we get a record and make it available in debugfs. Fire a uevent
  845. * so userspace knows something bad happened (should trigger collection
  846. * of a ring dump etc.).
  847. */
  848. void i915_handle_error(struct drm_device *dev, bool wedged)
  849. {
  850. struct drm_i915_private *dev_priv = dev->dev_private;
  851. i915_capture_error_state(dev);
  852. i915_report_and_clear_eir(dev);
  853. if (wedged) {
  854. INIT_COMPLETION(dev_priv->error_completion);
  855. atomic_set(&dev_priv->mm.wedged, 1);
  856. /*
  857. * Wakeup waiting processes so they don't hang
  858. */
  859. wake_up_all(&dev_priv->ring[RCS].irq_queue);
  860. if (HAS_BSD(dev))
  861. wake_up_all(&dev_priv->ring[VCS].irq_queue);
  862. if (HAS_BLT(dev))
  863. wake_up_all(&dev_priv->ring[BCS].irq_queue);
  864. }
  865. queue_work(dev_priv->wq, &dev_priv->error_work);
  866. }
  867. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  868. {
  869. drm_i915_private_t *dev_priv = dev->dev_private;
  870. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  871. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  872. struct drm_i915_gem_object *obj;
  873. struct intel_unpin_work *work;
  874. unsigned long flags;
  875. bool stall_detected;
  876. /* Ignore early vblank irqs */
  877. if (intel_crtc == NULL)
  878. return;
  879. spin_lock_irqsave(&dev->event_lock, flags);
  880. work = intel_crtc->unpin_work;
  881. if (work == NULL || work->pending || !work->enable_stall_check) {
  882. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  883. spin_unlock_irqrestore(&dev->event_lock, flags);
  884. return;
  885. }
  886. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  887. obj = work->pending_flip_obj;
  888. if (INTEL_INFO(dev)->gen >= 4) {
  889. int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
  890. stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
  891. } else {
  892. int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
  893. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  894. crtc->y * crtc->fb->pitch +
  895. crtc->x * crtc->fb->bits_per_pixel/8);
  896. }
  897. spin_unlock_irqrestore(&dev->event_lock, flags);
  898. if (stall_detected) {
  899. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  900. intel_prepare_page_flip(dev, intel_crtc->plane);
  901. }
  902. }
  903. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  904. {
  905. struct drm_device *dev = (struct drm_device *) arg;
  906. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  907. struct drm_i915_master_private *master_priv;
  908. u32 iir, new_iir;
  909. u32 pipea_stats, pipeb_stats;
  910. u32 vblank_status;
  911. int vblank = 0;
  912. unsigned long irqflags;
  913. int irq_received;
  914. int ret = IRQ_NONE;
  915. atomic_inc(&dev_priv->irq_received);
  916. if (HAS_PCH_SPLIT(dev))
  917. return ironlake_irq_handler(dev);
  918. iir = I915_READ(IIR);
  919. if (INTEL_INFO(dev)->gen >= 4)
  920. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  921. else
  922. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  923. for (;;) {
  924. irq_received = iir != 0;
  925. /* Can't rely on pipestat interrupt bit in iir as it might
  926. * have been cleared after the pipestat interrupt was received.
  927. * It doesn't set the bit in iir again, but it still produces
  928. * interrupts (for non-MSI).
  929. */
  930. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  931. pipea_stats = I915_READ(PIPEASTAT);
  932. pipeb_stats = I915_READ(PIPEBSTAT);
  933. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  934. i915_handle_error(dev, false);
  935. /*
  936. * Clear the PIPE(A|B)STAT regs before the IIR
  937. */
  938. if (pipea_stats & 0x8000ffff) {
  939. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  940. DRM_DEBUG_DRIVER("pipe a underrun\n");
  941. I915_WRITE(PIPEASTAT, pipea_stats);
  942. irq_received = 1;
  943. }
  944. if (pipeb_stats & 0x8000ffff) {
  945. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  946. DRM_DEBUG_DRIVER("pipe b underrun\n");
  947. I915_WRITE(PIPEBSTAT, pipeb_stats);
  948. irq_received = 1;
  949. }
  950. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  951. if (!irq_received)
  952. break;
  953. ret = IRQ_HANDLED;
  954. /* Consume port. Then clear IIR or we'll miss events */
  955. if ((I915_HAS_HOTPLUG(dev)) &&
  956. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  957. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  958. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  959. hotplug_status);
  960. if (hotplug_status & dev_priv->hotplug_supported_mask)
  961. queue_work(dev_priv->wq,
  962. &dev_priv->hotplug_work);
  963. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  964. I915_READ(PORT_HOTPLUG_STAT);
  965. }
  966. I915_WRITE(IIR, iir);
  967. new_iir = I915_READ(IIR); /* Flush posted writes */
  968. if (dev->primary->master) {
  969. master_priv = dev->primary->master->driver_priv;
  970. if (master_priv->sarea_priv)
  971. master_priv->sarea_priv->last_dispatch =
  972. READ_BREADCRUMB(dev_priv);
  973. }
  974. if (iir & I915_USER_INTERRUPT)
  975. notify_ring(dev, &dev_priv->ring[RCS]);
  976. if (iir & I915_BSD_USER_INTERRUPT)
  977. notify_ring(dev, &dev_priv->ring[VCS]);
  978. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  979. intel_prepare_page_flip(dev, 0);
  980. if (dev_priv->flip_pending_is_done)
  981. intel_finish_page_flip_plane(dev, 0);
  982. }
  983. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  984. intel_prepare_page_flip(dev, 1);
  985. if (dev_priv->flip_pending_is_done)
  986. intel_finish_page_flip_plane(dev, 1);
  987. }
  988. if (pipea_stats & vblank_status) {
  989. vblank++;
  990. drm_handle_vblank(dev, 0);
  991. if (!dev_priv->flip_pending_is_done) {
  992. i915_pageflip_stall_check(dev, 0);
  993. intel_finish_page_flip(dev, 0);
  994. }
  995. }
  996. if (pipeb_stats & vblank_status) {
  997. vblank++;
  998. drm_handle_vblank(dev, 1);
  999. if (!dev_priv->flip_pending_is_done) {
  1000. i915_pageflip_stall_check(dev, 1);
  1001. intel_finish_page_flip(dev, 1);
  1002. }
  1003. }
  1004. if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  1005. (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  1006. (iir & I915_ASLE_INTERRUPT))
  1007. intel_opregion_asle_intr(dev);
  1008. /* With MSI, interrupts are only generated when iir
  1009. * transitions from zero to nonzero. If another bit got
  1010. * set while we were handling the existing iir bits, then
  1011. * we would never get another interrupt.
  1012. *
  1013. * This is fine on non-MSI as well, as if we hit this path
  1014. * we avoid exiting the interrupt handler only to generate
  1015. * another one.
  1016. *
  1017. * Note that for MSI this could cause a stray interrupt report
  1018. * if an interrupt landed in the time between writing IIR and
  1019. * the posting read. This should be rare enough to never
  1020. * trigger the 99% of 100,000 interrupts test for disabling
  1021. * stray interrupts.
  1022. */
  1023. iir = new_iir;
  1024. }
  1025. return ret;
  1026. }
  1027. static int i915_emit_irq(struct drm_device * dev)
  1028. {
  1029. drm_i915_private_t *dev_priv = dev->dev_private;
  1030. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1031. i915_kernel_lost_context(dev);
  1032. DRM_DEBUG_DRIVER("\n");
  1033. dev_priv->counter++;
  1034. if (dev_priv->counter > 0x7FFFFFFFUL)
  1035. dev_priv->counter = 1;
  1036. if (master_priv->sarea_priv)
  1037. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  1038. if (BEGIN_LP_RING(4) == 0) {
  1039. OUT_RING(MI_STORE_DWORD_INDEX);
  1040. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1041. OUT_RING(dev_priv->counter);
  1042. OUT_RING(MI_USER_INTERRUPT);
  1043. ADVANCE_LP_RING();
  1044. }
  1045. return dev_priv->counter;
  1046. }
  1047. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  1048. {
  1049. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1050. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  1051. if (dev_priv->trace_irq_seqno == 0 &&
  1052. ring->irq_get(ring))
  1053. dev_priv->trace_irq_seqno = seqno;
  1054. }
  1055. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  1056. {
  1057. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1058. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1059. int ret = 0;
  1060. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  1061. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  1062. READ_BREADCRUMB(dev_priv));
  1063. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  1064. if (master_priv->sarea_priv)
  1065. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  1066. return 0;
  1067. }
  1068. if (master_priv->sarea_priv)
  1069. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1070. ret = -ENODEV;
  1071. if (ring->irq_get(ring)) {
  1072. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  1073. READ_BREADCRUMB(dev_priv) >= irq_nr);
  1074. ring->irq_put(ring);
  1075. }
  1076. if (ret == -EBUSY) {
  1077. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  1078. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  1079. }
  1080. return ret;
  1081. }
  1082. /* Needs the lock as it touches the ring.
  1083. */
  1084. int i915_irq_emit(struct drm_device *dev, void *data,
  1085. struct drm_file *file_priv)
  1086. {
  1087. drm_i915_private_t *dev_priv = dev->dev_private;
  1088. drm_i915_irq_emit_t *emit = data;
  1089. int result;
  1090. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  1091. DRM_ERROR("called with no initialization\n");
  1092. return -EINVAL;
  1093. }
  1094. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  1095. mutex_lock(&dev->struct_mutex);
  1096. result = i915_emit_irq(dev);
  1097. mutex_unlock(&dev->struct_mutex);
  1098. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  1099. DRM_ERROR("copy_to_user\n");
  1100. return -EFAULT;
  1101. }
  1102. return 0;
  1103. }
  1104. /* Doesn't need the hardware lock.
  1105. */
  1106. int i915_irq_wait(struct drm_device *dev, void *data,
  1107. struct drm_file *file_priv)
  1108. {
  1109. drm_i915_private_t *dev_priv = dev->dev_private;
  1110. drm_i915_irq_wait_t *irqwait = data;
  1111. if (!dev_priv) {
  1112. DRM_ERROR("called with no initialization\n");
  1113. return -EINVAL;
  1114. }
  1115. return i915_wait_irq(dev, irqwait->irq_seq);
  1116. }
  1117. /* Called from drm generic code, passed 'crtc' which
  1118. * we use as a pipe index
  1119. */
  1120. int i915_enable_vblank(struct drm_device *dev, int pipe)
  1121. {
  1122. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1123. unsigned long irqflags;
  1124. if (!i915_pipe_enabled(dev, pipe))
  1125. return -EINVAL;
  1126. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1127. if (HAS_PCH_SPLIT(dev))
  1128. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1129. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1130. else if (INTEL_INFO(dev)->gen >= 4)
  1131. i915_enable_pipestat(dev_priv, pipe,
  1132. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1133. else
  1134. i915_enable_pipestat(dev_priv, pipe,
  1135. PIPE_VBLANK_INTERRUPT_ENABLE);
  1136. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1137. return 0;
  1138. }
  1139. /* Called from drm generic code, passed 'crtc' which
  1140. * we use as a pipe index
  1141. */
  1142. void i915_disable_vblank(struct drm_device *dev, int pipe)
  1143. {
  1144. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1145. unsigned long irqflags;
  1146. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1147. if (HAS_PCH_SPLIT(dev))
  1148. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1149. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1150. else
  1151. i915_disable_pipestat(dev_priv, pipe,
  1152. PIPE_VBLANK_INTERRUPT_ENABLE |
  1153. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1154. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1155. }
  1156. void i915_enable_interrupt (struct drm_device *dev)
  1157. {
  1158. struct drm_i915_private *dev_priv = dev->dev_private;
  1159. if (!HAS_PCH_SPLIT(dev))
  1160. intel_opregion_enable_asle(dev);
  1161. dev_priv->irq_enabled = 1;
  1162. }
  1163. /* Set the vblank monitor pipe
  1164. */
  1165. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1166. struct drm_file *file_priv)
  1167. {
  1168. drm_i915_private_t *dev_priv = dev->dev_private;
  1169. if (!dev_priv) {
  1170. DRM_ERROR("called with no initialization\n");
  1171. return -EINVAL;
  1172. }
  1173. return 0;
  1174. }
  1175. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1176. struct drm_file *file_priv)
  1177. {
  1178. drm_i915_private_t *dev_priv = dev->dev_private;
  1179. drm_i915_vblank_pipe_t *pipe = data;
  1180. if (!dev_priv) {
  1181. DRM_ERROR("called with no initialization\n");
  1182. return -EINVAL;
  1183. }
  1184. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1185. return 0;
  1186. }
  1187. /**
  1188. * Schedule buffer swap at given vertical blank.
  1189. */
  1190. int i915_vblank_swap(struct drm_device *dev, void *data,
  1191. struct drm_file *file_priv)
  1192. {
  1193. /* The delayed swap mechanism was fundamentally racy, and has been
  1194. * removed. The model was that the client requested a delayed flip/swap
  1195. * from the kernel, then waited for vblank before continuing to perform
  1196. * rendering. The problem was that the kernel might wake the client
  1197. * up before it dispatched the vblank swap (since the lock has to be
  1198. * held while touching the ringbuffer), in which case the client would
  1199. * clear and start the next frame before the swap occurred, and
  1200. * flicker would occur in addition to likely missing the vblank.
  1201. *
  1202. * In the absence of this ioctl, userland falls back to a correct path
  1203. * of waiting for a vblank, then dispatching the swap on its own.
  1204. * Context switching to userland and back is plenty fast enough for
  1205. * meeting the requirements of vblank swapping.
  1206. */
  1207. return -EINVAL;
  1208. }
  1209. static u32
  1210. ring_last_seqno(struct intel_ring_buffer *ring)
  1211. {
  1212. return list_entry(ring->request_list.prev,
  1213. struct drm_i915_gem_request, list)->seqno;
  1214. }
  1215. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1216. {
  1217. if (list_empty(&ring->request_list) ||
  1218. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1219. /* Issue a wake-up to catch stuck h/w. */
  1220. if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
  1221. DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
  1222. ring->name,
  1223. ring->waiting_seqno,
  1224. ring->get_seqno(ring));
  1225. wake_up_all(&ring->irq_queue);
  1226. *err = true;
  1227. }
  1228. return true;
  1229. }
  1230. return false;
  1231. }
  1232. static bool kick_ring(struct intel_ring_buffer *ring)
  1233. {
  1234. struct drm_device *dev = ring->dev;
  1235. struct drm_i915_private *dev_priv = dev->dev_private;
  1236. u32 tmp = I915_READ_CTL(ring);
  1237. if (tmp & RING_WAIT) {
  1238. DRM_ERROR("Kicking stuck wait on %s\n",
  1239. ring->name);
  1240. I915_WRITE_CTL(ring, tmp);
  1241. return true;
  1242. }
  1243. if (IS_GEN6(dev) &&
  1244. (tmp & RING_WAIT_SEMAPHORE)) {
  1245. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1246. ring->name);
  1247. I915_WRITE_CTL(ring, tmp);
  1248. return true;
  1249. }
  1250. return false;
  1251. }
  1252. /**
  1253. * This is called when the chip hasn't reported back with completed
  1254. * batchbuffers in a long time. The first time this is called we simply record
  1255. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1256. * again, we assume the chip is wedged and try to fix it.
  1257. */
  1258. void i915_hangcheck_elapsed(unsigned long data)
  1259. {
  1260. struct drm_device *dev = (struct drm_device *)data;
  1261. drm_i915_private_t *dev_priv = dev->dev_private;
  1262. uint32_t acthd, instdone, instdone1;
  1263. bool err = false;
  1264. /* If all work is done then ACTHD clearly hasn't advanced. */
  1265. if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
  1266. i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
  1267. i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
  1268. dev_priv->hangcheck_count = 0;
  1269. if (err)
  1270. goto repeat;
  1271. return;
  1272. }
  1273. if (INTEL_INFO(dev)->gen < 4) {
  1274. acthd = I915_READ(ACTHD);
  1275. instdone = I915_READ(INSTDONE);
  1276. instdone1 = 0;
  1277. } else {
  1278. acthd = I915_READ(ACTHD_I965);
  1279. instdone = I915_READ(INSTDONE_I965);
  1280. instdone1 = I915_READ(INSTDONE1);
  1281. }
  1282. if (dev_priv->last_acthd == acthd &&
  1283. dev_priv->last_instdone == instdone &&
  1284. dev_priv->last_instdone1 == instdone1) {
  1285. if (dev_priv->hangcheck_count++ > 1) {
  1286. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1287. if (!IS_GEN2(dev)) {
  1288. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1289. * If so we can simply poke the RB_WAIT bit
  1290. * and break the hang. This should work on
  1291. * all but the second generation chipsets.
  1292. */
  1293. if (kick_ring(&dev_priv->ring[RCS]))
  1294. goto repeat;
  1295. if (HAS_BSD(dev) &&
  1296. kick_ring(&dev_priv->ring[VCS]))
  1297. goto repeat;
  1298. if (HAS_BLT(dev) &&
  1299. kick_ring(&dev_priv->ring[BCS]))
  1300. goto repeat;
  1301. }
  1302. i915_handle_error(dev, true);
  1303. return;
  1304. }
  1305. } else {
  1306. dev_priv->hangcheck_count = 0;
  1307. dev_priv->last_acthd = acthd;
  1308. dev_priv->last_instdone = instdone;
  1309. dev_priv->last_instdone1 = instdone1;
  1310. }
  1311. repeat:
  1312. /* Reset timer case chip hangs without another request being added */
  1313. mod_timer(&dev_priv->hangcheck_timer,
  1314. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1315. }
  1316. /* drm_dma.h hooks
  1317. */
  1318. static void ironlake_irq_preinstall(struct drm_device *dev)
  1319. {
  1320. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1321. I915_WRITE(HWSTAM, 0xeffe);
  1322. /* XXX hotplug from PCH */
  1323. I915_WRITE(DEIMR, 0xffffffff);
  1324. I915_WRITE(DEIER, 0x0);
  1325. POSTING_READ(DEIER);
  1326. /* and GT */
  1327. I915_WRITE(GTIMR, 0xffffffff);
  1328. I915_WRITE(GTIER, 0x0);
  1329. POSTING_READ(GTIER);
  1330. /* south display irq */
  1331. I915_WRITE(SDEIMR, 0xffffffff);
  1332. I915_WRITE(SDEIER, 0x0);
  1333. POSTING_READ(SDEIER);
  1334. }
  1335. static int ironlake_irq_postinstall(struct drm_device *dev)
  1336. {
  1337. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1338. /* enable kind of interrupts always enabled */
  1339. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1340. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1341. u32 render_irqs;
  1342. u32 hotplug_mask;
  1343. dev_priv->irq_mask = ~display_mask;
  1344. /* should always can generate irq */
  1345. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1346. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1347. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1348. POSTING_READ(DEIER);
  1349. dev_priv->gt_irq_mask = ~0;
  1350. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1351. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1352. if (IS_GEN6(dev))
  1353. render_irqs =
  1354. GT_USER_INTERRUPT |
  1355. GT_GEN6_BSD_USER_INTERRUPT |
  1356. GT_BLT_USER_INTERRUPT;
  1357. else
  1358. render_irqs =
  1359. GT_USER_INTERRUPT |
  1360. GT_PIPE_NOTIFY |
  1361. GT_BSD_USER_INTERRUPT;
  1362. I915_WRITE(GTIER, render_irqs);
  1363. POSTING_READ(GTIER);
  1364. if (HAS_PCH_CPT(dev)) {
  1365. hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
  1366. SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
  1367. } else {
  1368. hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1369. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1370. hotplug_mask |= SDE_AUX_MASK | SDE_FDI_MASK | SDE_TRANS_MASK;
  1371. I915_WRITE(FDI_RXA_IMR, 0);
  1372. I915_WRITE(FDI_RXB_IMR, 0);
  1373. }
  1374. dev_priv->pch_irq_mask = ~hotplug_mask;
  1375. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1376. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1377. I915_WRITE(SDEIER, hotplug_mask);
  1378. POSTING_READ(SDEIER);
  1379. if (IS_IRONLAKE_M(dev)) {
  1380. /* Clear & enable PCU event interrupts */
  1381. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1382. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1383. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1384. }
  1385. return 0;
  1386. }
  1387. void i915_driver_irq_preinstall(struct drm_device * dev)
  1388. {
  1389. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1390. atomic_set(&dev_priv->irq_received, 0);
  1391. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1392. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1393. if (HAS_PCH_SPLIT(dev)) {
  1394. ironlake_irq_preinstall(dev);
  1395. return;
  1396. }
  1397. if (I915_HAS_HOTPLUG(dev)) {
  1398. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1399. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1400. }
  1401. I915_WRITE(HWSTAM, 0xeffe);
  1402. I915_WRITE(PIPEASTAT, 0);
  1403. I915_WRITE(PIPEBSTAT, 0);
  1404. I915_WRITE(IMR, 0xffffffff);
  1405. I915_WRITE(IER, 0x0);
  1406. POSTING_READ(IER);
  1407. }
  1408. /*
  1409. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1410. * enabled correctly.
  1411. */
  1412. int i915_driver_irq_postinstall(struct drm_device *dev)
  1413. {
  1414. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1415. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1416. u32 error_mask;
  1417. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1418. if (HAS_BSD(dev))
  1419. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1420. if (HAS_BLT(dev))
  1421. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1422. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1423. if (HAS_PCH_SPLIT(dev))
  1424. return ironlake_irq_postinstall(dev);
  1425. /* Unmask the interrupts that we always want on. */
  1426. dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
  1427. dev_priv->pipestat[0] = 0;
  1428. dev_priv->pipestat[1] = 0;
  1429. if (I915_HAS_HOTPLUG(dev)) {
  1430. /* Enable in IER... */
  1431. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1432. /* and unmask in IMR */
  1433. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1434. }
  1435. /*
  1436. * Enable some error detection, note the instruction error mask
  1437. * bit is reserved, so we leave it masked.
  1438. */
  1439. if (IS_G4X(dev)) {
  1440. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1441. GM45_ERROR_MEM_PRIV |
  1442. GM45_ERROR_CP_PRIV |
  1443. I915_ERROR_MEMORY_REFRESH);
  1444. } else {
  1445. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1446. I915_ERROR_MEMORY_REFRESH);
  1447. }
  1448. I915_WRITE(EMR, error_mask);
  1449. I915_WRITE(IMR, dev_priv->irq_mask);
  1450. I915_WRITE(IER, enable_mask);
  1451. POSTING_READ(IER);
  1452. if (I915_HAS_HOTPLUG(dev)) {
  1453. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1454. /* Note HDMI and DP share bits */
  1455. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1456. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1457. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1458. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1459. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1460. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1461. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1462. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1463. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1464. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1465. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1466. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1467. /* Programming the CRT detection parameters tends
  1468. to generate a spurious hotplug event about three
  1469. seconds later. So just do it once.
  1470. */
  1471. if (IS_G4X(dev))
  1472. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1473. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1474. }
  1475. /* Ignore TV since it's buggy */
  1476. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1477. }
  1478. intel_opregion_enable_asle(dev);
  1479. return 0;
  1480. }
  1481. static void ironlake_irq_uninstall(struct drm_device *dev)
  1482. {
  1483. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1484. I915_WRITE(HWSTAM, 0xffffffff);
  1485. I915_WRITE(DEIMR, 0xffffffff);
  1486. I915_WRITE(DEIER, 0x0);
  1487. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1488. I915_WRITE(GTIMR, 0xffffffff);
  1489. I915_WRITE(GTIER, 0x0);
  1490. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1491. }
  1492. void i915_driver_irq_uninstall(struct drm_device * dev)
  1493. {
  1494. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1495. if (!dev_priv)
  1496. return;
  1497. dev_priv->vblank_pipe = 0;
  1498. if (HAS_PCH_SPLIT(dev)) {
  1499. ironlake_irq_uninstall(dev);
  1500. return;
  1501. }
  1502. if (I915_HAS_HOTPLUG(dev)) {
  1503. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1504. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1505. }
  1506. I915_WRITE(HWSTAM, 0xffffffff);
  1507. I915_WRITE(PIPEASTAT, 0);
  1508. I915_WRITE(PIPEBSTAT, 0);
  1509. I915_WRITE(IMR, 0xffffffff);
  1510. I915_WRITE(IER, 0x0);
  1511. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1512. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1513. I915_WRITE(IIR, I915_READ(IIR));
  1514. }