entry.S 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113
  1. /*
  2. * arch/s390/kernel/entry.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <linux/init.h>
  14. #include <asm/cache.h>
  15. #include <asm/lowcore.h>
  16. #include <asm/errno.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/unistd.h>
  21. #include <asm/page.h>
  22. /*
  23. * Stack layout for the system_call stack entry.
  24. * The first few entries are identical to the user_regs_struct.
  25. */
  26. SP_PTREGS = STACK_FRAME_OVERHEAD
  27. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  28. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  29. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  30. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 4
  31. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  32. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 12
  33. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  34. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 20
  35. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  36. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 28
  37. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  38. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 36
  39. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  40. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 44
  41. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  42. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 52
  43. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  44. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 60
  45. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  46. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  47. SP_SVCNR = STACK_FRAME_OVERHEAD + __PT_SVCNR
  48. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  49. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  50. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  51. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  52. _TIF_MCCK_PENDING)
  53. _TIF_SYSCALL = (_TIF_SYSCALL_TRACE>>8 | _TIF_SYSCALL_AUDIT>>8 | _TIF_SECCOMP>>8)
  54. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  55. STACK_SIZE = 1 << STACK_SHIFT
  56. #define BASED(name) name-system_call(%r13)
  57. #ifdef CONFIG_TRACE_IRQFLAGS
  58. .macro TRACE_IRQS_ON
  59. basr %r2,%r0
  60. l %r1,BASED(.Ltrace_irq_on_caller)
  61. basr %r14,%r1
  62. .endm
  63. .macro TRACE_IRQS_OFF
  64. basr %r2,%r0
  65. l %r1,BASED(.Ltrace_irq_off_caller)
  66. basr %r14,%r1
  67. .endm
  68. .macro TRACE_IRQS_CHECK
  69. basr %r2,%r0
  70. tm SP_PSW(%r15),0x03 # irqs enabled?
  71. jz 0f
  72. l %r1,BASED(.Ltrace_irq_on_caller)
  73. basr %r14,%r1
  74. j 1f
  75. 0: l %r1,BASED(.Ltrace_irq_off_caller)
  76. basr %r14,%r1
  77. 1:
  78. .endm
  79. #else
  80. #define TRACE_IRQS_ON
  81. #define TRACE_IRQS_OFF
  82. #define TRACE_IRQS_CHECK
  83. #endif
  84. #ifdef CONFIG_LOCKDEP
  85. .macro LOCKDEP_SYS_EXIT
  86. tm SP_PSW+1(%r15),0x01 # returning to user ?
  87. jz 0f
  88. l %r1,BASED(.Llockdep_sys_exit)
  89. basr %r14,%r1
  90. 0:
  91. .endm
  92. #else
  93. #define LOCKDEP_SYS_EXIT
  94. #endif
  95. /*
  96. * Register usage in interrupt handlers:
  97. * R9 - pointer to current task structure
  98. * R13 - pointer to literal pool
  99. * R14 - return register for function calls
  100. * R15 - kernel stack pointer
  101. */
  102. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  103. lm %r10,%r11,\lc_from
  104. sl %r10,\lc_to
  105. sl %r11,\lc_to+4
  106. bc 3,BASED(0f)
  107. sl %r10,BASED(.Lc_1)
  108. 0: al %r10,\lc_sum
  109. al %r11,\lc_sum+4
  110. bc 12,BASED(1f)
  111. al %r10,BASED(.Lc_1)
  112. 1: stm %r10,%r11,\lc_sum
  113. .endm
  114. .macro SAVE_ALL_BASE savearea
  115. stm %r12,%r15,\savearea
  116. l %r13,__LC_SVC_NEW_PSW+4 # load &system_call to %r13
  117. .endm
  118. .macro SAVE_ALL_SVC psworg,savearea
  119. la %r12,\psworg
  120. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  121. .endm
  122. .macro SAVE_ALL_SYNC psworg,savearea
  123. la %r12,\psworg
  124. tm \psworg+1,0x01 # test problem state bit
  125. bz BASED(2f) # skip stack setup save
  126. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  127. #ifdef CONFIG_CHECK_STACK
  128. b BASED(3f)
  129. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  130. bz BASED(stack_overflow)
  131. 3:
  132. #endif
  133. 2:
  134. .endm
  135. .macro SAVE_ALL_ASYNC psworg,savearea
  136. la %r12,\psworg
  137. tm \psworg+1,0x01 # test problem state bit
  138. bnz BASED(1f) # from user -> load async stack
  139. clc \psworg+4(4),BASED(.Lcritical_end)
  140. bhe BASED(0f)
  141. clc \psworg+4(4),BASED(.Lcritical_start)
  142. bl BASED(0f)
  143. l %r14,BASED(.Lcleanup_critical)
  144. basr %r14,%r14
  145. tm 1(%r12),0x01 # retest problem state after cleanup
  146. bnz BASED(1f)
  147. 0: l %r14,__LC_ASYNC_STACK # are we already on the async stack ?
  148. slr %r14,%r15
  149. sra %r14,STACK_SHIFT
  150. be BASED(2f)
  151. 1: l %r15,__LC_ASYNC_STACK
  152. #ifdef CONFIG_CHECK_STACK
  153. b BASED(3f)
  154. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  155. bz BASED(stack_overflow)
  156. 3:
  157. #endif
  158. 2:
  159. .endm
  160. .macro CREATE_STACK_FRAME psworg,savearea
  161. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  162. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  163. st %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  164. icm %r12,3,__LC_SVC_ILC
  165. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  166. st %r12,SP_SVCNR(%r15)
  167. mvc SP_R12(16,%r15),\savearea # move %r12-%r15 to stack
  168. la %r12,0
  169. st %r12,__SF_BACKCHAIN(%r15) # clear back chain
  170. .endm
  171. .macro RESTORE_ALL psworg,sync
  172. mvc \psworg(8),SP_PSW(%r15) # move user PSW to lowcore
  173. .if !\sync
  174. ni \psworg+1,0xfd # clear wait state bit
  175. .endif
  176. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  177. stpt __LC_EXIT_TIMER
  178. lpsw \psworg # back to caller
  179. .endm
  180. /*
  181. * Scheduler resume function, called by switch_to
  182. * gpr2 = (task_struct *) prev
  183. * gpr3 = (task_struct *) next
  184. * Returns:
  185. * gpr2 = prev
  186. */
  187. .globl __switch_to
  188. __switch_to:
  189. basr %r1,0
  190. __switch_to_base:
  191. tm __THREAD_per(%r3),0xe8 # new process is using per ?
  192. bz __switch_to_noper-__switch_to_base(%r1) # if not we're fine
  193. stctl %c9,%c11,__SF_EMPTY(%r15) # We are using per stuff
  194. clc __THREAD_per(12,%r3),__SF_EMPTY(%r15)
  195. be __switch_to_noper-__switch_to_base(%r1) # we got away w/o bashing TLB's
  196. lctl %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  197. __switch_to_noper:
  198. l %r4,__THREAD_info(%r2) # get thread_info of prev
  199. tm __TI_flags+3(%r4),_TIF_MCCK_PENDING # machine check pending?
  200. bz __switch_to_no_mcck-__switch_to_base(%r1)
  201. ni __TI_flags+3(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  202. l %r4,__THREAD_info(%r3) # get thread_info of next
  203. oi __TI_flags+3(%r4),_TIF_MCCK_PENDING # set it in next
  204. __switch_to_no_mcck:
  205. stm %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  206. st %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  207. l %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  208. lm %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  209. st %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  210. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  211. l %r3,__THREAD_info(%r3) # load thread_info from task struct
  212. st %r3,__LC_THREAD_INFO
  213. ahi %r3,STACK_SIZE
  214. st %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  215. br %r14
  216. __critical_start:
  217. /*
  218. * SVC interrupt handler routine. System calls are synchronous events and
  219. * are executed with interrupts enabled.
  220. */
  221. .globl system_call
  222. system_call:
  223. stpt __LC_SYNC_ENTER_TIMER
  224. sysc_saveall:
  225. SAVE_ALL_BASE __LC_SAVE_AREA
  226. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  227. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  228. lh %r7,0x8a # get svc number from lowcore
  229. sysc_vtime:
  230. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  231. sysc_stime:
  232. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  233. sysc_update:
  234. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  235. sysc_do_svc:
  236. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  237. ltr %r7,%r7 # test for svc 0
  238. bnz BASED(sysc_nr_ok) # svc number > 0
  239. # svc 0: system call number in %r1
  240. cl %r1,BASED(.Lnr_syscalls)
  241. bnl BASED(sysc_nr_ok)
  242. lr %r7,%r1 # copy svc number to %r7
  243. sysc_nr_ok:
  244. mvc SP_ARGS(4,%r15),SP_R7(%r15)
  245. sysc_do_restart:
  246. sth %r7,SP_SVCNR(%r15)
  247. sll %r7,2 # svc number *4
  248. l %r8,BASED(.Lsysc_table)
  249. tm __TI_flags+2(%r9),_TIF_SYSCALL
  250. l %r8,0(%r7,%r8) # get system call addr.
  251. bnz BASED(sysc_tracesys)
  252. basr %r14,%r8 # call sys_xxxx
  253. st %r2,SP_R2(%r15) # store return value (change R2 on stack)
  254. sysc_return:
  255. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  256. bnz BASED(sysc_work) # there is work to do (signals etc.)
  257. sysc_restore:
  258. #ifdef CONFIG_TRACE_IRQFLAGS
  259. la %r1,BASED(sysc_restore_trace_psw)
  260. lpsw 0(%r1)
  261. sysc_restore_trace:
  262. TRACE_IRQS_CHECK
  263. LOCKDEP_SYS_EXIT
  264. #endif
  265. sysc_leave:
  266. RESTORE_ALL __LC_RETURN_PSW,1
  267. sysc_done:
  268. #ifdef CONFIG_TRACE_IRQFLAGS
  269. .align 8
  270. .globl sysc_restore_trace_psw
  271. sysc_restore_trace_psw:
  272. .long 0, sysc_restore_trace + 0x80000000
  273. #endif
  274. #
  275. # recheck if there is more work to do
  276. #
  277. sysc_work_loop:
  278. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  279. bz BASED(sysc_restore) # there is no work to do
  280. #
  281. # One of the work bits is on. Find out which one.
  282. #
  283. sysc_work:
  284. tm SP_PSW+1(%r15),0x01 # returning to user ?
  285. bno BASED(sysc_restore)
  286. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  287. bo BASED(sysc_mcck_pending)
  288. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  289. bo BASED(sysc_reschedule)
  290. tm __TI_flags+3(%r9),_TIF_SIGPENDING
  291. bnz BASED(sysc_sigpending)
  292. tm __TI_flags+3(%r9),_TIF_NOTIFY_RESUME
  293. bnz BASED(sysc_notify_resume)
  294. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  295. bo BASED(sysc_restart)
  296. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  297. bo BASED(sysc_singlestep)
  298. b BASED(sysc_restore)
  299. sysc_work_done:
  300. #
  301. # _TIF_NEED_RESCHED is set, call schedule
  302. #
  303. sysc_reschedule:
  304. l %r1,BASED(.Lschedule)
  305. la %r14,BASED(sysc_work_loop)
  306. br %r1 # call scheduler
  307. #
  308. # _TIF_MCCK_PENDING is set, call handler
  309. #
  310. sysc_mcck_pending:
  311. l %r1,BASED(.Ls390_handle_mcck)
  312. la %r14,BASED(sysc_work_loop)
  313. br %r1 # TIF bit will be cleared by handler
  314. #
  315. # _TIF_SIGPENDING is set, call do_signal
  316. #
  317. sysc_sigpending:
  318. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  319. la %r2,SP_PTREGS(%r15) # load pt_regs
  320. l %r1,BASED(.Ldo_signal)
  321. basr %r14,%r1 # call do_signal
  322. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  323. bo BASED(sysc_restart)
  324. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  325. bo BASED(sysc_singlestep)
  326. b BASED(sysc_work_loop)
  327. #
  328. # _TIF_NOTIFY_RESUME is set, call do_notify_resume
  329. #
  330. sysc_notify_resume:
  331. la %r2,SP_PTREGS(%r15) # load pt_regs
  332. l %r1,BASED(.Ldo_notify_resume)
  333. la %r14,BASED(sysc_work_loop)
  334. br %r1 # call do_notify_resume
  335. #
  336. # _TIF_RESTART_SVC is set, set up registers and restart svc
  337. #
  338. sysc_restart:
  339. ni __TI_flags+3(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  340. l %r7,SP_R2(%r15) # load new svc number
  341. mvc SP_R2(4,%r15),SP_ORIG_R2(%r15) # restore first argument
  342. lm %r2,%r6,SP_R2(%r15) # load svc arguments
  343. b BASED(sysc_do_restart) # restart svc
  344. #
  345. # _TIF_SINGLE_STEP is set, call do_single_step
  346. #
  347. sysc_singlestep:
  348. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  349. mvi SP_SVCNR(%r15),0xff # set trap indication to pgm check
  350. mvi SP_SVCNR+1(%r15),0xff
  351. la %r2,SP_PTREGS(%r15) # address of register-save area
  352. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  353. la %r14,BASED(sysc_return) # load adr. of system return
  354. br %r1 # branch to do_single_step
  355. #
  356. # call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
  357. # and after the system call
  358. #
  359. sysc_tracesys:
  360. l %r1,BASED(.Ltrace_entry)
  361. la %r2,SP_PTREGS(%r15) # load pt_regs
  362. la %r3,0
  363. srl %r7,2
  364. st %r7,SP_R2(%r15)
  365. basr %r14,%r1
  366. cl %r2,BASED(.Lnr_syscalls)
  367. bnl BASED(sysc_tracenogo)
  368. l %r8,BASED(.Lsysc_table)
  369. lr %r7,%r2
  370. sll %r7,2 # svc number *4
  371. l %r8,0(%r7,%r8)
  372. sysc_tracego:
  373. lm %r3,%r6,SP_R3(%r15)
  374. l %r2,SP_ORIG_R2(%r15)
  375. basr %r14,%r8 # call sys_xxx
  376. st %r2,SP_R2(%r15) # store return value
  377. sysc_tracenogo:
  378. tm __TI_flags+2(%r9),_TIF_SYSCALL
  379. bz BASED(sysc_return)
  380. l %r1,BASED(.Ltrace_exit)
  381. la %r2,SP_PTREGS(%r15) # load pt_regs
  382. la %r14,BASED(sysc_return)
  383. br %r1
  384. #
  385. # a new process exits the kernel with ret_from_fork
  386. #
  387. .globl ret_from_fork
  388. ret_from_fork:
  389. l %r13,__LC_SVC_NEW_PSW+4
  390. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  391. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  392. bo BASED(0f)
  393. st %r15,SP_R15(%r15) # store stack pointer for new kthread
  394. 0: l %r1,BASED(.Lschedtail)
  395. basr %r14,%r1
  396. TRACE_IRQS_ON
  397. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  398. b BASED(sysc_tracenogo)
  399. #
  400. # kernel_execve function needs to deal with pt_regs that is not
  401. # at the usual place
  402. #
  403. .globl kernel_execve
  404. kernel_execve:
  405. stm %r12,%r15,48(%r15)
  406. lr %r14,%r15
  407. l %r13,__LC_SVC_NEW_PSW+4
  408. s %r15,BASED(.Lc_spsize)
  409. st %r14,__SF_BACKCHAIN(%r15)
  410. la %r12,SP_PTREGS(%r15)
  411. xc 0(__PT_SIZE,%r12),0(%r12)
  412. l %r1,BASED(.Ldo_execve)
  413. lr %r5,%r12
  414. basr %r14,%r1
  415. ltr %r2,%r2
  416. be BASED(0f)
  417. a %r15,BASED(.Lc_spsize)
  418. lm %r12,%r15,48(%r15)
  419. br %r14
  420. # execve succeeded.
  421. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  422. l %r15,__LC_KERNEL_STACK # load ksp
  423. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  424. l %r9,__LC_THREAD_INFO
  425. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  426. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15)
  427. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  428. l %r1,BASED(.Lexecve_tail)
  429. basr %r14,%r1
  430. b BASED(sysc_return)
  431. /*
  432. * Program check handler routine
  433. */
  434. .globl pgm_check_handler
  435. pgm_check_handler:
  436. /*
  437. * First we need to check for a special case:
  438. * Single stepping an instruction that disables the PER event mask will
  439. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  440. * For a single stepped SVC the program check handler gets control after
  441. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  442. * then handle the PER event. Therefore we update the SVC old PSW to point
  443. * to the pgm_check_handler and branch to the SVC handler after we checked
  444. * if we have to load the kernel stack register.
  445. * For every other possible cause for PER event without the PER mask set
  446. * we just ignore the PER event (FIXME: is there anything we have to do
  447. * for LPSW?).
  448. */
  449. stpt __LC_SYNC_ENTER_TIMER
  450. SAVE_ALL_BASE __LC_SAVE_AREA
  451. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  452. bnz BASED(pgm_per) # got per exception -> special case
  453. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  454. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  455. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  456. bz BASED(pgm_no_vtime)
  457. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  458. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  459. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  460. pgm_no_vtime:
  461. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  462. TRACE_IRQS_OFF
  463. l %r3,__LC_PGM_ILC # load program interruption code
  464. la %r8,0x7f
  465. nr %r8,%r3
  466. pgm_do_call:
  467. l %r7,BASED(.Ljump_table)
  468. sll %r8,2
  469. l %r7,0(%r8,%r7) # load address of handler routine
  470. la %r2,SP_PTREGS(%r15) # address of register-save area
  471. la %r14,BASED(sysc_return)
  472. br %r7 # branch to interrupt-handler
  473. #
  474. # handle per exception
  475. #
  476. pgm_per:
  477. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  478. bnz BASED(pgm_per_std) # ok, normal per event from user space
  479. # ok its one of the special cases, now we need to find out which one
  480. clc __LC_PGM_OLD_PSW(8),__LC_SVC_NEW_PSW
  481. be BASED(pgm_svcper)
  482. # no interesting special case, ignore PER event
  483. lm %r12,%r15,__LC_SAVE_AREA
  484. lpsw 0x28
  485. #
  486. # Normal per exception
  487. #
  488. pgm_per_std:
  489. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  490. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  491. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  492. bz BASED(pgm_no_vtime2)
  493. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  494. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  495. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  496. pgm_no_vtime2:
  497. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  498. TRACE_IRQS_OFF
  499. l %r1,__TI_task(%r9)
  500. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  501. mvc __THREAD_per+__PER_address(4,%r1),__LC_PER_ADDRESS
  502. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  503. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  504. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  505. bz BASED(kernel_per)
  506. l %r3,__LC_PGM_ILC # load program interruption code
  507. la %r8,0x7f
  508. nr %r8,%r3 # clear per-event-bit and ilc
  509. be BASED(sysc_return) # only per or per+check ?
  510. b BASED(pgm_do_call)
  511. #
  512. # it was a single stepped SVC that is causing all the trouble
  513. #
  514. pgm_svcper:
  515. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  516. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  517. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  518. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  519. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  520. lh %r7,0x8a # get svc number from lowcore
  521. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  522. TRACE_IRQS_OFF
  523. l %r1,__TI_task(%r9)
  524. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  525. mvc __THREAD_per+__PER_address(4,%r1),__LC_PER_ADDRESS
  526. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  527. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  528. TRACE_IRQS_ON
  529. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  530. b BASED(sysc_do_svc)
  531. #
  532. # per was called from kernel, must be kprobes
  533. #
  534. kernel_per:
  535. mvi SP_SVCNR(%r15),0xff # set trap indication to pgm check
  536. mvi SP_SVCNR+1(%r15),0xff
  537. la %r2,SP_PTREGS(%r15) # address of register-save area
  538. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  539. la %r14,BASED(sysc_restore)# load adr. of system return
  540. br %r1 # branch to do_single_step
  541. /*
  542. * IO interrupt handler routine
  543. */
  544. .globl io_int_handler
  545. io_int_handler:
  546. stck __LC_INT_CLOCK
  547. stpt __LC_ASYNC_ENTER_TIMER
  548. SAVE_ALL_BASE __LC_SAVE_AREA+16
  549. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  550. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  551. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  552. bz BASED(io_no_vtime)
  553. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  554. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  555. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  556. io_no_vtime:
  557. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  558. TRACE_IRQS_OFF
  559. l %r1,BASED(.Ldo_IRQ) # load address of do_IRQ
  560. la %r2,SP_PTREGS(%r15) # address of register-save area
  561. basr %r14,%r1 # branch to standard irq handler
  562. io_return:
  563. tm __TI_flags+3(%r9),_TIF_WORK_INT
  564. bnz BASED(io_work) # there is work to do (signals etc.)
  565. io_restore:
  566. #ifdef CONFIG_TRACE_IRQFLAGS
  567. la %r1,BASED(io_restore_trace_psw)
  568. lpsw 0(%r1)
  569. io_restore_trace:
  570. TRACE_IRQS_CHECK
  571. LOCKDEP_SYS_EXIT
  572. #endif
  573. io_leave:
  574. RESTORE_ALL __LC_RETURN_PSW,0
  575. io_done:
  576. #ifdef CONFIG_TRACE_IRQFLAGS
  577. .align 8
  578. .globl io_restore_trace_psw
  579. io_restore_trace_psw:
  580. .long 0, io_restore_trace + 0x80000000
  581. #endif
  582. #
  583. # switch to kernel stack, then check the TIF bits
  584. #
  585. io_work:
  586. tm SP_PSW+1(%r15),0x01 # returning to user ?
  587. #ifndef CONFIG_PREEMPT
  588. bno BASED(io_restore) # no-> skip resched & signal
  589. #else
  590. bnz BASED(io_work_user) # no -> check for preemptive scheduling
  591. # check for preemptive scheduling
  592. icm %r0,15,__TI_precount(%r9)
  593. bnz BASED(io_restore) # preemption disabled
  594. l %r1,SP_R15(%r15)
  595. s %r1,BASED(.Lc_spsize)
  596. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  597. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  598. lr %r15,%r1
  599. io_resume_loop:
  600. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  601. bno BASED(io_restore)
  602. l %r1,BASED(.Lpreempt_schedule_irq)
  603. la %r14,BASED(io_resume_loop)
  604. br %r1 # call schedule
  605. #endif
  606. io_work_user:
  607. l %r1,__LC_KERNEL_STACK
  608. s %r1,BASED(.Lc_spsize)
  609. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  610. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  611. lr %r15,%r1
  612. #
  613. # One of the work bits is on. Find out which one.
  614. # Checked are: _TIF_SIGPENDING, _TIF_NEED_RESCHED
  615. # and _TIF_MCCK_PENDING
  616. #
  617. io_work_loop:
  618. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  619. bo BASED(io_mcck_pending)
  620. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  621. bo BASED(io_reschedule)
  622. tm __TI_flags+3(%r9),_TIF_SIGPENDING
  623. bnz BASED(io_sigpending)
  624. tm __TI_flags+3(%r9),_TIF_NOTIFY_RESUME
  625. bnz BASED(io_notify_resume)
  626. b BASED(io_restore)
  627. io_work_done:
  628. #
  629. # _TIF_MCCK_PENDING is set, call handler
  630. #
  631. io_mcck_pending:
  632. l %r1,BASED(.Ls390_handle_mcck)
  633. basr %r14,%r1 # TIF bit will be cleared by handler
  634. b BASED(io_work_loop)
  635. #
  636. # _TIF_NEED_RESCHED is set, call schedule
  637. #
  638. io_reschedule:
  639. TRACE_IRQS_ON
  640. l %r1,BASED(.Lschedule)
  641. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  642. basr %r14,%r1 # call scheduler
  643. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  644. TRACE_IRQS_OFF
  645. tm __TI_flags+3(%r9),_TIF_WORK_INT
  646. bz BASED(io_restore) # there is no work to do
  647. b BASED(io_work_loop)
  648. #
  649. # _TIF_SIGPENDING is set, call do_signal
  650. #
  651. io_sigpending:
  652. TRACE_IRQS_ON
  653. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  654. la %r2,SP_PTREGS(%r15) # load pt_regs
  655. l %r1,BASED(.Ldo_signal)
  656. basr %r14,%r1 # call do_signal
  657. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  658. TRACE_IRQS_OFF
  659. b BASED(io_work_loop)
  660. #
  661. # _TIF_SIGPENDING is set, call do_signal
  662. #
  663. io_notify_resume:
  664. TRACE_IRQS_ON
  665. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  666. la %r2,SP_PTREGS(%r15) # load pt_regs
  667. l %r1,BASED(.Ldo_notify_resume)
  668. basr %r14,%r1 # call do_signal
  669. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  670. TRACE_IRQS_OFF
  671. b BASED(io_work_loop)
  672. /*
  673. * External interrupt handler routine
  674. */
  675. .globl ext_int_handler
  676. ext_int_handler:
  677. stck __LC_INT_CLOCK
  678. stpt __LC_ASYNC_ENTER_TIMER
  679. SAVE_ALL_BASE __LC_SAVE_AREA+16
  680. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  681. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  682. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  683. bz BASED(ext_no_vtime)
  684. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  685. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  686. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  687. ext_no_vtime:
  688. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  689. TRACE_IRQS_OFF
  690. la %r2,SP_PTREGS(%r15) # address of register-save area
  691. lh %r3,__LC_EXT_INT_CODE # get interruption code
  692. l %r1,BASED(.Ldo_extint)
  693. basr %r14,%r1
  694. b BASED(io_return)
  695. __critical_end:
  696. /*
  697. * Machine check handler routines
  698. */
  699. .globl mcck_int_handler
  700. mcck_int_handler:
  701. stck __LC_INT_CLOCK
  702. spt __LC_CPU_TIMER_SAVE_AREA # revalidate cpu timer
  703. lm %r0,%r15,__LC_GPREGS_SAVE_AREA # revalidate gprs
  704. SAVE_ALL_BASE __LC_SAVE_AREA+32
  705. la %r12,__LC_MCK_OLD_PSW
  706. tm __LC_MCCK_CODE,0x80 # system damage?
  707. bo BASED(mcck_int_main) # yes -> rest of mcck code invalid
  708. mvc __LC_SAVE_AREA+52(8),__LC_ASYNC_ENTER_TIMER
  709. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA
  710. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  711. bo BASED(1f)
  712. la %r14,__LC_SYNC_ENTER_TIMER
  713. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  714. bl BASED(0f)
  715. la %r14,__LC_ASYNC_ENTER_TIMER
  716. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  717. bl BASED(0f)
  718. la %r14,__LC_EXIT_TIMER
  719. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  720. bl BASED(0f)
  721. la %r14,__LC_LAST_UPDATE_TIMER
  722. 0: spt 0(%r14)
  723. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  724. 1: tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  725. bno BASED(mcck_int_main) # no -> skip cleanup critical
  726. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  727. bnz BASED(mcck_int_main) # from user -> load async stack
  728. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_end)
  729. bhe BASED(mcck_int_main)
  730. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_start)
  731. bl BASED(mcck_int_main)
  732. l %r14,BASED(.Lcleanup_critical)
  733. basr %r14,%r14
  734. mcck_int_main:
  735. l %r14,__LC_PANIC_STACK # are we already on the panic stack?
  736. slr %r14,%r15
  737. sra %r14,PAGE_SHIFT
  738. be BASED(0f)
  739. l %r15,__LC_PANIC_STACK # load panic stack
  740. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+32
  741. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  742. bno BASED(mcck_no_vtime) # no -> skip cleanup critical
  743. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  744. bz BASED(mcck_no_vtime)
  745. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  746. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  747. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  748. mcck_no_vtime:
  749. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  750. la %r2,SP_PTREGS(%r15) # load pt_regs
  751. l %r1,BASED(.Ls390_mcck)
  752. basr %r14,%r1 # call machine check handler
  753. tm SP_PSW+1(%r15),0x01 # returning to user ?
  754. bno BASED(mcck_return)
  755. l %r1,__LC_KERNEL_STACK # switch to kernel stack
  756. s %r1,BASED(.Lc_spsize)
  757. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  758. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  759. lr %r15,%r1
  760. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  761. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  762. bno BASED(mcck_return)
  763. TRACE_IRQS_OFF
  764. l %r1,BASED(.Ls390_handle_mcck)
  765. basr %r14,%r1 # call machine check handler
  766. TRACE_IRQS_ON
  767. mcck_return:
  768. mvc __LC_RETURN_MCCK_PSW(8),SP_PSW(%r15) # move return PSW
  769. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  770. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+52
  771. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  772. bno BASED(0f)
  773. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  774. stpt __LC_EXIT_TIMER
  775. lpsw __LC_RETURN_MCCK_PSW # back to caller
  776. 0: lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  777. lpsw __LC_RETURN_MCCK_PSW # back to caller
  778. RESTORE_ALL __LC_RETURN_MCCK_PSW,0
  779. /*
  780. * Restart interruption handler, kick starter for additional CPUs
  781. */
  782. #ifdef CONFIG_SMP
  783. __CPUINIT
  784. .globl restart_int_handler
  785. restart_int_handler:
  786. basr %r1,0
  787. restart_base:
  788. spt restart_vtime-restart_base(%r1)
  789. stck __LC_LAST_UPDATE_CLOCK
  790. mvc __LC_LAST_UPDATE_TIMER(8),restart_vtime-restart_base(%r1)
  791. mvc __LC_EXIT_TIMER(8),restart_vtime-restart_base(%r1)
  792. l %r15,__LC_SAVE_AREA+60 # load ksp
  793. lctl %c0,%c15,__LC_CREGS_SAVE_AREA # get new ctl regs
  794. lam %a0,%a15,__LC_AREGS_SAVE_AREA
  795. lm %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  796. l %r1,__LC_THREAD_INFO
  797. mvc __LC_USER_TIMER(8),__TI_user_timer(%r1)
  798. mvc __LC_SYSTEM_TIMER(8),__TI_system_timer(%r1)
  799. xc __LC_STEAL_TIMER(8),__LC_STEAL_TIMER
  800. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  801. basr %r14,0
  802. l %r14,restart_addr-.(%r14)
  803. br %r14 # branch to start_secondary
  804. restart_addr:
  805. .long start_secondary
  806. .align 8
  807. restart_vtime:
  808. .long 0x7fffffff,0xffffffff
  809. .previous
  810. #else
  811. /*
  812. * If we do not run with SMP enabled, let the new CPU crash ...
  813. */
  814. .globl restart_int_handler
  815. restart_int_handler:
  816. basr %r1,0
  817. restart_base:
  818. lpsw restart_crash-restart_base(%r1)
  819. .align 8
  820. restart_crash:
  821. .long 0x000a0000,0x00000000
  822. restart_go:
  823. #endif
  824. #ifdef CONFIG_CHECK_STACK
  825. /*
  826. * The synchronous or the asynchronous stack overflowed. We are dead.
  827. * No need to properly save the registers, we are going to panic anyway.
  828. * Setup a pt_regs so that show_trace can provide a good call trace.
  829. */
  830. stack_overflow:
  831. l %r15,__LC_PANIC_STACK # change to panic stack
  832. sl %r15,BASED(.Lc_spsize)
  833. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  834. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  835. la %r1,__LC_SAVE_AREA
  836. ch %r12,BASED(.L0x020) # old psw addr == __LC_SVC_OLD_PSW ?
  837. be BASED(0f)
  838. ch %r12,BASED(.L0x028) # old psw addr == __LC_PGM_OLD_PSW ?
  839. be BASED(0f)
  840. la %r1,__LC_SAVE_AREA+16
  841. 0: mvc SP_R12(16,%r15),0(%r1) # move %r12-%r15 to stack
  842. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  843. l %r1,BASED(1f) # branch to kernel_stack_overflow
  844. la %r2,SP_PTREGS(%r15) # load pt_regs
  845. br %r1
  846. 1: .long kernel_stack_overflow
  847. #endif
  848. cleanup_table_system_call:
  849. .long system_call + 0x80000000, sysc_do_svc + 0x80000000
  850. cleanup_table_sysc_return:
  851. .long sysc_return + 0x80000000, sysc_leave + 0x80000000
  852. cleanup_table_sysc_leave:
  853. .long sysc_leave + 0x80000000, sysc_done + 0x80000000
  854. cleanup_table_sysc_work_loop:
  855. .long sysc_work_loop + 0x80000000, sysc_work_done + 0x80000000
  856. cleanup_table_io_return:
  857. .long io_return + 0x80000000, io_leave + 0x80000000
  858. cleanup_table_io_leave:
  859. .long io_leave + 0x80000000, io_done + 0x80000000
  860. cleanup_table_io_work_loop:
  861. .long io_work_loop + 0x80000000, io_work_done + 0x80000000
  862. cleanup_critical:
  863. clc 4(4,%r12),BASED(cleanup_table_system_call)
  864. bl BASED(0f)
  865. clc 4(4,%r12),BASED(cleanup_table_system_call+4)
  866. bl BASED(cleanup_system_call)
  867. 0:
  868. clc 4(4,%r12),BASED(cleanup_table_sysc_return)
  869. bl BASED(0f)
  870. clc 4(4,%r12),BASED(cleanup_table_sysc_return+4)
  871. bl BASED(cleanup_sysc_return)
  872. 0:
  873. clc 4(4,%r12),BASED(cleanup_table_sysc_leave)
  874. bl BASED(0f)
  875. clc 4(4,%r12),BASED(cleanup_table_sysc_leave+4)
  876. bl BASED(cleanup_sysc_leave)
  877. 0:
  878. clc 4(4,%r12),BASED(cleanup_table_sysc_work_loop)
  879. bl BASED(0f)
  880. clc 4(4,%r12),BASED(cleanup_table_sysc_work_loop+4)
  881. bl BASED(cleanup_sysc_return)
  882. 0:
  883. clc 4(4,%r12),BASED(cleanup_table_io_return)
  884. bl BASED(0f)
  885. clc 4(4,%r12),BASED(cleanup_table_io_return+4)
  886. bl BASED(cleanup_io_return)
  887. 0:
  888. clc 4(4,%r12),BASED(cleanup_table_io_leave)
  889. bl BASED(0f)
  890. clc 4(4,%r12),BASED(cleanup_table_io_leave+4)
  891. bl BASED(cleanup_io_leave)
  892. 0:
  893. clc 4(4,%r12),BASED(cleanup_table_io_work_loop)
  894. bl BASED(0f)
  895. clc 4(4,%r12),BASED(cleanup_table_io_work_loop+4)
  896. bl BASED(cleanup_io_return)
  897. 0:
  898. br %r14
  899. cleanup_system_call:
  900. mvc __LC_RETURN_PSW(8),0(%r12)
  901. c %r12,BASED(.Lmck_old_psw)
  902. be BASED(0f)
  903. la %r12,__LC_SAVE_AREA+16
  904. b BASED(1f)
  905. 0: la %r12,__LC_SAVE_AREA+32
  906. 1:
  907. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+4)
  908. bh BASED(0f)
  909. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  910. 0: clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+8)
  911. bhe BASED(cleanup_vtime)
  912. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn)
  913. bh BASED(0f)
  914. mvc __LC_SAVE_AREA(16),0(%r12)
  915. 0: st %r13,4(%r12)
  916. st %r12,__LC_SAVE_AREA+48 # argh
  917. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  918. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  919. l %r12,__LC_SAVE_AREA+48 # argh
  920. st %r15,12(%r12)
  921. lh %r7,0x8a
  922. cleanup_vtime:
  923. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+12)
  924. bhe BASED(cleanup_stime)
  925. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  926. cleanup_stime:
  927. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+16)
  928. bh BASED(cleanup_update)
  929. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  930. cleanup_update:
  931. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  932. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_system_call+4)
  933. la %r12,__LC_RETURN_PSW
  934. br %r14
  935. cleanup_system_call_insn:
  936. .long sysc_saveall + 0x80000000
  937. .long system_call + 0x80000000
  938. .long sysc_vtime + 0x80000000
  939. .long sysc_stime + 0x80000000
  940. .long sysc_update + 0x80000000
  941. cleanup_sysc_return:
  942. mvc __LC_RETURN_PSW(4),0(%r12)
  943. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_sysc_return)
  944. la %r12,__LC_RETURN_PSW
  945. br %r14
  946. cleanup_sysc_leave:
  947. clc 4(4,%r12),BASED(cleanup_sysc_leave_insn)
  948. be BASED(2f)
  949. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  950. clc 4(4,%r12),BASED(cleanup_sysc_leave_insn+4)
  951. be BASED(2f)
  952. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  953. c %r12,BASED(.Lmck_old_psw)
  954. bne BASED(0f)
  955. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  956. b BASED(1f)
  957. 0: mvc __LC_SAVE_AREA+16(16),SP_R12(%r15)
  958. 1: lm %r0,%r11,SP_R0(%r15)
  959. l %r15,SP_R15(%r15)
  960. 2: la %r12,__LC_RETURN_PSW
  961. br %r14
  962. cleanup_sysc_leave_insn:
  963. .long sysc_done - 4 + 0x80000000
  964. .long sysc_done - 8 + 0x80000000
  965. cleanup_io_return:
  966. mvc __LC_RETURN_PSW(4),0(%r12)
  967. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_io_work_loop)
  968. la %r12,__LC_RETURN_PSW
  969. br %r14
  970. cleanup_io_leave:
  971. clc 4(4,%r12),BASED(cleanup_io_leave_insn)
  972. be BASED(2f)
  973. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  974. clc 4(4,%r12),BASED(cleanup_io_leave_insn+4)
  975. be BASED(2f)
  976. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  977. c %r12,BASED(.Lmck_old_psw)
  978. bne BASED(0f)
  979. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  980. b BASED(1f)
  981. 0: mvc __LC_SAVE_AREA+16(16),SP_R12(%r15)
  982. 1: lm %r0,%r11,SP_R0(%r15)
  983. l %r15,SP_R15(%r15)
  984. 2: la %r12,__LC_RETURN_PSW
  985. br %r14
  986. cleanup_io_leave_insn:
  987. .long io_done - 4 + 0x80000000
  988. .long io_done - 8 + 0x80000000
  989. /*
  990. * Integer constants
  991. */
  992. .align 4
  993. .Lc_spsize: .long SP_SIZE
  994. .Lc_overhead: .long STACK_FRAME_OVERHEAD
  995. .Lnr_syscalls: .long NR_syscalls
  996. .L0x018: .short 0x018
  997. .L0x020: .short 0x020
  998. .L0x028: .short 0x028
  999. .L0x030: .short 0x030
  1000. .L0x038: .short 0x038
  1001. .Lc_1: .long 1
  1002. /*
  1003. * Symbol constants
  1004. */
  1005. .Ls390_mcck: .long s390_do_machine_check
  1006. .Ls390_handle_mcck:
  1007. .long s390_handle_mcck
  1008. .Lmck_old_psw: .long __LC_MCK_OLD_PSW
  1009. .Ldo_IRQ: .long do_IRQ
  1010. .Ldo_extint: .long do_extint
  1011. .Ldo_signal: .long do_signal
  1012. .Ldo_notify_resume:
  1013. .long do_notify_resume
  1014. .Lhandle_per: .long do_single_step
  1015. .Ldo_execve: .long do_execve
  1016. .Lexecve_tail: .long execve_tail
  1017. .Ljump_table: .long pgm_check_table
  1018. .Lschedule: .long schedule
  1019. #ifdef CONFIG_PREEMPT
  1020. .Lpreempt_schedule_irq:
  1021. .long preempt_schedule_irq
  1022. #endif
  1023. .Ltrace_entry: .long do_syscall_trace_enter
  1024. .Ltrace_exit: .long do_syscall_trace_exit
  1025. .Lschedtail: .long schedule_tail
  1026. .Lsysc_table: .long sys_call_table
  1027. #ifdef CONFIG_TRACE_IRQFLAGS
  1028. .Ltrace_irq_on_caller:
  1029. .long trace_hardirqs_on_caller
  1030. .Ltrace_irq_off_caller:
  1031. .long trace_hardirqs_off_caller
  1032. #endif
  1033. #ifdef CONFIG_LOCKDEP
  1034. .Llockdep_sys_exit:
  1035. .long lockdep_sys_exit
  1036. #endif
  1037. .Lcritical_start:
  1038. .long __critical_start + 0x80000000
  1039. .Lcritical_end:
  1040. .long __critical_end + 0x80000000
  1041. .Lcleanup_critical:
  1042. .long cleanup_critical
  1043. .section .rodata, "a"
  1044. #define SYSCALL(esa,esame,emu) .long esa
  1045. sys_call_table:
  1046. #include "syscalls.S"
  1047. #undef SYSCALL