wm8996.c 94 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190
  1. /*
  2. * wm8996.c - WM8996 audio codec interface
  3. *
  4. * Copyright 2011 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/completion.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/gpio.h>
  20. #include <linux/i2c.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/core.h>
  25. #include <sound/jack.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/soc.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <trace/events/asoc.h>
  32. #include <sound/wm8996.h>
  33. #include "wm8996.h"
  34. #define WM8996_AIFS 2
  35. #define HPOUT1L 1
  36. #define HPOUT1R 2
  37. #define HPOUT2L 4
  38. #define HPOUT2R 8
  39. #define WM8996_NUM_SUPPLIES 3
  40. static const char *wm8996_supply_names[WM8996_NUM_SUPPLIES] = {
  41. "DBVDD",
  42. "AVDD1",
  43. "AVDD2",
  44. };
  45. struct wm8996_priv {
  46. struct snd_soc_codec *codec;
  47. int ldo1ena;
  48. int sysclk;
  49. int sysclk_src;
  50. int fll_src;
  51. int fll_fref;
  52. int fll_fout;
  53. struct completion fll_lock;
  54. u16 dcs_pending;
  55. struct completion dcs_done;
  56. u16 hpout_ena;
  57. u16 hpout_pending;
  58. struct regulator_bulk_data supplies[WM8996_NUM_SUPPLIES];
  59. struct notifier_block disable_nb[WM8996_NUM_SUPPLIES];
  60. struct regulator *cpvdd;
  61. int bg_ena;
  62. struct wm8996_pdata pdata;
  63. int rx_rate[WM8996_AIFS];
  64. int bclk_rate[WM8996_AIFS];
  65. /* Platform dependant ReTune mobile configuration */
  66. int num_retune_mobile_texts;
  67. const char **retune_mobile_texts;
  68. int retune_mobile_cfg[2];
  69. struct soc_enum retune_mobile_enum;
  70. struct snd_soc_jack *jack;
  71. bool detecting;
  72. bool jack_mic;
  73. wm8996_polarity_fn polarity_cb;
  74. #ifdef CONFIG_GPIOLIB
  75. struct gpio_chip gpio_chip;
  76. #endif
  77. };
  78. /* We can't use the same notifier block for more than one supply and
  79. * there's no way I can see to get from a callback to the caller
  80. * except container_of().
  81. */
  82. #define WM8996_REGULATOR_EVENT(n) \
  83. static int wm8996_regulator_event_##n(struct notifier_block *nb, \
  84. unsigned long event, void *data) \
  85. { \
  86. struct wm8996_priv *wm8996 = container_of(nb, struct wm8996_priv, \
  87. disable_nb[n]); \
  88. if (event & REGULATOR_EVENT_DISABLE) { \
  89. wm8996->codec->cache_sync = 1; \
  90. } \
  91. return 0; \
  92. }
  93. WM8996_REGULATOR_EVENT(0)
  94. WM8996_REGULATOR_EVENT(1)
  95. WM8996_REGULATOR_EVENT(2)
  96. static const u16 wm8996_reg[WM8996_MAX_REGISTER] = {
  97. [WM8996_SOFTWARE_RESET] = 0x8996,
  98. [WM8996_POWER_MANAGEMENT_7] = 0x10,
  99. [WM8996_DAC1_HPOUT1_VOLUME] = 0x88,
  100. [WM8996_DAC2_HPOUT2_VOLUME] = 0x88,
  101. [WM8996_DAC1_LEFT_VOLUME] = 0x2c0,
  102. [WM8996_DAC1_RIGHT_VOLUME] = 0x2c0,
  103. [WM8996_DAC2_LEFT_VOLUME] = 0x2c0,
  104. [WM8996_DAC2_RIGHT_VOLUME] = 0x2c0,
  105. [WM8996_OUTPUT1_LEFT_VOLUME] = 0x80,
  106. [WM8996_OUTPUT1_RIGHT_VOLUME] = 0x80,
  107. [WM8996_OUTPUT2_LEFT_VOLUME] = 0x80,
  108. [WM8996_OUTPUT2_RIGHT_VOLUME] = 0x80,
  109. [WM8996_MICBIAS_1] = 0x39,
  110. [WM8996_MICBIAS_2] = 0x39,
  111. [WM8996_LDO_1] = 0x3,
  112. [WM8996_LDO_2] = 0x13,
  113. [WM8996_ACCESSORY_DETECT_MODE_1] = 0x4,
  114. [WM8996_HEADPHONE_DETECT_1] = 0x20,
  115. [WM8996_MIC_DETECT_1] = 0x7600,
  116. [WM8996_MIC_DETECT_2] = 0xbf,
  117. [WM8996_CHARGE_PUMP_1] = 0x1f25,
  118. [WM8996_CHARGE_PUMP_2] = 0xab19,
  119. [WM8996_DC_SERVO_5] = 0x2a2a,
  120. [WM8996_CONTROL_INTERFACE_1] = 0x8004,
  121. [WM8996_CLOCKING_1] = 0x10,
  122. [WM8996_AIF_RATE] = 0x83,
  123. [WM8996_FLL_CONTROL_4] = 0x5dc0,
  124. [WM8996_FLL_CONTROL_5] = 0xc84,
  125. [WM8996_FLL_EFS_2] = 0x2,
  126. [WM8996_AIF1_TX_LRCLK_1] = 0x80,
  127. [WM8996_AIF1_TX_LRCLK_2] = 0x8,
  128. [WM8996_AIF1_RX_LRCLK_1] = 0x80,
  129. [WM8996_AIF1TX_DATA_CONFIGURATION_1] = 0x1818,
  130. [WM8996_AIF1RX_DATA_CONFIGURATION] = 0x1818,
  131. [WM8996_AIF1TX_TEST] = 0x7,
  132. [WM8996_AIF2_TX_LRCLK_1] = 0x80,
  133. [WM8996_AIF2_TX_LRCLK_2] = 0x8,
  134. [WM8996_AIF2_RX_LRCLK_1] = 0x80,
  135. [WM8996_AIF2TX_DATA_CONFIGURATION_1] = 0x1818,
  136. [WM8996_AIF2RX_DATA_CONFIGURATION] = 0x1818,
  137. [WM8996_AIF2TX_TEST] = 0x1,
  138. [WM8996_DSP1_TX_LEFT_VOLUME] = 0xc0,
  139. [WM8996_DSP1_TX_RIGHT_VOLUME] = 0xc0,
  140. [WM8996_DSP1_RX_LEFT_VOLUME] = 0xc0,
  141. [WM8996_DSP1_RX_RIGHT_VOLUME] = 0xc0,
  142. [WM8996_DSP1_TX_FILTERS] = 0x2000,
  143. [WM8996_DSP1_RX_FILTERS_1] = 0x200,
  144. [WM8996_DSP1_RX_FILTERS_2] = 0x10,
  145. [WM8996_DSP1_DRC_1] = 0x98,
  146. [WM8996_DSP1_DRC_2] = 0x845,
  147. [WM8996_DSP1_RX_EQ_GAINS_1] = 0x6318,
  148. [WM8996_DSP1_RX_EQ_GAINS_2] = 0x6300,
  149. [WM8996_DSP1_RX_EQ_BAND_1_A] = 0xfca,
  150. [WM8996_DSP1_RX_EQ_BAND_1_B] = 0x400,
  151. [WM8996_DSP1_RX_EQ_BAND_1_PG] = 0xd8,
  152. [WM8996_DSP1_RX_EQ_BAND_2_A] = 0x1eb5,
  153. [WM8996_DSP1_RX_EQ_BAND_2_B] = 0xf145,
  154. [WM8996_DSP1_RX_EQ_BAND_2_C] = 0xb75,
  155. [WM8996_DSP1_RX_EQ_BAND_2_PG] = 0x1c5,
  156. [WM8996_DSP1_RX_EQ_BAND_3_A] = 0x1c58,
  157. [WM8996_DSP1_RX_EQ_BAND_3_B] = 0xf373,
  158. [WM8996_DSP1_RX_EQ_BAND_3_C] = 0xa54,
  159. [WM8996_DSP1_RX_EQ_BAND_3_PG] = 0x558,
  160. [WM8996_DSP1_RX_EQ_BAND_4_A] = 0x168e,
  161. [WM8996_DSP1_RX_EQ_BAND_4_B] = 0xf829,
  162. [WM8996_DSP1_RX_EQ_BAND_4_C] = 0x7ad,
  163. [WM8996_DSP1_RX_EQ_BAND_4_PG] = 0x1103,
  164. [WM8996_DSP1_RX_EQ_BAND_5_A] = 0x564,
  165. [WM8996_DSP1_RX_EQ_BAND_5_B] = 0x559,
  166. [WM8996_DSP1_RX_EQ_BAND_5_PG] = 0x4000,
  167. [WM8996_DSP2_TX_LEFT_VOLUME] = 0xc0,
  168. [WM8996_DSP2_TX_RIGHT_VOLUME] = 0xc0,
  169. [WM8996_DSP2_RX_LEFT_VOLUME] = 0xc0,
  170. [WM8996_DSP2_RX_RIGHT_VOLUME] = 0xc0,
  171. [WM8996_DSP2_TX_FILTERS] = 0x2000,
  172. [WM8996_DSP2_RX_FILTERS_1] = 0x200,
  173. [WM8996_DSP2_RX_FILTERS_2] = 0x10,
  174. [WM8996_DSP2_DRC_1] = 0x98,
  175. [WM8996_DSP2_DRC_2] = 0x845,
  176. [WM8996_DSP2_RX_EQ_GAINS_1] = 0x6318,
  177. [WM8996_DSP2_RX_EQ_GAINS_2] = 0x6300,
  178. [WM8996_DSP2_RX_EQ_BAND_1_A] = 0xfca,
  179. [WM8996_DSP2_RX_EQ_BAND_1_B] = 0x400,
  180. [WM8996_DSP2_RX_EQ_BAND_1_PG] = 0xd8,
  181. [WM8996_DSP2_RX_EQ_BAND_2_A] = 0x1eb5,
  182. [WM8996_DSP2_RX_EQ_BAND_2_B] = 0xf145,
  183. [WM8996_DSP2_RX_EQ_BAND_2_C] = 0xb75,
  184. [WM8996_DSP2_RX_EQ_BAND_2_PG] = 0x1c5,
  185. [WM8996_DSP2_RX_EQ_BAND_3_A] = 0x1c58,
  186. [WM8996_DSP2_RX_EQ_BAND_3_B] = 0xf373,
  187. [WM8996_DSP2_RX_EQ_BAND_3_C] = 0xa54,
  188. [WM8996_DSP2_RX_EQ_BAND_3_PG] = 0x558,
  189. [WM8996_DSP2_RX_EQ_BAND_4_A] = 0x168e,
  190. [WM8996_DSP2_RX_EQ_BAND_4_B] = 0xf829,
  191. [WM8996_DSP2_RX_EQ_BAND_4_C] = 0x7ad,
  192. [WM8996_DSP2_RX_EQ_BAND_4_PG] = 0x1103,
  193. [WM8996_DSP2_RX_EQ_BAND_5_A] = 0x564,
  194. [WM8996_DSP2_RX_EQ_BAND_5_B] = 0x559,
  195. [WM8996_DSP2_RX_EQ_BAND_5_PG] = 0x4000,
  196. [WM8996_OVERSAMPLING] = 0xd,
  197. [WM8996_SIDETONE] = 0x1040,
  198. [WM8996_GPIO_1] = 0xa101,
  199. [WM8996_GPIO_2] = 0xa101,
  200. [WM8996_GPIO_3] = 0xa101,
  201. [WM8996_GPIO_4] = 0xa101,
  202. [WM8996_GPIO_5] = 0xa101,
  203. [WM8996_PULL_CONTROL_2] = 0x140,
  204. [WM8996_INTERRUPT_STATUS_1_MASK] = 0x1f,
  205. [WM8996_INTERRUPT_STATUS_2_MASK] = 0x1ecf,
  206. [WM8996_RIGHT_PDM_SPEAKER] = 0x1,
  207. [WM8996_PDM_SPEAKER_MUTE_SEQUENCE] = 0x69,
  208. [WM8996_PDM_SPEAKER_VOLUME] = 0x66,
  209. [WM8996_WRITE_SEQUENCER_0] = 0x1,
  210. [WM8996_WRITE_SEQUENCER_1] = 0x1,
  211. [WM8996_WRITE_SEQUENCER_3] = 0x6,
  212. [WM8996_WRITE_SEQUENCER_4] = 0x40,
  213. [WM8996_WRITE_SEQUENCER_5] = 0x1,
  214. [WM8996_WRITE_SEQUENCER_6] = 0xf,
  215. [WM8996_WRITE_SEQUENCER_7] = 0x6,
  216. [WM8996_WRITE_SEQUENCER_8] = 0x1,
  217. [WM8996_WRITE_SEQUENCER_9] = 0x3,
  218. [WM8996_WRITE_SEQUENCER_10] = 0x104,
  219. [WM8996_WRITE_SEQUENCER_12] = 0x60,
  220. [WM8996_WRITE_SEQUENCER_13] = 0x11,
  221. [WM8996_WRITE_SEQUENCER_14] = 0x401,
  222. [WM8996_WRITE_SEQUENCER_16] = 0x50,
  223. [WM8996_WRITE_SEQUENCER_17] = 0x3,
  224. [WM8996_WRITE_SEQUENCER_18] = 0x100,
  225. [WM8996_WRITE_SEQUENCER_20] = 0x51,
  226. [WM8996_WRITE_SEQUENCER_21] = 0x3,
  227. [WM8996_WRITE_SEQUENCER_22] = 0x104,
  228. [WM8996_WRITE_SEQUENCER_23] = 0xa,
  229. [WM8996_WRITE_SEQUENCER_24] = 0x60,
  230. [WM8996_WRITE_SEQUENCER_25] = 0x3b,
  231. [WM8996_WRITE_SEQUENCER_26] = 0x502,
  232. [WM8996_WRITE_SEQUENCER_27] = 0x100,
  233. [WM8996_WRITE_SEQUENCER_28] = 0x2fff,
  234. [WM8996_WRITE_SEQUENCER_32] = 0x2fff,
  235. [WM8996_WRITE_SEQUENCER_36] = 0x2fff,
  236. [WM8996_WRITE_SEQUENCER_40] = 0x2fff,
  237. [WM8996_WRITE_SEQUENCER_44] = 0x2fff,
  238. [WM8996_WRITE_SEQUENCER_48] = 0x2fff,
  239. [WM8996_WRITE_SEQUENCER_52] = 0x2fff,
  240. [WM8996_WRITE_SEQUENCER_56] = 0x2fff,
  241. [WM8996_WRITE_SEQUENCER_60] = 0x2fff,
  242. [WM8996_WRITE_SEQUENCER_64] = 0x1,
  243. [WM8996_WRITE_SEQUENCER_65] = 0x1,
  244. [WM8996_WRITE_SEQUENCER_67] = 0x6,
  245. [WM8996_WRITE_SEQUENCER_68] = 0x40,
  246. [WM8996_WRITE_SEQUENCER_69] = 0x1,
  247. [WM8996_WRITE_SEQUENCER_70] = 0xf,
  248. [WM8996_WRITE_SEQUENCER_71] = 0x6,
  249. [WM8996_WRITE_SEQUENCER_72] = 0x1,
  250. [WM8996_WRITE_SEQUENCER_73] = 0x3,
  251. [WM8996_WRITE_SEQUENCER_74] = 0x104,
  252. [WM8996_WRITE_SEQUENCER_76] = 0x60,
  253. [WM8996_WRITE_SEQUENCER_77] = 0x11,
  254. [WM8996_WRITE_SEQUENCER_78] = 0x401,
  255. [WM8996_WRITE_SEQUENCER_80] = 0x50,
  256. [WM8996_WRITE_SEQUENCER_81] = 0x3,
  257. [WM8996_WRITE_SEQUENCER_82] = 0x100,
  258. [WM8996_WRITE_SEQUENCER_84] = 0x60,
  259. [WM8996_WRITE_SEQUENCER_85] = 0x3b,
  260. [WM8996_WRITE_SEQUENCER_86] = 0x502,
  261. [WM8996_WRITE_SEQUENCER_87] = 0x100,
  262. [WM8996_WRITE_SEQUENCER_88] = 0x2fff,
  263. [WM8996_WRITE_SEQUENCER_92] = 0x2fff,
  264. [WM8996_WRITE_SEQUENCER_96] = 0x2fff,
  265. [WM8996_WRITE_SEQUENCER_100] = 0x2fff,
  266. [WM8996_WRITE_SEQUENCER_104] = 0x2fff,
  267. [WM8996_WRITE_SEQUENCER_108] = 0x2fff,
  268. [WM8996_WRITE_SEQUENCER_112] = 0x2fff,
  269. [WM8996_WRITE_SEQUENCER_116] = 0x2fff,
  270. [WM8996_WRITE_SEQUENCER_120] = 0x2fff,
  271. [WM8996_WRITE_SEQUENCER_124] = 0x2fff,
  272. [WM8996_WRITE_SEQUENCER_128] = 0x1,
  273. [WM8996_WRITE_SEQUENCER_129] = 0x1,
  274. [WM8996_WRITE_SEQUENCER_131] = 0x6,
  275. [WM8996_WRITE_SEQUENCER_132] = 0x40,
  276. [WM8996_WRITE_SEQUENCER_133] = 0x1,
  277. [WM8996_WRITE_SEQUENCER_134] = 0xf,
  278. [WM8996_WRITE_SEQUENCER_135] = 0x6,
  279. [WM8996_WRITE_SEQUENCER_136] = 0x1,
  280. [WM8996_WRITE_SEQUENCER_137] = 0x3,
  281. [WM8996_WRITE_SEQUENCER_138] = 0x106,
  282. [WM8996_WRITE_SEQUENCER_140] = 0x61,
  283. [WM8996_WRITE_SEQUENCER_141] = 0x11,
  284. [WM8996_WRITE_SEQUENCER_142] = 0x401,
  285. [WM8996_WRITE_SEQUENCER_144] = 0x50,
  286. [WM8996_WRITE_SEQUENCER_145] = 0x3,
  287. [WM8996_WRITE_SEQUENCER_146] = 0x102,
  288. [WM8996_WRITE_SEQUENCER_148] = 0x51,
  289. [WM8996_WRITE_SEQUENCER_149] = 0x3,
  290. [WM8996_WRITE_SEQUENCER_150] = 0x106,
  291. [WM8996_WRITE_SEQUENCER_151] = 0xa,
  292. [WM8996_WRITE_SEQUENCER_152] = 0x61,
  293. [WM8996_WRITE_SEQUENCER_153] = 0x3b,
  294. [WM8996_WRITE_SEQUENCER_154] = 0x502,
  295. [WM8996_WRITE_SEQUENCER_155] = 0x100,
  296. [WM8996_WRITE_SEQUENCER_156] = 0x2fff,
  297. [WM8996_WRITE_SEQUENCER_160] = 0x2fff,
  298. [WM8996_WRITE_SEQUENCER_164] = 0x2fff,
  299. [WM8996_WRITE_SEQUENCER_168] = 0x2fff,
  300. [WM8996_WRITE_SEQUENCER_172] = 0x2fff,
  301. [WM8996_WRITE_SEQUENCER_176] = 0x2fff,
  302. [WM8996_WRITE_SEQUENCER_180] = 0x2fff,
  303. [WM8996_WRITE_SEQUENCER_184] = 0x2fff,
  304. [WM8996_WRITE_SEQUENCER_188] = 0x2fff,
  305. [WM8996_WRITE_SEQUENCER_192] = 0x1,
  306. [WM8996_WRITE_SEQUENCER_193] = 0x1,
  307. [WM8996_WRITE_SEQUENCER_195] = 0x6,
  308. [WM8996_WRITE_SEQUENCER_196] = 0x40,
  309. [WM8996_WRITE_SEQUENCER_197] = 0x1,
  310. [WM8996_WRITE_SEQUENCER_198] = 0xf,
  311. [WM8996_WRITE_SEQUENCER_199] = 0x6,
  312. [WM8996_WRITE_SEQUENCER_200] = 0x1,
  313. [WM8996_WRITE_SEQUENCER_201] = 0x3,
  314. [WM8996_WRITE_SEQUENCER_202] = 0x106,
  315. [WM8996_WRITE_SEQUENCER_204] = 0x61,
  316. [WM8996_WRITE_SEQUENCER_205] = 0x11,
  317. [WM8996_WRITE_SEQUENCER_206] = 0x401,
  318. [WM8996_WRITE_SEQUENCER_208] = 0x50,
  319. [WM8996_WRITE_SEQUENCER_209] = 0x3,
  320. [WM8996_WRITE_SEQUENCER_210] = 0x102,
  321. [WM8996_WRITE_SEQUENCER_212] = 0x61,
  322. [WM8996_WRITE_SEQUENCER_213] = 0x3b,
  323. [WM8996_WRITE_SEQUENCER_214] = 0x502,
  324. [WM8996_WRITE_SEQUENCER_215] = 0x100,
  325. [WM8996_WRITE_SEQUENCER_216] = 0x2fff,
  326. [WM8996_WRITE_SEQUENCER_220] = 0x2fff,
  327. [WM8996_WRITE_SEQUENCER_224] = 0x2fff,
  328. [WM8996_WRITE_SEQUENCER_228] = 0x2fff,
  329. [WM8996_WRITE_SEQUENCER_232] = 0x2fff,
  330. [WM8996_WRITE_SEQUENCER_236] = 0x2fff,
  331. [WM8996_WRITE_SEQUENCER_240] = 0x2fff,
  332. [WM8996_WRITE_SEQUENCER_244] = 0x2fff,
  333. [WM8996_WRITE_SEQUENCER_248] = 0x2fff,
  334. [WM8996_WRITE_SEQUENCER_252] = 0x2fff,
  335. [WM8996_WRITE_SEQUENCER_256] = 0x60,
  336. [WM8996_WRITE_SEQUENCER_258] = 0x601,
  337. [WM8996_WRITE_SEQUENCER_260] = 0x50,
  338. [WM8996_WRITE_SEQUENCER_262] = 0x100,
  339. [WM8996_WRITE_SEQUENCER_264] = 0x1,
  340. [WM8996_WRITE_SEQUENCER_266] = 0x104,
  341. [WM8996_WRITE_SEQUENCER_267] = 0x100,
  342. [WM8996_WRITE_SEQUENCER_268] = 0x2fff,
  343. [WM8996_WRITE_SEQUENCER_272] = 0x2fff,
  344. [WM8996_WRITE_SEQUENCER_276] = 0x2fff,
  345. [WM8996_WRITE_SEQUENCER_280] = 0x2fff,
  346. [WM8996_WRITE_SEQUENCER_284] = 0x2fff,
  347. [WM8996_WRITE_SEQUENCER_288] = 0x2fff,
  348. [WM8996_WRITE_SEQUENCER_292] = 0x2fff,
  349. [WM8996_WRITE_SEQUENCER_296] = 0x2fff,
  350. [WM8996_WRITE_SEQUENCER_300] = 0x2fff,
  351. [WM8996_WRITE_SEQUENCER_304] = 0x2fff,
  352. [WM8996_WRITE_SEQUENCER_308] = 0x2fff,
  353. [WM8996_WRITE_SEQUENCER_312] = 0x2fff,
  354. [WM8996_WRITE_SEQUENCER_316] = 0x2fff,
  355. [WM8996_WRITE_SEQUENCER_320] = 0x61,
  356. [WM8996_WRITE_SEQUENCER_322] = 0x601,
  357. [WM8996_WRITE_SEQUENCER_324] = 0x50,
  358. [WM8996_WRITE_SEQUENCER_326] = 0x102,
  359. [WM8996_WRITE_SEQUENCER_328] = 0x1,
  360. [WM8996_WRITE_SEQUENCER_330] = 0x106,
  361. [WM8996_WRITE_SEQUENCER_331] = 0x100,
  362. [WM8996_WRITE_SEQUENCER_332] = 0x2fff,
  363. [WM8996_WRITE_SEQUENCER_336] = 0x2fff,
  364. [WM8996_WRITE_SEQUENCER_340] = 0x2fff,
  365. [WM8996_WRITE_SEQUENCER_344] = 0x2fff,
  366. [WM8996_WRITE_SEQUENCER_348] = 0x2fff,
  367. [WM8996_WRITE_SEQUENCER_352] = 0x2fff,
  368. [WM8996_WRITE_SEQUENCER_356] = 0x2fff,
  369. [WM8996_WRITE_SEQUENCER_360] = 0x2fff,
  370. [WM8996_WRITE_SEQUENCER_364] = 0x2fff,
  371. [WM8996_WRITE_SEQUENCER_368] = 0x2fff,
  372. [WM8996_WRITE_SEQUENCER_372] = 0x2fff,
  373. [WM8996_WRITE_SEQUENCER_376] = 0x2fff,
  374. [WM8996_WRITE_SEQUENCER_380] = 0x2fff,
  375. [WM8996_WRITE_SEQUENCER_384] = 0x60,
  376. [WM8996_WRITE_SEQUENCER_386] = 0x601,
  377. [WM8996_WRITE_SEQUENCER_388] = 0x61,
  378. [WM8996_WRITE_SEQUENCER_390] = 0x601,
  379. [WM8996_WRITE_SEQUENCER_392] = 0x50,
  380. [WM8996_WRITE_SEQUENCER_394] = 0x300,
  381. [WM8996_WRITE_SEQUENCER_396] = 0x1,
  382. [WM8996_WRITE_SEQUENCER_398] = 0x304,
  383. [WM8996_WRITE_SEQUENCER_400] = 0x40,
  384. [WM8996_WRITE_SEQUENCER_402] = 0xf,
  385. [WM8996_WRITE_SEQUENCER_404] = 0x1,
  386. [WM8996_WRITE_SEQUENCER_407] = 0x100,
  387. };
  388. static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
  389. static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
  390. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  391. static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
  392. static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
  393. static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
  394. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  395. static const DECLARE_TLV_DB_SCALE(threedstereo_tlv, -1600, 183, 1);
  396. static const char *sidetone_hpf_text[] = {
  397. "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
  398. };
  399. static const struct soc_enum sidetone_hpf =
  400. SOC_ENUM_SINGLE(WM8996_SIDETONE, 7, 7, sidetone_hpf_text);
  401. static const char *hpf_mode_text[] = {
  402. "HiFi", "Custom", "Voice"
  403. };
  404. static const struct soc_enum dsp1tx_hpf_mode =
  405. SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
  406. static const struct soc_enum dsp2tx_hpf_mode =
  407. SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
  408. static const char *hpf_cutoff_text[] = {
  409. "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
  410. };
  411. static const struct soc_enum dsp1tx_hpf_cutoff =
  412. SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
  413. static const struct soc_enum dsp2tx_hpf_cutoff =
  414. SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
  415. static void wm8996_set_retune_mobile(struct snd_soc_codec *codec, int block)
  416. {
  417. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  418. struct wm8996_pdata *pdata = &wm8996->pdata;
  419. int base, best, best_val, save, i, cfg, iface;
  420. if (!wm8996->num_retune_mobile_texts)
  421. return;
  422. switch (block) {
  423. case 0:
  424. base = WM8996_DSP1_RX_EQ_GAINS_1;
  425. if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
  426. WM8996_DSP1RX_SRC)
  427. iface = 1;
  428. else
  429. iface = 0;
  430. break;
  431. case 1:
  432. base = WM8996_DSP1_RX_EQ_GAINS_2;
  433. if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
  434. WM8996_DSP2RX_SRC)
  435. iface = 1;
  436. else
  437. iface = 0;
  438. break;
  439. default:
  440. return;
  441. }
  442. /* Find the version of the currently selected configuration
  443. * with the nearest sample rate. */
  444. cfg = wm8996->retune_mobile_cfg[block];
  445. best = 0;
  446. best_val = INT_MAX;
  447. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  448. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  449. wm8996->retune_mobile_texts[cfg]) == 0 &&
  450. abs(pdata->retune_mobile_cfgs[i].rate
  451. - wm8996->rx_rate[iface]) < best_val) {
  452. best = i;
  453. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  454. - wm8996->rx_rate[iface]);
  455. }
  456. }
  457. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  458. block,
  459. pdata->retune_mobile_cfgs[best].name,
  460. pdata->retune_mobile_cfgs[best].rate,
  461. wm8996->rx_rate[iface]);
  462. /* The EQ will be disabled while reconfiguring it, remember the
  463. * current configuration.
  464. */
  465. save = snd_soc_read(codec, base);
  466. save &= WM8996_DSP1RX_EQ_ENA;
  467. for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
  468. snd_soc_update_bits(codec, base + i, 0xffff,
  469. pdata->retune_mobile_cfgs[best].regs[i]);
  470. snd_soc_update_bits(codec, base, WM8996_DSP1RX_EQ_ENA, save);
  471. }
  472. /* Icky as hell but saves code duplication */
  473. static int wm8996_get_retune_mobile_block(const char *name)
  474. {
  475. if (strcmp(name, "DSP1 EQ Mode") == 0)
  476. return 0;
  477. if (strcmp(name, "DSP2 EQ Mode") == 0)
  478. return 1;
  479. return -EINVAL;
  480. }
  481. static int wm8996_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  482. struct snd_ctl_elem_value *ucontrol)
  483. {
  484. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  485. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  486. struct wm8996_pdata *pdata = &wm8996->pdata;
  487. int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
  488. int value = ucontrol->value.integer.value[0];
  489. if (block < 0)
  490. return block;
  491. if (value >= pdata->num_retune_mobile_cfgs)
  492. return -EINVAL;
  493. wm8996->retune_mobile_cfg[block] = value;
  494. wm8996_set_retune_mobile(codec, block);
  495. return 0;
  496. }
  497. static int wm8996_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  498. struct snd_ctl_elem_value *ucontrol)
  499. {
  500. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  501. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  502. int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
  503. ucontrol->value.enumerated.item[0] = wm8996->retune_mobile_cfg[block];
  504. return 0;
  505. }
  506. static const struct snd_kcontrol_new wm8996_snd_controls[] = {
  507. SOC_DOUBLE_R_TLV("Capture Volume", WM8996_LEFT_LINE_INPUT_VOLUME,
  508. WM8996_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
  509. SOC_DOUBLE_R("Capture ZC Switch", WM8996_LEFT_LINE_INPUT_VOLUME,
  510. WM8996_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
  511. SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8996_DAC1_MIXER_VOLUMES,
  512. 0, 5, 24, 0, sidetone_tlv),
  513. SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8996_DAC2_MIXER_VOLUMES,
  514. 0, 5, 24, 0, sidetone_tlv),
  515. SOC_SINGLE("Sidetone LPF Switch", WM8996_SIDETONE, 12, 1, 0),
  516. SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
  517. SOC_SINGLE("Sidetone HPF Switch", WM8996_SIDETONE, 6, 1, 0),
  518. SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8996_DSP1_TX_LEFT_VOLUME,
  519. WM8996_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  520. SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8996_DSP2_TX_LEFT_VOLUME,
  521. WM8996_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  522. SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8996_DSP1_TX_FILTERS,
  523. 13, 1, 0),
  524. SOC_DOUBLE("DSP1 Capture HPF Switch", WM8996_DSP1_TX_FILTERS, 12, 11, 1, 0),
  525. SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
  526. SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
  527. SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8996_DSP2_TX_FILTERS,
  528. 13, 1, 0),
  529. SOC_DOUBLE("DSP2 Capture HPF Switch", WM8996_DSP2_TX_FILTERS, 12, 11, 1, 0),
  530. SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
  531. SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
  532. SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8996_DSP1_RX_LEFT_VOLUME,
  533. WM8996_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  534. SOC_SINGLE("DSP1 Playback Switch", WM8996_DSP1_RX_FILTERS_1, 9, 1, 1),
  535. SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8996_DSP2_RX_LEFT_VOLUME,
  536. WM8996_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  537. SOC_SINGLE("DSP2 Playback Switch", WM8996_DSP2_RX_FILTERS_1, 9, 1, 1),
  538. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8996_DAC1_LEFT_VOLUME,
  539. WM8996_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  540. SOC_DOUBLE_R("DAC1 Switch", WM8996_DAC1_LEFT_VOLUME,
  541. WM8996_DAC1_RIGHT_VOLUME, 9, 1, 1),
  542. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8996_DAC2_LEFT_VOLUME,
  543. WM8996_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  544. SOC_DOUBLE_R("DAC2 Switch", WM8996_DAC2_LEFT_VOLUME,
  545. WM8996_DAC2_RIGHT_VOLUME, 9, 1, 1),
  546. SOC_SINGLE("Speaker High Performance Switch", WM8996_OVERSAMPLING, 3, 1, 0),
  547. SOC_SINGLE("DMIC High Performance Switch", WM8996_OVERSAMPLING, 2, 1, 0),
  548. SOC_SINGLE("ADC High Performance Switch", WM8996_OVERSAMPLING, 1, 1, 0),
  549. SOC_SINGLE("DAC High Performance Switch", WM8996_OVERSAMPLING, 0, 1, 0),
  550. SOC_SINGLE("DAC Soft Mute Switch", WM8996_DAC_SOFTMUTE, 1, 1, 0),
  551. SOC_SINGLE("DAC Slow Soft Mute Switch", WM8996_DAC_SOFTMUTE, 0, 1, 0),
  552. SOC_SINGLE("DSP1 3D Stereo Switch", WM8996_DSP1_RX_FILTERS_2, 8, 1, 0),
  553. SOC_SINGLE("DSP2 3D Stereo Switch", WM8996_DSP2_RX_FILTERS_2, 8, 1, 0),
  554. SOC_SINGLE_TLV("DSP1 3D Stereo Volume", WM8996_DSP1_RX_FILTERS_2, 10, 15,
  555. 0, threedstereo_tlv),
  556. SOC_SINGLE_TLV("DSP2 3D Stereo Volume", WM8996_DSP2_RX_FILTERS_2, 10, 15,
  557. 0, threedstereo_tlv),
  558. SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8996_DAC1_HPOUT1_VOLUME, 0, 4,
  559. 8, 0, out_digital_tlv),
  560. SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8996_DAC2_HPOUT2_VOLUME, 0, 4,
  561. 8, 0, out_digital_tlv),
  562. SOC_DOUBLE_R_TLV("Output 1 Volume", WM8996_OUTPUT1_LEFT_VOLUME,
  563. WM8996_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  564. SOC_DOUBLE_R("Output 1 ZC Switch", WM8996_OUTPUT1_LEFT_VOLUME,
  565. WM8996_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
  566. SOC_DOUBLE_R_TLV("Output 2 Volume", WM8996_OUTPUT2_LEFT_VOLUME,
  567. WM8996_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  568. SOC_DOUBLE_R("Output 2 ZC Switch", WM8996_OUTPUT2_LEFT_VOLUME,
  569. WM8996_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
  570. SOC_DOUBLE_TLV("Speaker Volume", WM8996_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
  571. spk_tlv),
  572. SOC_DOUBLE_R("Speaker Switch", WM8996_LEFT_PDM_SPEAKER,
  573. WM8996_RIGHT_PDM_SPEAKER, 3, 1, 1),
  574. SOC_DOUBLE_R("Speaker ZC Switch", WM8996_LEFT_PDM_SPEAKER,
  575. WM8996_RIGHT_PDM_SPEAKER, 2, 1, 0),
  576. SOC_SINGLE("DSP1 EQ Switch", WM8996_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
  577. SOC_SINGLE("DSP2 EQ Switch", WM8996_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
  578. SOC_SINGLE("DSP1 DRC TXL Switch", WM8996_DSP1_DRC_1, 0, 1, 0),
  579. SOC_SINGLE("DSP1 DRC TXR Switch", WM8996_DSP1_DRC_1, 1, 1, 0),
  580. SOC_SINGLE("DSP1 DRC RX Switch", WM8996_DSP1_DRC_1, 2, 1, 0),
  581. SOC_SINGLE("DSP2 DRC TXL Switch", WM8996_DSP2_DRC_1, 0, 1, 0),
  582. SOC_SINGLE("DSP2 DRC TXR Switch", WM8996_DSP2_DRC_1, 1, 1, 0),
  583. SOC_SINGLE("DSP2 DRC RX Switch", WM8996_DSP2_DRC_1, 2, 1, 0),
  584. };
  585. static const struct snd_kcontrol_new wm8996_eq_controls[] = {
  586. SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
  587. eq_tlv),
  588. SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
  589. eq_tlv),
  590. SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
  591. eq_tlv),
  592. SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
  593. eq_tlv),
  594. SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
  595. eq_tlv),
  596. SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
  597. eq_tlv),
  598. SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
  599. eq_tlv),
  600. SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
  601. eq_tlv),
  602. SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
  603. eq_tlv),
  604. SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
  605. eq_tlv),
  606. };
  607. static void wm8996_bg_enable(struct snd_soc_codec *codec)
  608. {
  609. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  610. wm8996->bg_ena++;
  611. if (wm8996->bg_ena == 1) {
  612. snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
  613. WM8996_BG_ENA, WM8996_BG_ENA);
  614. msleep(2);
  615. }
  616. }
  617. static void wm8996_bg_disable(struct snd_soc_codec *codec)
  618. {
  619. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  620. wm8996->bg_ena--;
  621. if (!wm8996->bg_ena)
  622. snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
  623. WM8996_BG_ENA, 0);
  624. }
  625. static int bg_event(struct snd_soc_dapm_widget *w,
  626. struct snd_kcontrol *kcontrol, int event)
  627. {
  628. struct snd_soc_codec *codec = w->codec;
  629. int ret = 0;
  630. switch (event) {
  631. case SND_SOC_DAPM_PRE_PMU:
  632. wm8996_bg_enable(codec);
  633. break;
  634. case SND_SOC_DAPM_POST_PMD:
  635. wm8996_bg_disable(codec);
  636. break;
  637. default:
  638. BUG();
  639. ret = -EINVAL;
  640. }
  641. return ret;
  642. }
  643. static int cp_event(struct snd_soc_dapm_widget *w,
  644. struct snd_kcontrol *kcontrol, int event)
  645. {
  646. struct snd_soc_codec *codec = w->codec;
  647. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  648. int ret = 0;
  649. switch (event) {
  650. case SND_SOC_DAPM_PRE_PMU:
  651. ret = regulator_enable(wm8996->cpvdd);
  652. if (ret != 0)
  653. dev_err(codec->dev, "Failed to enable CPVDD: %d\n",
  654. ret);
  655. break;
  656. case SND_SOC_DAPM_POST_PMU:
  657. msleep(5);
  658. break;
  659. case SND_SOC_DAPM_POST_PMD:
  660. regulator_disable_deferred(wm8996->cpvdd, 20);
  661. break;
  662. default:
  663. BUG();
  664. ret = -EINVAL;
  665. }
  666. return ret;
  667. }
  668. static int rmv_short_event(struct snd_soc_dapm_widget *w,
  669. struct snd_kcontrol *kcontrol, int event)
  670. {
  671. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
  672. /* Record which outputs we enabled */
  673. switch (event) {
  674. case SND_SOC_DAPM_PRE_PMD:
  675. wm8996->hpout_pending &= ~w->shift;
  676. break;
  677. case SND_SOC_DAPM_PRE_PMU:
  678. wm8996->hpout_pending |= w->shift;
  679. break;
  680. default:
  681. BUG();
  682. return -EINVAL;
  683. }
  684. return 0;
  685. }
  686. static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
  687. {
  688. struct i2c_client *i2c = to_i2c_client(codec->dev);
  689. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  690. int ret;
  691. unsigned long timeout = 200;
  692. snd_soc_write(codec, WM8996_DC_SERVO_2, mask);
  693. /* Use the interrupt if possible */
  694. do {
  695. if (i2c->irq) {
  696. timeout = wait_for_completion_timeout(&wm8996->dcs_done,
  697. msecs_to_jiffies(200));
  698. if (timeout == 0)
  699. dev_err(codec->dev, "DC servo timed out\n");
  700. } else {
  701. msleep(1);
  702. timeout--;
  703. }
  704. ret = snd_soc_read(codec, WM8996_DC_SERVO_2);
  705. dev_dbg(codec->dev, "DC servo state: %x\n", ret);
  706. } while (timeout && ret & mask);
  707. if (timeout == 0)
  708. dev_err(codec->dev, "DC servo timed out for %x\n", mask);
  709. else
  710. dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
  711. }
  712. static void wm8996_seq_notifier(struct snd_soc_dapm_context *dapm,
  713. enum snd_soc_dapm_type event, int subseq)
  714. {
  715. struct snd_soc_codec *codec = container_of(dapm,
  716. struct snd_soc_codec, dapm);
  717. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  718. u16 val, mask;
  719. /* Complete any pending DC servo starts */
  720. if (wm8996->dcs_pending) {
  721. dev_dbg(codec->dev, "Starting DC servo for %x\n",
  722. wm8996->dcs_pending);
  723. /* Trigger a startup sequence */
  724. wait_for_dc_servo(codec, wm8996->dcs_pending
  725. << WM8996_DCS_TRIG_STARTUP_0_SHIFT);
  726. wm8996->dcs_pending = 0;
  727. }
  728. if (wm8996->hpout_pending != wm8996->hpout_ena) {
  729. dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
  730. wm8996->hpout_ena, wm8996->hpout_pending);
  731. val = 0;
  732. mask = 0;
  733. if (wm8996->hpout_pending & HPOUT1L) {
  734. val |= WM8996_HPOUT1L_RMV_SHORT;
  735. mask |= WM8996_HPOUT1L_RMV_SHORT;
  736. } else {
  737. mask |= WM8996_HPOUT1L_RMV_SHORT |
  738. WM8996_HPOUT1L_OUTP |
  739. WM8996_HPOUT1L_DLY;
  740. }
  741. if (wm8996->hpout_pending & HPOUT1R) {
  742. val |= WM8996_HPOUT1R_RMV_SHORT;
  743. mask |= WM8996_HPOUT1R_RMV_SHORT;
  744. } else {
  745. mask |= WM8996_HPOUT1R_RMV_SHORT |
  746. WM8996_HPOUT1R_OUTP |
  747. WM8996_HPOUT1R_DLY;
  748. }
  749. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1, mask, val);
  750. val = 0;
  751. mask = 0;
  752. if (wm8996->hpout_pending & HPOUT2L) {
  753. val |= WM8996_HPOUT2L_RMV_SHORT;
  754. mask |= WM8996_HPOUT2L_RMV_SHORT;
  755. } else {
  756. mask |= WM8996_HPOUT2L_RMV_SHORT |
  757. WM8996_HPOUT2L_OUTP |
  758. WM8996_HPOUT2L_DLY;
  759. }
  760. if (wm8996->hpout_pending & HPOUT2R) {
  761. val |= WM8996_HPOUT2R_RMV_SHORT;
  762. mask |= WM8996_HPOUT2R_RMV_SHORT;
  763. } else {
  764. mask |= WM8996_HPOUT2R_RMV_SHORT |
  765. WM8996_HPOUT2R_OUTP |
  766. WM8996_HPOUT2R_DLY;
  767. }
  768. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_2, mask, val);
  769. wm8996->hpout_ena = wm8996->hpout_pending;
  770. }
  771. }
  772. static int dcs_start(struct snd_soc_dapm_widget *w,
  773. struct snd_kcontrol *kcontrol, int event)
  774. {
  775. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
  776. switch (event) {
  777. case SND_SOC_DAPM_POST_PMU:
  778. wm8996->dcs_pending |= 1 << w->shift;
  779. break;
  780. default:
  781. BUG();
  782. return -EINVAL;
  783. }
  784. return 0;
  785. }
  786. static const char *sidetone_text[] = {
  787. "IN1", "IN2",
  788. };
  789. static const struct soc_enum left_sidetone_enum =
  790. SOC_ENUM_SINGLE(WM8996_SIDETONE, 0, 2, sidetone_text);
  791. static const struct snd_kcontrol_new left_sidetone =
  792. SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
  793. static const struct soc_enum right_sidetone_enum =
  794. SOC_ENUM_SINGLE(WM8996_SIDETONE, 1, 2, sidetone_text);
  795. static const struct snd_kcontrol_new right_sidetone =
  796. SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
  797. static const char *spk_text[] = {
  798. "DAC1L", "DAC1R", "DAC2L", "DAC2R"
  799. };
  800. static const struct soc_enum spkl_enum =
  801. SOC_ENUM_SINGLE(WM8996_LEFT_PDM_SPEAKER, 0, 4, spk_text);
  802. static const struct snd_kcontrol_new spkl_mux =
  803. SOC_DAPM_ENUM("SPKL", spkl_enum);
  804. static const struct soc_enum spkr_enum =
  805. SOC_ENUM_SINGLE(WM8996_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
  806. static const struct snd_kcontrol_new spkr_mux =
  807. SOC_DAPM_ENUM("SPKR", spkr_enum);
  808. static const char *dsp1rx_text[] = {
  809. "AIF1", "AIF2"
  810. };
  811. static const struct soc_enum dsp1rx_enum =
  812. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
  813. static const struct snd_kcontrol_new dsp1rx =
  814. SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
  815. static const char *dsp2rx_text[] = {
  816. "AIF2", "AIF1"
  817. };
  818. static const struct soc_enum dsp2rx_enum =
  819. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
  820. static const struct snd_kcontrol_new dsp2rx =
  821. SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
  822. static const char *aif2tx_text[] = {
  823. "DSP2", "DSP1", "AIF1"
  824. };
  825. static const struct soc_enum aif2tx_enum =
  826. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
  827. static const struct snd_kcontrol_new aif2tx =
  828. SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
  829. static const char *inmux_text[] = {
  830. "ADC", "DMIC1", "DMIC2"
  831. };
  832. static const struct soc_enum in1_enum =
  833. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 0, 3, inmux_text);
  834. static const struct snd_kcontrol_new in1_mux =
  835. SOC_DAPM_ENUM("IN1 Mux", in1_enum);
  836. static const struct soc_enum in2_enum =
  837. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 4, 3, inmux_text);
  838. static const struct snd_kcontrol_new in2_mux =
  839. SOC_DAPM_ENUM("IN2 Mux", in2_enum);
  840. static const struct snd_kcontrol_new dac2r_mix[] = {
  841. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
  842. 5, 1, 0),
  843. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
  844. 4, 1, 0),
  845. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
  846. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
  847. };
  848. static const struct snd_kcontrol_new dac2l_mix[] = {
  849. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
  850. 5, 1, 0),
  851. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
  852. 4, 1, 0),
  853. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
  854. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
  855. };
  856. static const struct snd_kcontrol_new dac1r_mix[] = {
  857. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
  858. 5, 1, 0),
  859. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
  860. 4, 1, 0),
  861. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
  862. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
  863. };
  864. static const struct snd_kcontrol_new dac1l_mix[] = {
  865. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
  866. 5, 1, 0),
  867. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
  868. 4, 1, 0),
  869. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
  870. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
  871. };
  872. static const struct snd_kcontrol_new dsp1txl[] = {
  873. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
  874. 1, 1, 0),
  875. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
  876. 0, 1, 0),
  877. };
  878. static const struct snd_kcontrol_new dsp1txr[] = {
  879. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
  880. 1, 1, 0),
  881. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
  882. 0, 1, 0),
  883. };
  884. static const struct snd_kcontrol_new dsp2txl[] = {
  885. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
  886. 1, 1, 0),
  887. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
  888. 0, 1, 0),
  889. };
  890. static const struct snd_kcontrol_new dsp2txr[] = {
  891. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
  892. 1, 1, 0),
  893. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
  894. 0, 1, 0),
  895. };
  896. static const struct snd_soc_dapm_widget wm8996_dapm_widgets[] = {
  897. SND_SOC_DAPM_INPUT("IN1LN"),
  898. SND_SOC_DAPM_INPUT("IN1LP"),
  899. SND_SOC_DAPM_INPUT("IN1RN"),
  900. SND_SOC_DAPM_INPUT("IN1RP"),
  901. SND_SOC_DAPM_INPUT("IN2LN"),
  902. SND_SOC_DAPM_INPUT("IN2LP"),
  903. SND_SOC_DAPM_INPUT("IN2RN"),
  904. SND_SOC_DAPM_INPUT("IN2RP"),
  905. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  906. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  907. SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8996_AIF_CLOCKING_1, 0, 0, NULL, 0),
  908. SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8996_CLOCKING_1, 1, 0, NULL, 0),
  909. SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8996_CLOCKING_1, 2, 0, NULL, 0),
  910. SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8996_CHARGE_PUMP_1, 15, 0, cp_event,
  911. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  912. SND_SOC_DAPM_SUPPLY("Bandgap", SND_SOC_NOPM, 0, 0, bg_event,
  913. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  914. SND_SOC_DAPM_SUPPLY("LDO2", WM8996_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
  915. SND_SOC_DAPM_SUPPLY("MICB1 Audio", WM8996_MICBIAS_1, 4, 1, NULL, 0),
  916. SND_SOC_DAPM_SUPPLY("MICB2 Audio", WM8996_MICBIAS_2, 4, 1, NULL, 0),
  917. SND_SOC_DAPM_MICBIAS("MICB2", WM8996_POWER_MANAGEMENT_1, 9, 0),
  918. SND_SOC_DAPM_MICBIAS("MICB1", WM8996_POWER_MANAGEMENT_1, 8, 0),
  919. SND_SOC_DAPM_PGA("IN1L PGA", WM8996_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
  920. SND_SOC_DAPM_PGA("IN1R PGA", WM8996_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
  921. SND_SOC_DAPM_MUX("IN1L Mux", WM8996_POWER_MANAGEMENT_7, 2, 0, &in1_mux),
  922. SND_SOC_DAPM_MUX("IN1R Mux", WM8996_POWER_MANAGEMENT_7, 3, 0, &in1_mux),
  923. SND_SOC_DAPM_MUX("IN2L Mux", WM8996_POWER_MANAGEMENT_7, 6, 0, &in2_mux),
  924. SND_SOC_DAPM_MUX("IN2R Mux", WM8996_POWER_MANAGEMENT_7, 7, 0, &in2_mux),
  925. SND_SOC_DAPM_SUPPLY("DMIC2", WM8996_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
  926. SND_SOC_DAPM_SUPPLY("DMIC1", WM8996_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
  927. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8996_POWER_MANAGEMENT_3, 5, 0),
  928. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8996_POWER_MANAGEMENT_3, 4, 0),
  929. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8996_POWER_MANAGEMENT_3, 3, 0),
  930. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8996_POWER_MANAGEMENT_3, 2, 0),
  931. SND_SOC_DAPM_ADC("ADCL", NULL, WM8996_POWER_MANAGEMENT_3, 1, 0),
  932. SND_SOC_DAPM_ADC("ADCR", NULL, WM8996_POWER_MANAGEMENT_3, 0, 0),
  933. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
  934. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
  935. SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 11, 0),
  936. SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 10, 0),
  937. SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 9, 0),
  938. SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 8, 0),
  939. SND_SOC_DAPM_MIXER("DSP2TXL", WM8996_POWER_MANAGEMENT_5, 11, 0,
  940. dsp2txl, ARRAY_SIZE(dsp2txl)),
  941. SND_SOC_DAPM_MIXER("DSP2TXR", WM8996_POWER_MANAGEMENT_5, 10, 0,
  942. dsp2txr, ARRAY_SIZE(dsp2txr)),
  943. SND_SOC_DAPM_MIXER("DSP1TXL", WM8996_POWER_MANAGEMENT_5, 9, 0,
  944. dsp1txl, ARRAY_SIZE(dsp1txl)),
  945. SND_SOC_DAPM_MIXER("DSP1TXR", WM8996_POWER_MANAGEMENT_5, 8, 0,
  946. dsp1txr, ARRAY_SIZE(dsp1txr)),
  947. SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  948. dac2l_mix, ARRAY_SIZE(dac2l_mix)),
  949. SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  950. dac2r_mix, ARRAY_SIZE(dac2r_mix)),
  951. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  952. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  953. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  954. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  955. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8996_POWER_MANAGEMENT_5, 3, 0),
  956. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8996_POWER_MANAGEMENT_5, 2, 0),
  957. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8996_POWER_MANAGEMENT_5, 1, 0),
  958. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8996_POWER_MANAGEMENT_5, 0, 0),
  959. SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 0,
  960. WM8996_POWER_MANAGEMENT_4, 9, 0),
  961. SND_SOC_DAPM_AIF_IN("AIF2RX0", "AIF2 Playback", 1,
  962. WM8996_POWER_MANAGEMENT_4, 8, 0),
  963. SND_SOC_DAPM_AIF_IN("AIF2TX1", "AIF2 Capture", 0,
  964. WM8996_POWER_MANAGEMENT_6, 9, 0),
  965. SND_SOC_DAPM_AIF_IN("AIF2TX0", "AIF2 Capture", 1,
  966. WM8996_POWER_MANAGEMENT_6, 8, 0),
  967. SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 5,
  968. WM8996_POWER_MANAGEMENT_4, 5, 0),
  969. SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 4,
  970. WM8996_POWER_MANAGEMENT_4, 4, 0),
  971. SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 3,
  972. WM8996_POWER_MANAGEMENT_4, 3, 0),
  973. SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 2,
  974. WM8996_POWER_MANAGEMENT_4, 2, 0),
  975. SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 1,
  976. WM8996_POWER_MANAGEMENT_4, 1, 0),
  977. SND_SOC_DAPM_AIF_IN("AIF1RX0", "AIF1 Playback", 0,
  978. WM8996_POWER_MANAGEMENT_4, 0, 0),
  979. SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 5,
  980. WM8996_POWER_MANAGEMENT_6, 5, 0),
  981. SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 4,
  982. WM8996_POWER_MANAGEMENT_6, 4, 0),
  983. SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 3,
  984. WM8996_POWER_MANAGEMENT_6, 3, 0),
  985. SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 2,
  986. WM8996_POWER_MANAGEMENT_6, 2, 0),
  987. SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 1,
  988. WM8996_POWER_MANAGEMENT_6, 1, 0),
  989. SND_SOC_DAPM_AIF_OUT("AIF1TX0", "AIF1 Capture", 0,
  990. WM8996_POWER_MANAGEMENT_6, 0, 0),
  991. /* We route as stereo pairs so define some dummy widgets to squash
  992. * things down for now. RXA = 0,1, RXB = 2,3 and so on */
  993. SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
  994. SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
  995. SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
  996. SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  997. SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  998. SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
  999. SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
  1000. SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
  1001. SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
  1002. SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
  1003. SND_SOC_DAPM_PGA("SPKL PGA", WM8996_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
  1004. SND_SOC_DAPM_PGA("SPKR PGA", WM8996_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
  1005. SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8996_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
  1006. SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8996_ANALOGUE_HP_2, 5, 0, NULL, 0),
  1007. SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8996_DC_SERVO_1, 2, 0, dcs_start,
  1008. SND_SOC_DAPM_POST_PMU),
  1009. SND_SOC_DAPM_PGA_S("HPOUT2L_OUTP", 3, WM8996_ANALOGUE_HP_2, 6, 0, NULL, 0),
  1010. SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
  1011. rmv_short_event,
  1012. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1013. SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8996_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
  1014. SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8996_ANALOGUE_HP_2, 1, 0, NULL, 0),
  1015. SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8996_DC_SERVO_1, 3, 0, dcs_start,
  1016. SND_SOC_DAPM_POST_PMU),
  1017. SND_SOC_DAPM_PGA_S("HPOUT2R_OUTP", 3, WM8996_ANALOGUE_HP_2, 2, 0, NULL, 0),
  1018. SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
  1019. rmv_short_event,
  1020. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1021. SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8996_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
  1022. SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8996_ANALOGUE_HP_1, 5, 0, NULL, 0),
  1023. SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8996_DC_SERVO_1, 0, 0, dcs_start,
  1024. SND_SOC_DAPM_POST_PMU),
  1025. SND_SOC_DAPM_PGA_S("HPOUT1L_OUTP", 3, WM8996_ANALOGUE_HP_1, 6, 0, NULL, 0),
  1026. SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
  1027. rmv_short_event,
  1028. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1029. SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8996_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
  1030. SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8996_ANALOGUE_HP_1, 1, 0, NULL, 0),
  1031. SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8996_DC_SERVO_1, 1, 0, dcs_start,
  1032. SND_SOC_DAPM_POST_PMU),
  1033. SND_SOC_DAPM_PGA_S("HPOUT1R_OUTP", 3, WM8996_ANALOGUE_HP_1, 2, 0, NULL, 0),
  1034. SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
  1035. rmv_short_event,
  1036. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1037. SND_SOC_DAPM_OUTPUT("HPOUT1L"),
  1038. SND_SOC_DAPM_OUTPUT("HPOUT1R"),
  1039. SND_SOC_DAPM_OUTPUT("HPOUT2L"),
  1040. SND_SOC_DAPM_OUTPUT("HPOUT2R"),
  1041. SND_SOC_DAPM_OUTPUT("SPKDAT"),
  1042. };
  1043. static const struct snd_soc_dapm_route wm8996_dapm_routes[] = {
  1044. { "AIFCLK", NULL, "SYSCLK" },
  1045. { "SYSDSPCLK", NULL, "SYSCLK" },
  1046. { "Charge Pump", NULL, "SYSCLK" },
  1047. { "MICB1", NULL, "LDO2" },
  1048. { "MICB1", NULL, "MICB1 Audio" },
  1049. { "MICB1", NULL, "Bandgap" },
  1050. { "MICB2", NULL, "LDO2" },
  1051. { "MICB2", NULL, "MICB2 Audio" },
  1052. { "MICB2", NULL, "Bandgap" },
  1053. { "IN1L PGA", NULL, "IN2LN" },
  1054. { "IN1L PGA", NULL, "IN2LP" },
  1055. { "IN1L PGA", NULL, "IN1LN" },
  1056. { "IN1L PGA", NULL, "IN1LP" },
  1057. { "IN1L PGA", NULL, "Bandgap" },
  1058. { "IN1R PGA", NULL, "IN2RN" },
  1059. { "IN1R PGA", NULL, "IN2RP" },
  1060. { "IN1R PGA", NULL, "IN1RN" },
  1061. { "IN1R PGA", NULL, "IN1RP" },
  1062. { "IN1R PGA", NULL, "Bandgap" },
  1063. { "ADCL", NULL, "IN1L PGA" },
  1064. { "ADCR", NULL, "IN1R PGA" },
  1065. { "DMIC1L", NULL, "DMIC1DAT" },
  1066. { "DMIC1R", NULL, "DMIC1DAT" },
  1067. { "DMIC2L", NULL, "DMIC2DAT" },
  1068. { "DMIC2R", NULL, "DMIC2DAT" },
  1069. { "DMIC2L", NULL, "DMIC2" },
  1070. { "DMIC2R", NULL, "DMIC2" },
  1071. { "DMIC1L", NULL, "DMIC1" },
  1072. { "DMIC1R", NULL, "DMIC1" },
  1073. { "IN1L Mux", "ADC", "ADCL" },
  1074. { "IN1L Mux", "DMIC1", "DMIC1L" },
  1075. { "IN1L Mux", "DMIC2", "DMIC2L" },
  1076. { "IN1R Mux", "ADC", "ADCR" },
  1077. { "IN1R Mux", "DMIC1", "DMIC1R" },
  1078. { "IN1R Mux", "DMIC2", "DMIC2R" },
  1079. { "IN2L Mux", "ADC", "ADCL" },
  1080. { "IN2L Mux", "DMIC1", "DMIC1L" },
  1081. { "IN2L Mux", "DMIC2", "DMIC2L" },
  1082. { "IN2R Mux", "ADC", "ADCR" },
  1083. { "IN2R Mux", "DMIC1", "DMIC1R" },
  1084. { "IN2R Mux", "DMIC2", "DMIC2R" },
  1085. { "Left Sidetone", "IN1", "IN1L Mux" },
  1086. { "Left Sidetone", "IN2", "IN2L Mux" },
  1087. { "Right Sidetone", "IN1", "IN1R Mux" },
  1088. { "Right Sidetone", "IN2", "IN2R Mux" },
  1089. { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
  1090. { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
  1091. { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
  1092. { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
  1093. { "AIF1TX0", NULL, "DSP1TXL" },
  1094. { "AIF1TX1", NULL, "DSP1TXR" },
  1095. { "AIF1TX2", NULL, "DSP2TXL" },
  1096. { "AIF1TX3", NULL, "DSP2TXR" },
  1097. { "AIF1TX4", NULL, "AIF2RX0" },
  1098. { "AIF1TX5", NULL, "AIF2RX1" },
  1099. { "AIF1RX0", NULL, "AIFCLK" },
  1100. { "AIF1RX1", NULL, "AIFCLK" },
  1101. { "AIF1RX2", NULL, "AIFCLK" },
  1102. { "AIF1RX3", NULL, "AIFCLK" },
  1103. { "AIF1RX4", NULL, "AIFCLK" },
  1104. { "AIF1RX5", NULL, "AIFCLK" },
  1105. { "AIF2RX0", NULL, "AIFCLK" },
  1106. { "AIF2RX1", NULL, "AIFCLK" },
  1107. { "AIF1TX0", NULL, "AIFCLK" },
  1108. { "AIF1TX1", NULL, "AIFCLK" },
  1109. { "AIF1TX2", NULL, "AIFCLK" },
  1110. { "AIF1TX3", NULL, "AIFCLK" },
  1111. { "AIF1TX4", NULL, "AIFCLK" },
  1112. { "AIF1TX5", NULL, "AIFCLK" },
  1113. { "AIF2TX0", NULL, "AIFCLK" },
  1114. { "AIF2TX1", NULL, "AIFCLK" },
  1115. { "DSP1RXL", NULL, "SYSDSPCLK" },
  1116. { "DSP1RXR", NULL, "SYSDSPCLK" },
  1117. { "DSP2RXL", NULL, "SYSDSPCLK" },
  1118. { "DSP2RXR", NULL, "SYSDSPCLK" },
  1119. { "DSP1TXL", NULL, "SYSDSPCLK" },
  1120. { "DSP1TXR", NULL, "SYSDSPCLK" },
  1121. { "DSP2TXL", NULL, "SYSDSPCLK" },
  1122. { "DSP2TXR", NULL, "SYSDSPCLK" },
  1123. { "AIF1RXA", NULL, "AIF1RX0" },
  1124. { "AIF1RXA", NULL, "AIF1RX1" },
  1125. { "AIF1RXB", NULL, "AIF1RX2" },
  1126. { "AIF1RXB", NULL, "AIF1RX3" },
  1127. { "AIF1RXC", NULL, "AIF1RX4" },
  1128. { "AIF1RXC", NULL, "AIF1RX5" },
  1129. { "AIF2RX", NULL, "AIF2RX0" },
  1130. { "AIF2RX", NULL, "AIF2RX1" },
  1131. { "AIF2TX", "DSP2", "DSP2TX" },
  1132. { "AIF2TX", "DSP1", "DSP1RX" },
  1133. { "AIF2TX", "AIF1", "AIF1RXC" },
  1134. { "DSP1RXL", NULL, "DSP1RX" },
  1135. { "DSP1RXR", NULL, "DSP1RX" },
  1136. { "DSP2RXL", NULL, "DSP2RX" },
  1137. { "DSP2RXR", NULL, "DSP2RX" },
  1138. { "DSP2TX", NULL, "DSP2TXL" },
  1139. { "DSP2TX", NULL, "DSP2TXR" },
  1140. { "DSP1RX", "AIF1", "AIF1RXA" },
  1141. { "DSP1RX", "AIF2", "AIF2RX" },
  1142. { "DSP2RX", "AIF1", "AIF1RXB" },
  1143. { "DSP2RX", "AIF2", "AIF2RX" },
  1144. { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
  1145. { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
  1146. { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1147. { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1148. { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
  1149. { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
  1150. { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1151. { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1152. { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
  1153. { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
  1154. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1155. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1156. { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
  1157. { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
  1158. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1159. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1160. { "DAC1L", NULL, "DAC1L Mixer" },
  1161. { "DAC1R", NULL, "DAC1R Mixer" },
  1162. { "DAC2L", NULL, "DAC2L Mixer" },
  1163. { "DAC2R", NULL, "DAC2R Mixer" },
  1164. { "HPOUT2L PGA", NULL, "Charge Pump" },
  1165. { "HPOUT2L PGA", NULL, "Bandgap" },
  1166. { "HPOUT2L PGA", NULL, "DAC2L" },
  1167. { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
  1168. { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
  1169. { "HPOUT2L_OUTP", NULL, "HPOUT2L_DCS" },
  1170. { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_OUTP" },
  1171. { "HPOUT2R PGA", NULL, "Charge Pump" },
  1172. { "HPOUT2R PGA", NULL, "Bandgap" },
  1173. { "HPOUT2R PGA", NULL, "DAC2R" },
  1174. { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
  1175. { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
  1176. { "HPOUT2R_OUTP", NULL, "HPOUT2R_DCS" },
  1177. { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_OUTP" },
  1178. { "HPOUT1L PGA", NULL, "Charge Pump" },
  1179. { "HPOUT1L PGA", NULL, "Bandgap" },
  1180. { "HPOUT1L PGA", NULL, "DAC1L" },
  1181. { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
  1182. { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
  1183. { "HPOUT1L_OUTP", NULL, "HPOUT1L_DCS" },
  1184. { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_OUTP" },
  1185. { "HPOUT1R PGA", NULL, "Charge Pump" },
  1186. { "HPOUT1R PGA", NULL, "Bandgap" },
  1187. { "HPOUT1R PGA", NULL, "DAC1R" },
  1188. { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
  1189. { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
  1190. { "HPOUT1R_OUTP", NULL, "HPOUT1R_DCS" },
  1191. { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_OUTP" },
  1192. { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
  1193. { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
  1194. { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
  1195. { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
  1196. { "SPKL", "DAC1L", "DAC1L" },
  1197. { "SPKL", "DAC1R", "DAC1R" },
  1198. { "SPKL", "DAC2L", "DAC2L" },
  1199. { "SPKL", "DAC2R", "DAC2R" },
  1200. { "SPKR", "DAC1L", "DAC1L" },
  1201. { "SPKR", "DAC1R", "DAC1R" },
  1202. { "SPKR", "DAC2L", "DAC2L" },
  1203. { "SPKR", "DAC2R", "DAC2R" },
  1204. { "SPKL PGA", NULL, "SPKL" },
  1205. { "SPKR PGA", NULL, "SPKR" },
  1206. { "SPKDAT", NULL, "SPKL PGA" },
  1207. { "SPKDAT", NULL, "SPKR PGA" },
  1208. };
  1209. static int wm8996_readable_register(struct snd_soc_codec *codec,
  1210. unsigned int reg)
  1211. {
  1212. /* Due to the sparseness of the register map the compiler
  1213. * output from an explicit switch statement ends up being much
  1214. * more efficient than a table.
  1215. */
  1216. switch (reg) {
  1217. case WM8996_SOFTWARE_RESET:
  1218. case WM8996_POWER_MANAGEMENT_1:
  1219. case WM8996_POWER_MANAGEMENT_2:
  1220. case WM8996_POWER_MANAGEMENT_3:
  1221. case WM8996_POWER_MANAGEMENT_4:
  1222. case WM8996_POWER_MANAGEMENT_5:
  1223. case WM8996_POWER_MANAGEMENT_6:
  1224. case WM8996_POWER_MANAGEMENT_7:
  1225. case WM8996_POWER_MANAGEMENT_8:
  1226. case WM8996_LEFT_LINE_INPUT_VOLUME:
  1227. case WM8996_RIGHT_LINE_INPUT_VOLUME:
  1228. case WM8996_LINE_INPUT_CONTROL:
  1229. case WM8996_DAC1_HPOUT1_VOLUME:
  1230. case WM8996_DAC2_HPOUT2_VOLUME:
  1231. case WM8996_DAC1_LEFT_VOLUME:
  1232. case WM8996_DAC1_RIGHT_VOLUME:
  1233. case WM8996_DAC2_LEFT_VOLUME:
  1234. case WM8996_DAC2_RIGHT_VOLUME:
  1235. case WM8996_OUTPUT1_LEFT_VOLUME:
  1236. case WM8996_OUTPUT1_RIGHT_VOLUME:
  1237. case WM8996_OUTPUT2_LEFT_VOLUME:
  1238. case WM8996_OUTPUT2_RIGHT_VOLUME:
  1239. case WM8996_MICBIAS_1:
  1240. case WM8996_MICBIAS_2:
  1241. case WM8996_LDO_1:
  1242. case WM8996_LDO_2:
  1243. case WM8996_ACCESSORY_DETECT_MODE_1:
  1244. case WM8996_ACCESSORY_DETECT_MODE_2:
  1245. case WM8996_HEADPHONE_DETECT_1:
  1246. case WM8996_HEADPHONE_DETECT_2:
  1247. case WM8996_MIC_DETECT_1:
  1248. case WM8996_MIC_DETECT_2:
  1249. case WM8996_MIC_DETECT_3:
  1250. case WM8996_CHARGE_PUMP_1:
  1251. case WM8996_CHARGE_PUMP_2:
  1252. case WM8996_DC_SERVO_1:
  1253. case WM8996_DC_SERVO_2:
  1254. case WM8996_DC_SERVO_3:
  1255. case WM8996_DC_SERVO_5:
  1256. case WM8996_DC_SERVO_6:
  1257. case WM8996_DC_SERVO_7:
  1258. case WM8996_DC_SERVO_READBACK_0:
  1259. case WM8996_ANALOGUE_HP_1:
  1260. case WM8996_ANALOGUE_HP_2:
  1261. case WM8996_CHIP_REVISION:
  1262. case WM8996_CONTROL_INTERFACE_1:
  1263. case WM8996_WRITE_SEQUENCER_CTRL_1:
  1264. case WM8996_WRITE_SEQUENCER_CTRL_2:
  1265. case WM8996_AIF_CLOCKING_1:
  1266. case WM8996_AIF_CLOCKING_2:
  1267. case WM8996_CLOCKING_1:
  1268. case WM8996_CLOCKING_2:
  1269. case WM8996_AIF_RATE:
  1270. case WM8996_FLL_CONTROL_1:
  1271. case WM8996_FLL_CONTROL_2:
  1272. case WM8996_FLL_CONTROL_3:
  1273. case WM8996_FLL_CONTROL_4:
  1274. case WM8996_FLL_CONTROL_5:
  1275. case WM8996_FLL_CONTROL_6:
  1276. case WM8996_FLL_EFS_1:
  1277. case WM8996_FLL_EFS_2:
  1278. case WM8996_AIF1_CONTROL:
  1279. case WM8996_AIF1_BCLK:
  1280. case WM8996_AIF1_TX_LRCLK_1:
  1281. case WM8996_AIF1_TX_LRCLK_2:
  1282. case WM8996_AIF1_RX_LRCLK_1:
  1283. case WM8996_AIF1_RX_LRCLK_2:
  1284. case WM8996_AIF1TX_DATA_CONFIGURATION_1:
  1285. case WM8996_AIF1TX_DATA_CONFIGURATION_2:
  1286. case WM8996_AIF1RX_DATA_CONFIGURATION:
  1287. case WM8996_AIF1TX_CHANNEL_0_CONFIGURATION:
  1288. case WM8996_AIF1TX_CHANNEL_1_CONFIGURATION:
  1289. case WM8996_AIF1TX_CHANNEL_2_CONFIGURATION:
  1290. case WM8996_AIF1TX_CHANNEL_3_CONFIGURATION:
  1291. case WM8996_AIF1TX_CHANNEL_4_CONFIGURATION:
  1292. case WM8996_AIF1TX_CHANNEL_5_CONFIGURATION:
  1293. case WM8996_AIF1RX_CHANNEL_0_CONFIGURATION:
  1294. case WM8996_AIF1RX_CHANNEL_1_CONFIGURATION:
  1295. case WM8996_AIF1RX_CHANNEL_2_CONFIGURATION:
  1296. case WM8996_AIF1RX_CHANNEL_3_CONFIGURATION:
  1297. case WM8996_AIF1RX_CHANNEL_4_CONFIGURATION:
  1298. case WM8996_AIF1RX_CHANNEL_5_CONFIGURATION:
  1299. case WM8996_AIF1RX_MONO_CONFIGURATION:
  1300. case WM8996_AIF1TX_TEST:
  1301. case WM8996_AIF2_CONTROL:
  1302. case WM8996_AIF2_BCLK:
  1303. case WM8996_AIF2_TX_LRCLK_1:
  1304. case WM8996_AIF2_TX_LRCLK_2:
  1305. case WM8996_AIF2_RX_LRCLK_1:
  1306. case WM8996_AIF2_RX_LRCLK_2:
  1307. case WM8996_AIF2TX_DATA_CONFIGURATION_1:
  1308. case WM8996_AIF2TX_DATA_CONFIGURATION_2:
  1309. case WM8996_AIF2RX_DATA_CONFIGURATION:
  1310. case WM8996_AIF2TX_CHANNEL_0_CONFIGURATION:
  1311. case WM8996_AIF2TX_CHANNEL_1_CONFIGURATION:
  1312. case WM8996_AIF2RX_CHANNEL_0_CONFIGURATION:
  1313. case WM8996_AIF2RX_CHANNEL_1_CONFIGURATION:
  1314. case WM8996_AIF2RX_MONO_CONFIGURATION:
  1315. case WM8996_AIF2TX_TEST:
  1316. case WM8996_DSP1_TX_LEFT_VOLUME:
  1317. case WM8996_DSP1_TX_RIGHT_VOLUME:
  1318. case WM8996_DSP1_RX_LEFT_VOLUME:
  1319. case WM8996_DSP1_RX_RIGHT_VOLUME:
  1320. case WM8996_DSP1_TX_FILTERS:
  1321. case WM8996_DSP1_RX_FILTERS_1:
  1322. case WM8996_DSP1_RX_FILTERS_2:
  1323. case WM8996_DSP1_DRC_1:
  1324. case WM8996_DSP1_DRC_2:
  1325. case WM8996_DSP1_DRC_3:
  1326. case WM8996_DSP1_DRC_4:
  1327. case WM8996_DSP1_DRC_5:
  1328. case WM8996_DSP1_RX_EQ_GAINS_1:
  1329. case WM8996_DSP1_RX_EQ_GAINS_2:
  1330. case WM8996_DSP1_RX_EQ_BAND_1_A:
  1331. case WM8996_DSP1_RX_EQ_BAND_1_B:
  1332. case WM8996_DSP1_RX_EQ_BAND_1_PG:
  1333. case WM8996_DSP1_RX_EQ_BAND_2_A:
  1334. case WM8996_DSP1_RX_EQ_BAND_2_B:
  1335. case WM8996_DSP1_RX_EQ_BAND_2_C:
  1336. case WM8996_DSP1_RX_EQ_BAND_2_PG:
  1337. case WM8996_DSP1_RX_EQ_BAND_3_A:
  1338. case WM8996_DSP1_RX_EQ_BAND_3_B:
  1339. case WM8996_DSP1_RX_EQ_BAND_3_C:
  1340. case WM8996_DSP1_RX_EQ_BAND_3_PG:
  1341. case WM8996_DSP1_RX_EQ_BAND_4_A:
  1342. case WM8996_DSP1_RX_EQ_BAND_4_B:
  1343. case WM8996_DSP1_RX_EQ_BAND_4_C:
  1344. case WM8996_DSP1_RX_EQ_BAND_4_PG:
  1345. case WM8996_DSP1_RX_EQ_BAND_5_A:
  1346. case WM8996_DSP1_RX_EQ_BAND_5_B:
  1347. case WM8996_DSP1_RX_EQ_BAND_5_PG:
  1348. case WM8996_DSP2_TX_LEFT_VOLUME:
  1349. case WM8996_DSP2_TX_RIGHT_VOLUME:
  1350. case WM8996_DSP2_RX_LEFT_VOLUME:
  1351. case WM8996_DSP2_RX_RIGHT_VOLUME:
  1352. case WM8996_DSP2_TX_FILTERS:
  1353. case WM8996_DSP2_RX_FILTERS_1:
  1354. case WM8996_DSP2_RX_FILTERS_2:
  1355. case WM8996_DSP2_DRC_1:
  1356. case WM8996_DSP2_DRC_2:
  1357. case WM8996_DSP2_DRC_3:
  1358. case WM8996_DSP2_DRC_4:
  1359. case WM8996_DSP2_DRC_5:
  1360. case WM8996_DSP2_RX_EQ_GAINS_1:
  1361. case WM8996_DSP2_RX_EQ_GAINS_2:
  1362. case WM8996_DSP2_RX_EQ_BAND_1_A:
  1363. case WM8996_DSP2_RX_EQ_BAND_1_B:
  1364. case WM8996_DSP2_RX_EQ_BAND_1_PG:
  1365. case WM8996_DSP2_RX_EQ_BAND_2_A:
  1366. case WM8996_DSP2_RX_EQ_BAND_2_B:
  1367. case WM8996_DSP2_RX_EQ_BAND_2_C:
  1368. case WM8996_DSP2_RX_EQ_BAND_2_PG:
  1369. case WM8996_DSP2_RX_EQ_BAND_3_A:
  1370. case WM8996_DSP2_RX_EQ_BAND_3_B:
  1371. case WM8996_DSP2_RX_EQ_BAND_3_C:
  1372. case WM8996_DSP2_RX_EQ_BAND_3_PG:
  1373. case WM8996_DSP2_RX_EQ_BAND_4_A:
  1374. case WM8996_DSP2_RX_EQ_BAND_4_B:
  1375. case WM8996_DSP2_RX_EQ_BAND_4_C:
  1376. case WM8996_DSP2_RX_EQ_BAND_4_PG:
  1377. case WM8996_DSP2_RX_EQ_BAND_5_A:
  1378. case WM8996_DSP2_RX_EQ_BAND_5_B:
  1379. case WM8996_DSP2_RX_EQ_BAND_5_PG:
  1380. case WM8996_DAC1_MIXER_VOLUMES:
  1381. case WM8996_DAC1_LEFT_MIXER_ROUTING:
  1382. case WM8996_DAC1_RIGHT_MIXER_ROUTING:
  1383. case WM8996_DAC2_MIXER_VOLUMES:
  1384. case WM8996_DAC2_LEFT_MIXER_ROUTING:
  1385. case WM8996_DAC2_RIGHT_MIXER_ROUTING:
  1386. case WM8996_DSP1_TX_LEFT_MIXER_ROUTING:
  1387. case WM8996_DSP1_TX_RIGHT_MIXER_ROUTING:
  1388. case WM8996_DSP2_TX_LEFT_MIXER_ROUTING:
  1389. case WM8996_DSP2_TX_RIGHT_MIXER_ROUTING:
  1390. case WM8996_DSP_TX_MIXER_SELECT:
  1391. case WM8996_DAC_SOFTMUTE:
  1392. case WM8996_OVERSAMPLING:
  1393. case WM8996_SIDETONE:
  1394. case WM8996_GPIO_1:
  1395. case WM8996_GPIO_2:
  1396. case WM8996_GPIO_3:
  1397. case WM8996_GPIO_4:
  1398. case WM8996_GPIO_5:
  1399. case WM8996_PULL_CONTROL_1:
  1400. case WM8996_PULL_CONTROL_2:
  1401. case WM8996_INTERRUPT_STATUS_1:
  1402. case WM8996_INTERRUPT_STATUS_2:
  1403. case WM8996_INTERRUPT_RAW_STATUS_2:
  1404. case WM8996_INTERRUPT_STATUS_1_MASK:
  1405. case WM8996_INTERRUPT_STATUS_2_MASK:
  1406. case WM8996_INTERRUPT_CONTROL:
  1407. case WM8996_LEFT_PDM_SPEAKER:
  1408. case WM8996_RIGHT_PDM_SPEAKER:
  1409. case WM8996_PDM_SPEAKER_MUTE_SEQUENCE:
  1410. case WM8996_PDM_SPEAKER_VOLUME:
  1411. return 1;
  1412. default:
  1413. return 0;
  1414. }
  1415. }
  1416. static int wm8996_volatile_register(struct snd_soc_codec *codec,
  1417. unsigned int reg)
  1418. {
  1419. switch (reg) {
  1420. case WM8996_SOFTWARE_RESET:
  1421. case WM8996_CHIP_REVISION:
  1422. case WM8996_LDO_1:
  1423. case WM8996_LDO_2:
  1424. case WM8996_INTERRUPT_STATUS_1:
  1425. case WM8996_INTERRUPT_STATUS_2:
  1426. case WM8996_INTERRUPT_RAW_STATUS_2:
  1427. case WM8996_DC_SERVO_READBACK_0:
  1428. case WM8996_DC_SERVO_2:
  1429. case WM8996_DC_SERVO_6:
  1430. case WM8996_DC_SERVO_7:
  1431. case WM8996_FLL_CONTROL_6:
  1432. case WM8996_MIC_DETECT_3:
  1433. case WM8996_HEADPHONE_DETECT_1:
  1434. case WM8996_HEADPHONE_DETECT_2:
  1435. return 1;
  1436. default:
  1437. return 0;
  1438. }
  1439. }
  1440. static int wm8996_reset(struct snd_soc_codec *codec)
  1441. {
  1442. return snd_soc_write(codec, WM8996_SOFTWARE_RESET, 0x8915);
  1443. }
  1444. static const int bclk_divs[] = {
  1445. 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
  1446. };
  1447. static void wm8996_update_bclk(struct snd_soc_codec *codec)
  1448. {
  1449. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1450. int aif, best, cur_val, bclk_rate, bclk_reg, i;
  1451. /* Don't bother if we're in a low frequency idle mode that
  1452. * can't support audio.
  1453. */
  1454. if (wm8996->sysclk < 64000)
  1455. return;
  1456. for (aif = 0; aif < WM8996_AIFS; aif++) {
  1457. switch (aif) {
  1458. case 0:
  1459. bclk_reg = WM8996_AIF1_BCLK;
  1460. break;
  1461. case 1:
  1462. bclk_reg = WM8996_AIF2_BCLK;
  1463. break;
  1464. }
  1465. bclk_rate = wm8996->bclk_rate[aif];
  1466. /* Pick a divisor for BCLK as close as we can get to ideal */
  1467. best = 0;
  1468. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1469. cur_val = (wm8996->sysclk / bclk_divs[i]) - bclk_rate;
  1470. if (cur_val < 0) /* BCLK table is sorted */
  1471. break;
  1472. best = i;
  1473. }
  1474. bclk_rate = wm8996->sysclk / bclk_divs[best];
  1475. dev_dbg(codec->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1476. bclk_divs[best], bclk_rate);
  1477. snd_soc_update_bits(codec, bclk_reg,
  1478. WM8996_AIF1_BCLK_DIV_MASK, best);
  1479. }
  1480. }
  1481. static int wm8996_set_bias_level(struct snd_soc_codec *codec,
  1482. enum snd_soc_bias_level level)
  1483. {
  1484. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1485. int ret;
  1486. switch (level) {
  1487. case SND_SOC_BIAS_ON:
  1488. case SND_SOC_BIAS_PREPARE:
  1489. break;
  1490. case SND_SOC_BIAS_STANDBY:
  1491. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1492. ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
  1493. wm8996->supplies);
  1494. if (ret != 0) {
  1495. dev_err(codec->dev,
  1496. "Failed to enable supplies: %d\n",
  1497. ret);
  1498. return ret;
  1499. }
  1500. if (wm8996->pdata.ldo_ena >= 0) {
  1501. gpio_set_value_cansleep(wm8996->pdata.ldo_ena,
  1502. 1);
  1503. msleep(5);
  1504. }
  1505. codec->cache_only = false;
  1506. snd_soc_cache_sync(codec);
  1507. }
  1508. break;
  1509. case SND_SOC_BIAS_OFF:
  1510. codec->cache_only = true;
  1511. if (wm8996->pdata.ldo_ena >= 0)
  1512. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  1513. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies),
  1514. wm8996->supplies);
  1515. break;
  1516. }
  1517. codec->dapm.bias_level = level;
  1518. return 0;
  1519. }
  1520. static int wm8996_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1521. {
  1522. struct snd_soc_codec *codec = dai->codec;
  1523. int aifctrl = 0;
  1524. int bclk = 0;
  1525. int lrclk_tx = 0;
  1526. int lrclk_rx = 0;
  1527. int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
  1528. switch (dai->id) {
  1529. case 0:
  1530. aifctrl_reg = WM8996_AIF1_CONTROL;
  1531. bclk_reg = WM8996_AIF1_BCLK;
  1532. lrclk_tx_reg = WM8996_AIF1_TX_LRCLK_2;
  1533. lrclk_rx_reg = WM8996_AIF1_RX_LRCLK_2;
  1534. break;
  1535. case 1:
  1536. aifctrl_reg = WM8996_AIF2_CONTROL;
  1537. bclk_reg = WM8996_AIF2_BCLK;
  1538. lrclk_tx_reg = WM8996_AIF2_TX_LRCLK_2;
  1539. lrclk_rx_reg = WM8996_AIF2_RX_LRCLK_2;
  1540. break;
  1541. default:
  1542. BUG();
  1543. return -EINVAL;
  1544. }
  1545. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1546. case SND_SOC_DAIFMT_NB_NF:
  1547. break;
  1548. case SND_SOC_DAIFMT_IB_NF:
  1549. bclk |= WM8996_AIF1_BCLK_INV;
  1550. break;
  1551. case SND_SOC_DAIFMT_NB_IF:
  1552. lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
  1553. lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
  1554. break;
  1555. case SND_SOC_DAIFMT_IB_IF:
  1556. bclk |= WM8996_AIF1_BCLK_INV;
  1557. lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
  1558. lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
  1559. break;
  1560. }
  1561. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1562. case SND_SOC_DAIFMT_CBS_CFS:
  1563. break;
  1564. case SND_SOC_DAIFMT_CBS_CFM:
  1565. lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
  1566. lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
  1567. break;
  1568. case SND_SOC_DAIFMT_CBM_CFS:
  1569. bclk |= WM8996_AIF1_BCLK_MSTR;
  1570. break;
  1571. case SND_SOC_DAIFMT_CBM_CFM:
  1572. bclk |= WM8996_AIF1_BCLK_MSTR;
  1573. lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
  1574. lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
  1575. break;
  1576. default:
  1577. return -EINVAL;
  1578. }
  1579. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1580. case SND_SOC_DAIFMT_DSP_A:
  1581. break;
  1582. case SND_SOC_DAIFMT_DSP_B:
  1583. aifctrl |= 1;
  1584. break;
  1585. case SND_SOC_DAIFMT_I2S:
  1586. aifctrl |= 2;
  1587. break;
  1588. case SND_SOC_DAIFMT_LEFT_J:
  1589. aifctrl |= 3;
  1590. break;
  1591. default:
  1592. return -EINVAL;
  1593. }
  1594. snd_soc_update_bits(codec, aifctrl_reg, WM8996_AIF1_FMT_MASK, aifctrl);
  1595. snd_soc_update_bits(codec, bclk_reg,
  1596. WM8996_AIF1_BCLK_INV | WM8996_AIF1_BCLK_MSTR,
  1597. bclk);
  1598. snd_soc_update_bits(codec, lrclk_tx_reg,
  1599. WM8996_AIF1TX_LRCLK_INV |
  1600. WM8996_AIF1TX_LRCLK_MSTR,
  1601. lrclk_tx);
  1602. snd_soc_update_bits(codec, lrclk_rx_reg,
  1603. WM8996_AIF1RX_LRCLK_INV |
  1604. WM8996_AIF1RX_LRCLK_MSTR,
  1605. lrclk_rx);
  1606. return 0;
  1607. }
  1608. static const int dsp_divs[] = {
  1609. 48000, 32000, 16000, 8000
  1610. };
  1611. static int wm8996_hw_params(struct snd_pcm_substream *substream,
  1612. struct snd_pcm_hw_params *params,
  1613. struct snd_soc_dai *dai)
  1614. {
  1615. struct snd_soc_codec *codec = dai->codec;
  1616. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1617. int bits, i, bclk_rate;
  1618. int aifdata = 0;
  1619. int lrclk = 0;
  1620. int dsp = 0;
  1621. int aifdata_reg, lrclk_reg, dsp_shift;
  1622. switch (dai->id) {
  1623. case 0:
  1624. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1625. (snd_soc_read(codec, WM8996_GPIO_1)) & WM8996_GP1_FN_MASK) {
  1626. aifdata_reg = WM8996_AIF1RX_DATA_CONFIGURATION;
  1627. lrclk_reg = WM8996_AIF1_RX_LRCLK_1;
  1628. } else {
  1629. aifdata_reg = WM8996_AIF1TX_DATA_CONFIGURATION_1;
  1630. lrclk_reg = WM8996_AIF1_TX_LRCLK_1;
  1631. }
  1632. dsp_shift = 0;
  1633. break;
  1634. case 1:
  1635. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1636. (snd_soc_read(codec, WM8996_GPIO_2)) & WM8996_GP2_FN_MASK) {
  1637. aifdata_reg = WM8996_AIF2RX_DATA_CONFIGURATION;
  1638. lrclk_reg = WM8996_AIF2_RX_LRCLK_1;
  1639. } else {
  1640. aifdata_reg = WM8996_AIF2TX_DATA_CONFIGURATION_1;
  1641. lrclk_reg = WM8996_AIF2_TX_LRCLK_1;
  1642. }
  1643. dsp_shift = WM8996_DSP2_DIV_SHIFT;
  1644. break;
  1645. default:
  1646. BUG();
  1647. return -EINVAL;
  1648. }
  1649. bclk_rate = snd_soc_params_to_bclk(params);
  1650. if (bclk_rate < 0) {
  1651. dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
  1652. return bclk_rate;
  1653. }
  1654. wm8996->bclk_rate[dai->id] = bclk_rate;
  1655. wm8996->rx_rate[dai->id] = params_rate(params);
  1656. /* Needs looking at for TDM */
  1657. bits = snd_pcm_format_width(params_format(params));
  1658. if (bits < 0)
  1659. return bits;
  1660. aifdata |= (bits << WM8996_AIF1TX_WL_SHIFT) | bits;
  1661. for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
  1662. if (dsp_divs[i] == params_rate(params))
  1663. break;
  1664. }
  1665. if (i == ARRAY_SIZE(dsp_divs)) {
  1666. dev_err(codec->dev, "Unsupported sample rate %dHz\n",
  1667. params_rate(params));
  1668. return -EINVAL;
  1669. }
  1670. dsp |= i << dsp_shift;
  1671. wm8996_update_bclk(codec);
  1672. lrclk = bclk_rate / params_rate(params);
  1673. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1674. lrclk, bclk_rate / lrclk);
  1675. snd_soc_update_bits(codec, aifdata_reg,
  1676. WM8996_AIF1TX_WL_MASK |
  1677. WM8996_AIF1TX_SLOT_LEN_MASK,
  1678. aifdata);
  1679. snd_soc_update_bits(codec, lrclk_reg, WM8996_AIF1RX_RATE_MASK,
  1680. lrclk);
  1681. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_2,
  1682. WM8996_DSP1_DIV_SHIFT << dsp_shift, dsp);
  1683. return 0;
  1684. }
  1685. static int wm8996_set_sysclk(struct snd_soc_dai *dai,
  1686. int clk_id, unsigned int freq, int dir)
  1687. {
  1688. struct snd_soc_codec *codec = dai->codec;
  1689. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1690. int lfclk = 0;
  1691. int ratediv = 0;
  1692. int src;
  1693. int old;
  1694. if (freq == wm8996->sysclk && clk_id == wm8996->sysclk_src)
  1695. return 0;
  1696. /* Disable SYSCLK while we reconfigure */
  1697. old = snd_soc_read(codec, WM8996_AIF_CLOCKING_1) & WM8996_SYSCLK_ENA;
  1698. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1699. WM8996_SYSCLK_ENA, 0);
  1700. switch (clk_id) {
  1701. case WM8996_SYSCLK_MCLK1:
  1702. wm8996->sysclk = freq;
  1703. src = 0;
  1704. break;
  1705. case WM8996_SYSCLK_MCLK2:
  1706. wm8996->sysclk = freq;
  1707. src = 1;
  1708. break;
  1709. case WM8996_SYSCLK_FLL:
  1710. wm8996->sysclk = freq;
  1711. src = 2;
  1712. break;
  1713. default:
  1714. dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
  1715. return -EINVAL;
  1716. }
  1717. switch (wm8996->sysclk) {
  1718. case 6144000:
  1719. snd_soc_update_bits(codec, WM8996_AIF_RATE,
  1720. WM8996_SYSCLK_RATE, 0);
  1721. break;
  1722. case 24576000:
  1723. ratediv = WM8996_SYSCLK_DIV;
  1724. case 12288000:
  1725. snd_soc_update_bits(codec, WM8996_AIF_RATE,
  1726. WM8996_SYSCLK_RATE, WM8996_SYSCLK_RATE);
  1727. break;
  1728. case 32000:
  1729. case 32768:
  1730. lfclk = WM8996_LFCLK_ENA;
  1731. break;
  1732. default:
  1733. dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
  1734. wm8996->sysclk);
  1735. return -EINVAL;
  1736. }
  1737. wm8996_update_bclk(codec);
  1738. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1739. WM8996_SYSCLK_SRC_MASK | WM8996_SYSCLK_DIV_MASK,
  1740. src << WM8996_SYSCLK_SRC_SHIFT | ratediv);
  1741. snd_soc_update_bits(codec, WM8996_CLOCKING_1, WM8996_LFCLK_ENA, lfclk);
  1742. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1743. WM8996_SYSCLK_ENA, old);
  1744. wm8996->sysclk_src = clk_id;
  1745. return 0;
  1746. }
  1747. struct _fll_div {
  1748. u16 fll_fratio;
  1749. u16 fll_outdiv;
  1750. u16 fll_refclk_div;
  1751. u16 fll_loop_gain;
  1752. u16 fll_ref_freq;
  1753. u16 n;
  1754. u16 theta;
  1755. u16 lambda;
  1756. };
  1757. static struct {
  1758. unsigned int min;
  1759. unsigned int max;
  1760. u16 fll_fratio;
  1761. int ratio;
  1762. } fll_fratios[] = {
  1763. { 0, 64000, 4, 16 },
  1764. { 64000, 128000, 3, 8 },
  1765. { 128000, 256000, 2, 4 },
  1766. { 256000, 1000000, 1, 2 },
  1767. { 1000000, 13500000, 0, 1 },
  1768. };
  1769. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  1770. unsigned int Fout)
  1771. {
  1772. unsigned int target;
  1773. unsigned int div;
  1774. unsigned int fratio, gcd_fll;
  1775. int i;
  1776. /* Fref must be <=13.5MHz */
  1777. div = 1;
  1778. fll_div->fll_refclk_div = 0;
  1779. while ((Fref / div) > 13500000) {
  1780. div *= 2;
  1781. fll_div->fll_refclk_div++;
  1782. if (div > 8) {
  1783. pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
  1784. Fref);
  1785. return -EINVAL;
  1786. }
  1787. }
  1788. pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
  1789. /* Apply the division for our remaining calculations */
  1790. Fref /= div;
  1791. if (Fref >= 3000000)
  1792. fll_div->fll_loop_gain = 5;
  1793. else
  1794. fll_div->fll_loop_gain = 0;
  1795. if (Fref >= 48000)
  1796. fll_div->fll_ref_freq = 0;
  1797. else
  1798. fll_div->fll_ref_freq = 1;
  1799. /* Fvco should be 90-100MHz; don't check the upper bound */
  1800. div = 2;
  1801. while (Fout * div < 90000000) {
  1802. div++;
  1803. if (div > 64) {
  1804. pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
  1805. Fout);
  1806. return -EINVAL;
  1807. }
  1808. }
  1809. target = Fout * div;
  1810. fll_div->fll_outdiv = div - 1;
  1811. pr_debug("FLL Fvco=%dHz\n", target);
  1812. /* Find an appropraite FLL_FRATIO and factor it out of the target */
  1813. for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
  1814. if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
  1815. fll_div->fll_fratio = fll_fratios[i].fll_fratio;
  1816. fratio = fll_fratios[i].ratio;
  1817. break;
  1818. }
  1819. }
  1820. if (i == ARRAY_SIZE(fll_fratios)) {
  1821. pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
  1822. return -EINVAL;
  1823. }
  1824. fll_div->n = target / (fratio * Fref);
  1825. if (target % Fref == 0) {
  1826. fll_div->theta = 0;
  1827. fll_div->lambda = 0;
  1828. } else {
  1829. gcd_fll = gcd(target, fratio * Fref);
  1830. fll_div->theta = (target - (fll_div->n * fratio * Fref))
  1831. / gcd_fll;
  1832. fll_div->lambda = (fratio * Fref) / gcd_fll;
  1833. }
  1834. pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
  1835. fll_div->n, fll_div->theta, fll_div->lambda);
  1836. pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
  1837. fll_div->fll_fratio, fll_div->fll_outdiv,
  1838. fll_div->fll_refclk_div);
  1839. return 0;
  1840. }
  1841. static int wm8996_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
  1842. unsigned int Fref, unsigned int Fout)
  1843. {
  1844. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1845. struct i2c_client *i2c = to_i2c_client(codec->dev);
  1846. struct _fll_div fll_div;
  1847. unsigned long timeout;
  1848. int ret, reg, retry;
  1849. /* Any change? */
  1850. if (source == wm8996->fll_src && Fref == wm8996->fll_fref &&
  1851. Fout == wm8996->fll_fout)
  1852. return 0;
  1853. if (Fout == 0) {
  1854. dev_dbg(codec->dev, "FLL disabled\n");
  1855. wm8996->fll_fref = 0;
  1856. wm8996->fll_fout = 0;
  1857. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
  1858. WM8996_FLL_ENA, 0);
  1859. wm8996_bg_disable(codec);
  1860. return 0;
  1861. }
  1862. ret = fll_factors(&fll_div, Fref, Fout);
  1863. if (ret != 0)
  1864. return ret;
  1865. switch (source) {
  1866. case WM8996_FLL_MCLK1:
  1867. reg = 0;
  1868. break;
  1869. case WM8996_FLL_MCLK2:
  1870. reg = 1;
  1871. break;
  1872. case WM8996_FLL_DACLRCLK1:
  1873. reg = 2;
  1874. break;
  1875. case WM8996_FLL_BCLK1:
  1876. reg = 3;
  1877. break;
  1878. default:
  1879. dev_err(codec->dev, "Unknown FLL source %d\n", ret);
  1880. return -EINVAL;
  1881. }
  1882. reg |= fll_div.fll_refclk_div << WM8996_FLL_REFCLK_DIV_SHIFT;
  1883. reg |= fll_div.fll_ref_freq << WM8996_FLL_REF_FREQ_SHIFT;
  1884. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_5,
  1885. WM8996_FLL_REFCLK_DIV_MASK | WM8996_FLL_REF_FREQ |
  1886. WM8996_FLL_REFCLK_SRC_MASK, reg);
  1887. reg = 0;
  1888. if (fll_div.theta || fll_div.lambda)
  1889. reg |= WM8996_FLL_EFS_ENA | (3 << WM8996_FLL_LFSR_SEL_SHIFT);
  1890. else
  1891. reg |= 1 << WM8996_FLL_LFSR_SEL_SHIFT;
  1892. snd_soc_write(codec, WM8996_FLL_EFS_2, reg);
  1893. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_2,
  1894. WM8996_FLL_OUTDIV_MASK |
  1895. WM8996_FLL_FRATIO_MASK,
  1896. (fll_div.fll_outdiv << WM8996_FLL_OUTDIV_SHIFT) |
  1897. (fll_div.fll_fratio));
  1898. snd_soc_write(codec, WM8996_FLL_CONTROL_3, fll_div.theta);
  1899. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_4,
  1900. WM8996_FLL_N_MASK | WM8996_FLL_LOOP_GAIN_MASK,
  1901. (fll_div.n << WM8996_FLL_N_SHIFT) |
  1902. fll_div.fll_loop_gain);
  1903. snd_soc_write(codec, WM8996_FLL_EFS_1, fll_div.lambda);
  1904. /* Enable the bandgap if it's not already enabled */
  1905. ret = snd_soc_read(codec, WM8996_FLL_CONTROL_1);
  1906. if (!(ret & WM8996_FLL_ENA))
  1907. wm8996_bg_enable(codec);
  1908. /* Clear any pending completions (eg, from failed startups) */
  1909. try_wait_for_completion(&wm8996->fll_lock);
  1910. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
  1911. WM8996_FLL_ENA, WM8996_FLL_ENA);
  1912. /* The FLL supports live reconfiguration - kick that in case we were
  1913. * already enabled.
  1914. */
  1915. snd_soc_write(codec, WM8996_FLL_CONTROL_6, WM8996_FLL_SWITCH_CLK);
  1916. /* Wait for the FLL to lock, using the interrupt if possible */
  1917. if (Fref > 1000000)
  1918. timeout = usecs_to_jiffies(300);
  1919. else
  1920. timeout = msecs_to_jiffies(2);
  1921. /* Allow substantially longer if we've actually got the IRQ, poll
  1922. * at a slightly higher rate if we don't.
  1923. */
  1924. if (i2c->irq)
  1925. timeout *= 10;
  1926. else
  1927. timeout /= 2;
  1928. for (retry = 0; retry < 10; retry++) {
  1929. ret = wait_for_completion_timeout(&wm8996->fll_lock,
  1930. timeout);
  1931. if (ret != 0) {
  1932. WARN_ON(!i2c->irq);
  1933. break;
  1934. }
  1935. ret = snd_soc_read(codec, WM8996_INTERRUPT_RAW_STATUS_2);
  1936. if (ret & WM8996_FLL_LOCK_STS)
  1937. break;
  1938. }
  1939. if (retry == 10) {
  1940. dev_err(codec->dev, "Timed out waiting for FLL\n");
  1941. ret = -ETIMEDOUT;
  1942. }
  1943. dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
  1944. wm8996->fll_fref = Fref;
  1945. wm8996->fll_fout = Fout;
  1946. wm8996->fll_src = source;
  1947. return ret;
  1948. }
  1949. #ifdef CONFIG_GPIOLIB
  1950. static inline struct wm8996_priv *gpio_to_wm8996(struct gpio_chip *chip)
  1951. {
  1952. return container_of(chip, struct wm8996_priv, gpio_chip);
  1953. }
  1954. static void wm8996_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1955. {
  1956. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1957. struct snd_soc_codec *codec = wm8996->codec;
  1958. snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
  1959. WM8996_GP1_LVL, !!value << WM8996_GP1_LVL_SHIFT);
  1960. }
  1961. static int wm8996_gpio_direction_out(struct gpio_chip *chip,
  1962. unsigned offset, int value)
  1963. {
  1964. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1965. struct snd_soc_codec *codec = wm8996->codec;
  1966. int val;
  1967. val = (1 << WM8996_GP1_FN_SHIFT) | (!!value << WM8996_GP1_LVL_SHIFT);
  1968. return snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
  1969. WM8996_GP1_FN_MASK | WM8996_GP1_DIR |
  1970. WM8996_GP1_LVL, val);
  1971. }
  1972. static int wm8996_gpio_get(struct gpio_chip *chip, unsigned offset)
  1973. {
  1974. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1975. struct snd_soc_codec *codec = wm8996->codec;
  1976. int ret;
  1977. ret = snd_soc_read(codec, WM8996_GPIO_1 + offset);
  1978. if (ret < 0)
  1979. return ret;
  1980. return (ret & WM8996_GP1_LVL) != 0;
  1981. }
  1982. static int wm8996_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  1983. {
  1984. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1985. struct snd_soc_codec *codec = wm8996->codec;
  1986. return snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
  1987. WM8996_GP1_FN_MASK | WM8996_GP1_DIR,
  1988. (1 << WM8996_GP1_FN_SHIFT) |
  1989. (1 << WM8996_GP1_DIR_SHIFT));
  1990. }
  1991. static struct gpio_chip wm8996_template_chip = {
  1992. .label = "wm8996",
  1993. .owner = THIS_MODULE,
  1994. .direction_output = wm8996_gpio_direction_out,
  1995. .set = wm8996_gpio_set,
  1996. .direction_input = wm8996_gpio_direction_in,
  1997. .get = wm8996_gpio_get,
  1998. .can_sleep = 1,
  1999. };
  2000. static void wm8996_init_gpio(struct snd_soc_codec *codec)
  2001. {
  2002. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2003. int ret;
  2004. wm8996->gpio_chip = wm8996_template_chip;
  2005. wm8996->gpio_chip.ngpio = 5;
  2006. wm8996->gpio_chip.dev = codec->dev;
  2007. if (wm8996->pdata.gpio_base)
  2008. wm8996->gpio_chip.base = wm8996->pdata.gpio_base;
  2009. else
  2010. wm8996->gpio_chip.base = -1;
  2011. ret = gpiochip_add(&wm8996->gpio_chip);
  2012. if (ret != 0)
  2013. dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
  2014. }
  2015. static void wm8996_free_gpio(struct snd_soc_codec *codec)
  2016. {
  2017. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2018. int ret;
  2019. ret = gpiochip_remove(&wm8996->gpio_chip);
  2020. if (ret != 0)
  2021. dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
  2022. }
  2023. #else
  2024. static void wm8996_init_gpio(struct snd_soc_codec *codec)
  2025. {
  2026. }
  2027. static void wm8996_free_gpio(struct snd_soc_codec *codec)
  2028. {
  2029. }
  2030. #endif
  2031. /**
  2032. * wm8996_detect - Enable default WM8996 jack detection
  2033. *
  2034. * The WM8996 has advanced accessory detection support for headsets.
  2035. * This function provides a default implementation which integrates
  2036. * the majority of this functionality with minimal user configuration.
  2037. *
  2038. * This will detect headset, headphone and short circuit button and
  2039. * will also detect inverted microphone ground connections and update
  2040. * the polarity of the connections.
  2041. */
  2042. int wm8996_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2043. wm8996_polarity_fn polarity_cb)
  2044. {
  2045. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2046. wm8996->jack = jack;
  2047. wm8996->detecting = true;
  2048. wm8996->polarity_cb = polarity_cb;
  2049. if (wm8996->polarity_cb)
  2050. wm8996->polarity_cb(codec, 0);
  2051. /* Clear discarge to avoid noise during detection */
  2052. snd_soc_update_bits(codec, WM8996_MICBIAS_1,
  2053. WM8996_MICB1_DISCH, 0);
  2054. snd_soc_update_bits(codec, WM8996_MICBIAS_2,
  2055. WM8996_MICB2_DISCH, 0);
  2056. /* LDO2 powers the microphones, SYSCLK clocks detection */
  2057. snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
  2058. snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
  2059. /* We start off just enabling microphone detection - even a
  2060. * plain headphone will trigger detection.
  2061. */
  2062. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2063. WM8996_MICD_ENA, WM8996_MICD_ENA);
  2064. /* Slowest detection rate, gives debounce for initial detection */
  2065. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2066. WM8996_MICD_RATE_MASK,
  2067. WM8996_MICD_RATE_MASK);
  2068. /* Enable interrupts and we're off */
  2069. snd_soc_update_bits(codec, WM8996_INTERRUPT_STATUS_2_MASK,
  2070. WM8996_IM_MICD_EINT | WM8996_HP_DONE_EINT, 0);
  2071. return 0;
  2072. }
  2073. EXPORT_SYMBOL_GPL(wm8996_detect);
  2074. static void wm8996_hpdet_irq(struct snd_soc_codec *codec)
  2075. {
  2076. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2077. int val, reg, report;
  2078. /* Assume headphone in error conditions; we need to report
  2079. * something or we stall our state machine.
  2080. */
  2081. report = SND_JACK_HEADPHONE;
  2082. reg = snd_soc_read(codec, WM8996_HEADPHONE_DETECT_2);
  2083. if (reg < 0) {
  2084. dev_err(codec->dev, "Failed to read HPDET status\n");
  2085. goto out;
  2086. }
  2087. if (!(reg & WM8996_HP_DONE)) {
  2088. dev_err(codec->dev, "Got HPDET IRQ but HPDET is busy\n");
  2089. goto out;
  2090. }
  2091. val = reg & WM8996_HP_LVL_MASK;
  2092. dev_dbg(codec->dev, "HPDET measured %d ohms\n", val);
  2093. /* If we've got high enough impedence then report as line,
  2094. * otherwise assume headphone.
  2095. */
  2096. if (val >= 126)
  2097. report = SND_JACK_LINEOUT;
  2098. else
  2099. report = SND_JACK_HEADPHONE;
  2100. out:
  2101. if (wm8996->jack_mic)
  2102. report |= SND_JACK_MICROPHONE;
  2103. snd_soc_jack_report(wm8996->jack, report,
  2104. SND_JACK_LINEOUT | SND_JACK_HEADSET);
  2105. wm8996->detecting = false;
  2106. /* If the output isn't running re-clamp it */
  2107. if (!(snd_soc_read(codec, WM8996_POWER_MANAGEMENT_1) &
  2108. (WM8996_HPOUT1L_ENA | WM8996_HPOUT1R_RMV_SHORT)))
  2109. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
  2110. WM8996_HPOUT1L_RMV_SHORT |
  2111. WM8996_HPOUT1R_RMV_SHORT, 0);
  2112. /* Go back to looking at the microphone */
  2113. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
  2114. WM8996_JD_MODE_MASK, 0);
  2115. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA,
  2116. WM8996_MICD_ENA);
  2117. snd_soc_dapm_disable_pin(&codec->dapm, "Bandgap");
  2118. snd_soc_dapm_sync(&codec->dapm);
  2119. }
  2120. static void wm8996_hpdet_start(struct snd_soc_codec *codec)
  2121. {
  2122. /* Unclamp the output, we can't measure while we're shorting it */
  2123. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
  2124. WM8996_HPOUT1L_RMV_SHORT |
  2125. WM8996_HPOUT1R_RMV_SHORT,
  2126. WM8996_HPOUT1L_RMV_SHORT |
  2127. WM8996_HPOUT1R_RMV_SHORT);
  2128. /* We need bandgap for HPDET */
  2129. snd_soc_dapm_force_enable_pin(&codec->dapm, "Bandgap");
  2130. snd_soc_dapm_sync(&codec->dapm);
  2131. /* Go into headphone detect left mode */
  2132. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA, 0);
  2133. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
  2134. WM8996_JD_MODE_MASK, 1);
  2135. /* Trigger a measurement */
  2136. snd_soc_update_bits(codec, WM8996_HEADPHONE_DETECT_1,
  2137. WM8996_HP_POLL, WM8996_HP_POLL);
  2138. }
  2139. static void wm8996_micd(struct snd_soc_codec *codec)
  2140. {
  2141. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2142. int val, reg;
  2143. val = snd_soc_read(codec, WM8996_MIC_DETECT_3);
  2144. dev_dbg(codec->dev, "Microphone event: %x\n", val);
  2145. if (!(val & WM8996_MICD_VALID)) {
  2146. dev_warn(codec->dev, "Microphone detection state invalid\n");
  2147. return;
  2148. }
  2149. /* No accessory, reset everything and report removal */
  2150. if (!(val & WM8996_MICD_STS)) {
  2151. dev_dbg(codec->dev, "Jack removal detected\n");
  2152. wm8996->jack_mic = false;
  2153. wm8996->detecting = true;
  2154. snd_soc_jack_report(wm8996->jack, 0,
  2155. SND_JACK_LINEOUT | SND_JACK_HEADSET |
  2156. SND_JACK_BTN_0);
  2157. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2158. WM8996_MICD_RATE_MASK,
  2159. WM8996_MICD_RATE_MASK);
  2160. return;
  2161. }
  2162. /* If the measurement is very high we've got a microphone,
  2163. * either we just detected one or if we already reported then
  2164. * we've got a button release event.
  2165. */
  2166. if (val & 0x400) {
  2167. if (wm8996->detecting) {
  2168. dev_dbg(codec->dev, "Microphone detected\n");
  2169. wm8996->jack_mic = true;
  2170. wm8996_hpdet_start(codec);
  2171. /* Increase poll rate to give better responsiveness
  2172. * for buttons */
  2173. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2174. WM8996_MICD_RATE_MASK,
  2175. 5 << WM8996_MICD_RATE_SHIFT);
  2176. } else {
  2177. dev_dbg(codec->dev, "Mic button up\n");
  2178. snd_soc_jack_report(wm8996->jack, 0, SND_JACK_BTN_0);
  2179. }
  2180. return;
  2181. }
  2182. /* If we detected a lower impedence during initial startup
  2183. * then we probably have the wrong polarity, flip it. Don't
  2184. * do this for the lowest impedences to speed up detection of
  2185. * plain headphones.
  2186. */
  2187. if (wm8996->detecting && (val & 0x3f0)) {
  2188. reg = snd_soc_read(codec, WM8996_ACCESSORY_DETECT_MODE_2);
  2189. reg ^= WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
  2190. WM8996_MICD_BIAS_SRC;
  2191. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
  2192. WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
  2193. WM8996_MICD_BIAS_SRC, reg);
  2194. if (wm8996->polarity_cb)
  2195. wm8996->polarity_cb(codec,
  2196. (reg & WM8996_MICD_SRC) != 0);
  2197. dev_dbg(codec->dev, "Set microphone polarity to %d\n",
  2198. (reg & WM8996_MICD_SRC) != 0);
  2199. return;
  2200. }
  2201. /* Don't distinguish between buttons, just report any low
  2202. * impedence as BTN_0.
  2203. */
  2204. if (val & 0x3fc) {
  2205. if (wm8996->jack_mic) {
  2206. dev_dbg(codec->dev, "Mic button detected\n");
  2207. snd_soc_jack_report(wm8996->jack, SND_JACK_BTN_0,
  2208. SND_JACK_BTN_0);
  2209. } else if (wm8996->detecting) {
  2210. dev_dbg(codec->dev, "Headphone detected\n");
  2211. wm8996_hpdet_start(codec);
  2212. /* Increase the detection rate a bit for
  2213. * responsiveness.
  2214. */
  2215. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2216. WM8996_MICD_RATE_MASK,
  2217. 7 << WM8996_MICD_RATE_SHIFT);
  2218. }
  2219. }
  2220. }
  2221. static irqreturn_t wm8996_irq(int irq, void *data)
  2222. {
  2223. struct snd_soc_codec *codec = data;
  2224. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2225. int irq_val;
  2226. irq_val = snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2);
  2227. if (irq_val < 0) {
  2228. dev_err(codec->dev, "Failed to read IRQ status: %d\n",
  2229. irq_val);
  2230. return IRQ_NONE;
  2231. }
  2232. irq_val &= ~snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2_MASK);
  2233. if (!irq_val)
  2234. return IRQ_NONE;
  2235. snd_soc_write(codec, WM8996_INTERRUPT_STATUS_2, irq_val);
  2236. if (irq_val & (WM8996_DCS_DONE_01_EINT | WM8996_DCS_DONE_23_EINT)) {
  2237. dev_dbg(codec->dev, "DC servo IRQ\n");
  2238. complete(&wm8996->dcs_done);
  2239. }
  2240. if (irq_val & WM8996_FIFOS_ERR_EINT)
  2241. dev_err(codec->dev, "Digital core FIFO error\n");
  2242. if (irq_val & WM8996_FLL_LOCK_EINT) {
  2243. dev_dbg(codec->dev, "FLL locked\n");
  2244. complete(&wm8996->fll_lock);
  2245. }
  2246. if (irq_val & WM8996_MICD_EINT)
  2247. wm8996_micd(codec);
  2248. if (irq_val & WM8996_HP_DONE_EINT)
  2249. wm8996_hpdet_irq(codec);
  2250. return IRQ_HANDLED;
  2251. }
  2252. static irqreturn_t wm8996_edge_irq(int irq, void *data)
  2253. {
  2254. irqreturn_t ret = IRQ_NONE;
  2255. irqreturn_t val;
  2256. do {
  2257. val = wm8996_irq(irq, data);
  2258. if (val != IRQ_NONE)
  2259. ret = val;
  2260. } while (val != IRQ_NONE);
  2261. return ret;
  2262. }
  2263. static void wm8996_retune_mobile_pdata(struct snd_soc_codec *codec)
  2264. {
  2265. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2266. struct wm8996_pdata *pdata = &wm8996->pdata;
  2267. struct snd_kcontrol_new controls[] = {
  2268. SOC_ENUM_EXT("DSP1 EQ Mode",
  2269. wm8996->retune_mobile_enum,
  2270. wm8996_get_retune_mobile_enum,
  2271. wm8996_put_retune_mobile_enum),
  2272. SOC_ENUM_EXT("DSP2 EQ Mode",
  2273. wm8996->retune_mobile_enum,
  2274. wm8996_get_retune_mobile_enum,
  2275. wm8996_put_retune_mobile_enum),
  2276. };
  2277. int ret, i, j;
  2278. const char **t;
  2279. /* We need an array of texts for the enum API but the number
  2280. * of texts is likely to be less than the number of
  2281. * configurations due to the sample rate dependency of the
  2282. * configurations. */
  2283. wm8996->num_retune_mobile_texts = 0;
  2284. wm8996->retune_mobile_texts = NULL;
  2285. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2286. for (j = 0; j < wm8996->num_retune_mobile_texts; j++) {
  2287. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2288. wm8996->retune_mobile_texts[j]) == 0)
  2289. break;
  2290. }
  2291. if (j != wm8996->num_retune_mobile_texts)
  2292. continue;
  2293. /* Expand the array... */
  2294. t = krealloc(wm8996->retune_mobile_texts,
  2295. sizeof(char *) *
  2296. (wm8996->num_retune_mobile_texts + 1),
  2297. GFP_KERNEL);
  2298. if (t == NULL)
  2299. continue;
  2300. /* ...store the new entry... */
  2301. t[wm8996->num_retune_mobile_texts] =
  2302. pdata->retune_mobile_cfgs[i].name;
  2303. /* ...and remember the new version. */
  2304. wm8996->num_retune_mobile_texts++;
  2305. wm8996->retune_mobile_texts = t;
  2306. }
  2307. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2308. wm8996->num_retune_mobile_texts);
  2309. wm8996->retune_mobile_enum.max = wm8996->num_retune_mobile_texts;
  2310. wm8996->retune_mobile_enum.texts = wm8996->retune_mobile_texts;
  2311. ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
  2312. if (ret != 0)
  2313. dev_err(codec->dev,
  2314. "Failed to add ReTune Mobile controls: %d\n", ret);
  2315. }
  2316. static int wm8996_probe(struct snd_soc_codec *codec)
  2317. {
  2318. int ret;
  2319. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2320. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2321. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2322. int i, irq_flags;
  2323. wm8996->codec = codec;
  2324. init_completion(&wm8996->dcs_done);
  2325. init_completion(&wm8996->fll_lock);
  2326. dapm->idle_bias_off = true;
  2327. dapm->bias_level = SND_SOC_BIAS_OFF;
  2328. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
  2329. if (ret != 0) {
  2330. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  2331. goto err;
  2332. }
  2333. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
  2334. wm8996->supplies[i].supply = wm8996_supply_names[i];
  2335. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8996->supplies),
  2336. wm8996->supplies);
  2337. if (ret != 0) {
  2338. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  2339. goto err;
  2340. }
  2341. wm8996->disable_nb[0].notifier_call = wm8996_regulator_event_0;
  2342. wm8996->disable_nb[1].notifier_call = wm8996_regulator_event_1;
  2343. wm8996->disable_nb[2].notifier_call = wm8996_regulator_event_2;
  2344. wm8996->cpvdd = regulator_get(&i2c->dev, "CPVDD");
  2345. if (IS_ERR(wm8996->cpvdd)) {
  2346. ret = PTR_ERR(wm8996->cpvdd);
  2347. dev_err(&i2c->dev, "Failed to get CPVDD: %d\n", ret);
  2348. goto err_get;
  2349. }
  2350. /* This should really be moved into the regulator core */
  2351. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++) {
  2352. ret = regulator_register_notifier(wm8996->supplies[i].consumer,
  2353. &wm8996->disable_nb[i]);
  2354. if (ret != 0) {
  2355. dev_err(codec->dev,
  2356. "Failed to register regulator notifier: %d\n",
  2357. ret);
  2358. }
  2359. }
  2360. ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
  2361. wm8996->supplies);
  2362. if (ret != 0) {
  2363. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  2364. goto err_cpvdd;
  2365. }
  2366. if (wm8996->pdata.ldo_ena >= 0) {
  2367. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 1);
  2368. msleep(5);
  2369. }
  2370. ret = snd_soc_read(codec, WM8996_SOFTWARE_RESET);
  2371. if (ret < 0) {
  2372. dev_err(codec->dev, "Failed to read ID register: %d\n", ret);
  2373. goto err_enable;
  2374. }
  2375. if (ret != 0x8915) {
  2376. dev_err(codec->dev, "Device is not a WM8996, ID %x\n", ret);
  2377. ret = -EINVAL;
  2378. goto err_enable;
  2379. }
  2380. ret = snd_soc_read(codec, WM8996_CHIP_REVISION);
  2381. if (ret < 0) {
  2382. dev_err(codec->dev, "Failed to read device revision: %d\n",
  2383. ret);
  2384. goto err_enable;
  2385. }
  2386. dev_info(codec->dev, "revision %c\n",
  2387. (ret & WM8996_CHIP_REV_MASK) + 'A');
  2388. if (wm8996->pdata.ldo_ena >= 0) {
  2389. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  2390. } else {
  2391. ret = wm8996_reset(codec);
  2392. if (ret < 0) {
  2393. dev_err(codec->dev, "Failed to issue reset\n");
  2394. goto err_enable;
  2395. }
  2396. }
  2397. codec->cache_only = true;
  2398. /* Apply platform data settings */
  2399. snd_soc_update_bits(codec, WM8996_LINE_INPUT_CONTROL,
  2400. WM8996_INL_MODE_MASK | WM8996_INR_MODE_MASK,
  2401. wm8996->pdata.inl_mode << WM8996_INL_MODE_SHIFT |
  2402. wm8996->pdata.inr_mode);
  2403. for (i = 0; i < ARRAY_SIZE(wm8996->pdata.gpio_default); i++) {
  2404. if (!wm8996->pdata.gpio_default[i])
  2405. continue;
  2406. snd_soc_write(codec, WM8996_GPIO_1 + i,
  2407. wm8996->pdata.gpio_default[i] & 0xffff);
  2408. }
  2409. if (wm8996->pdata.spkmute_seq)
  2410. snd_soc_update_bits(codec, WM8996_PDM_SPEAKER_MUTE_SEQUENCE,
  2411. WM8996_SPK_MUTE_ENDIAN |
  2412. WM8996_SPK_MUTE_SEQ1_MASK,
  2413. wm8996->pdata.spkmute_seq);
  2414. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
  2415. WM8996_MICD_BIAS_SRC | WM8996_HPOUT1FB_SRC |
  2416. WM8996_MICD_SRC, wm8996->pdata.micdet_def);
  2417. /* Latch volume update bits */
  2418. snd_soc_update_bits(codec, WM8996_LEFT_LINE_INPUT_VOLUME,
  2419. WM8996_IN1_VU, WM8996_IN1_VU);
  2420. snd_soc_update_bits(codec, WM8996_RIGHT_LINE_INPUT_VOLUME,
  2421. WM8996_IN1_VU, WM8996_IN1_VU);
  2422. snd_soc_update_bits(codec, WM8996_DAC1_LEFT_VOLUME,
  2423. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2424. snd_soc_update_bits(codec, WM8996_DAC1_RIGHT_VOLUME,
  2425. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2426. snd_soc_update_bits(codec, WM8996_DAC2_LEFT_VOLUME,
  2427. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2428. snd_soc_update_bits(codec, WM8996_DAC2_RIGHT_VOLUME,
  2429. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2430. snd_soc_update_bits(codec, WM8996_OUTPUT1_LEFT_VOLUME,
  2431. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2432. snd_soc_update_bits(codec, WM8996_OUTPUT1_RIGHT_VOLUME,
  2433. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2434. snd_soc_update_bits(codec, WM8996_OUTPUT2_LEFT_VOLUME,
  2435. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2436. snd_soc_update_bits(codec, WM8996_OUTPUT2_RIGHT_VOLUME,
  2437. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2438. snd_soc_update_bits(codec, WM8996_DSP1_TX_LEFT_VOLUME,
  2439. WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
  2440. snd_soc_update_bits(codec, WM8996_DSP1_TX_RIGHT_VOLUME,
  2441. WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
  2442. snd_soc_update_bits(codec, WM8996_DSP2_TX_LEFT_VOLUME,
  2443. WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
  2444. snd_soc_update_bits(codec, WM8996_DSP2_TX_RIGHT_VOLUME,
  2445. WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
  2446. snd_soc_update_bits(codec, WM8996_DSP1_RX_LEFT_VOLUME,
  2447. WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
  2448. snd_soc_update_bits(codec, WM8996_DSP1_RX_RIGHT_VOLUME,
  2449. WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
  2450. snd_soc_update_bits(codec, WM8996_DSP2_RX_LEFT_VOLUME,
  2451. WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
  2452. snd_soc_update_bits(codec, WM8996_DSP2_RX_RIGHT_VOLUME,
  2453. WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
  2454. /* No support currently for the underclocked TDM modes and
  2455. * pick a default TDM layout with each channel pair working with
  2456. * slots 0 and 1. */
  2457. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_0_CONFIGURATION,
  2458. WM8996_AIF1RX_CHAN0_SLOTS_MASK |
  2459. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2460. 1 << WM8996_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
  2461. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_1_CONFIGURATION,
  2462. WM8996_AIF1RX_CHAN1_SLOTS_MASK |
  2463. WM8996_AIF1RX_CHAN1_START_SLOT_MASK,
  2464. 1 << WM8996_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
  2465. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_2_CONFIGURATION,
  2466. WM8996_AIF1RX_CHAN2_SLOTS_MASK |
  2467. WM8996_AIF1RX_CHAN2_START_SLOT_MASK,
  2468. 1 << WM8996_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
  2469. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_3_CONFIGURATION,
  2470. WM8996_AIF1RX_CHAN3_SLOTS_MASK |
  2471. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2472. 1 << WM8996_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
  2473. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_4_CONFIGURATION,
  2474. WM8996_AIF1RX_CHAN4_SLOTS_MASK |
  2475. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2476. 1 << WM8996_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
  2477. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_5_CONFIGURATION,
  2478. WM8996_AIF1RX_CHAN5_SLOTS_MASK |
  2479. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2480. 1 << WM8996_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
  2481. snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_0_CONFIGURATION,
  2482. WM8996_AIF2RX_CHAN0_SLOTS_MASK |
  2483. WM8996_AIF2RX_CHAN0_START_SLOT_MASK,
  2484. 1 << WM8996_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
  2485. snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_1_CONFIGURATION,
  2486. WM8996_AIF2RX_CHAN1_SLOTS_MASK |
  2487. WM8996_AIF2RX_CHAN1_START_SLOT_MASK,
  2488. 1 << WM8996_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
  2489. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_0_CONFIGURATION,
  2490. WM8996_AIF1TX_CHAN0_SLOTS_MASK |
  2491. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2492. 1 << WM8996_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
  2493. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
  2494. WM8996_AIF1TX_CHAN1_SLOTS_MASK |
  2495. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2496. 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2497. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_2_CONFIGURATION,
  2498. WM8996_AIF1TX_CHAN2_SLOTS_MASK |
  2499. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2500. 1 << WM8996_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
  2501. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_3_CONFIGURATION,
  2502. WM8996_AIF1TX_CHAN3_SLOTS_MASK |
  2503. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2504. 1 << WM8996_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
  2505. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_4_CONFIGURATION,
  2506. WM8996_AIF1TX_CHAN4_SLOTS_MASK |
  2507. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2508. 1 << WM8996_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
  2509. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_5_CONFIGURATION,
  2510. WM8996_AIF1TX_CHAN5_SLOTS_MASK |
  2511. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2512. 1 << WM8996_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
  2513. snd_soc_update_bits(codec, WM8996_AIF2TX_CHANNEL_0_CONFIGURATION,
  2514. WM8996_AIF2TX_CHAN0_SLOTS_MASK |
  2515. WM8996_AIF2TX_CHAN0_START_SLOT_MASK,
  2516. 1 << WM8996_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
  2517. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
  2518. WM8996_AIF2TX_CHAN1_SLOTS_MASK |
  2519. WM8996_AIF2TX_CHAN1_START_SLOT_MASK,
  2520. 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2521. if (wm8996->pdata.num_retune_mobile_cfgs)
  2522. wm8996_retune_mobile_pdata(codec);
  2523. else
  2524. snd_soc_add_controls(codec, wm8996_eq_controls,
  2525. ARRAY_SIZE(wm8996_eq_controls));
  2526. /* If the TX LRCLK pins are not in LRCLK mode configure the
  2527. * AIFs to source their clocks from the RX LRCLKs.
  2528. */
  2529. if ((snd_soc_read(codec, WM8996_GPIO_1)))
  2530. snd_soc_update_bits(codec, WM8996_AIF1_TX_LRCLK_2,
  2531. WM8996_AIF1TX_LRCLK_MODE,
  2532. WM8996_AIF1TX_LRCLK_MODE);
  2533. if ((snd_soc_read(codec, WM8996_GPIO_2)))
  2534. snd_soc_update_bits(codec, WM8996_AIF2_TX_LRCLK_2,
  2535. WM8996_AIF2TX_LRCLK_MODE,
  2536. WM8996_AIF2TX_LRCLK_MODE);
  2537. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2538. wm8996_init_gpio(codec);
  2539. if (i2c->irq) {
  2540. if (wm8996->pdata.irq_flags)
  2541. irq_flags = wm8996->pdata.irq_flags;
  2542. else
  2543. irq_flags = IRQF_TRIGGER_LOW;
  2544. irq_flags |= IRQF_ONESHOT;
  2545. if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
  2546. ret = request_threaded_irq(i2c->irq, NULL,
  2547. wm8996_edge_irq,
  2548. irq_flags, "wm8996", codec);
  2549. else
  2550. ret = request_threaded_irq(i2c->irq, NULL, wm8996_irq,
  2551. irq_flags, "wm8996", codec);
  2552. if (ret == 0) {
  2553. /* Unmask the interrupt */
  2554. snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
  2555. WM8996_IM_IRQ, 0);
  2556. /* Enable error reporting and DC servo status */
  2557. snd_soc_update_bits(codec,
  2558. WM8996_INTERRUPT_STATUS_2_MASK,
  2559. WM8996_IM_DCS_DONE_23_EINT |
  2560. WM8996_IM_DCS_DONE_01_EINT |
  2561. WM8996_IM_FLL_LOCK_EINT |
  2562. WM8996_IM_FIFOS_ERR_EINT,
  2563. 0);
  2564. } else {
  2565. dev_err(codec->dev, "Failed to request IRQ: %d\n",
  2566. ret);
  2567. }
  2568. }
  2569. return 0;
  2570. err_enable:
  2571. if (wm8996->pdata.ldo_ena >= 0)
  2572. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  2573. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2574. err_cpvdd:
  2575. regulator_put(wm8996->cpvdd);
  2576. err_get:
  2577. regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2578. err:
  2579. return ret;
  2580. }
  2581. static int wm8996_remove(struct snd_soc_codec *codec)
  2582. {
  2583. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2584. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2585. int i;
  2586. snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
  2587. WM8996_IM_IRQ, WM8996_IM_IRQ);
  2588. if (i2c->irq)
  2589. free_irq(i2c->irq, codec);
  2590. wm8996_free_gpio(codec);
  2591. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
  2592. regulator_unregister_notifier(wm8996->supplies[i].consumer,
  2593. &wm8996->disable_nb[i]);
  2594. regulator_put(wm8996->cpvdd);
  2595. regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2596. return 0;
  2597. }
  2598. static struct snd_soc_codec_driver soc_codec_dev_wm8996 = {
  2599. .probe = wm8996_probe,
  2600. .remove = wm8996_remove,
  2601. .set_bias_level = wm8996_set_bias_level,
  2602. .seq_notifier = wm8996_seq_notifier,
  2603. .reg_cache_size = WM8996_MAX_REGISTER + 1,
  2604. .reg_word_size = sizeof(u16),
  2605. .reg_cache_default = wm8996_reg,
  2606. .volatile_register = wm8996_volatile_register,
  2607. .readable_register = wm8996_readable_register,
  2608. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2609. .controls = wm8996_snd_controls,
  2610. .num_controls = ARRAY_SIZE(wm8996_snd_controls),
  2611. .dapm_widgets = wm8996_dapm_widgets,
  2612. .num_dapm_widgets = ARRAY_SIZE(wm8996_dapm_widgets),
  2613. .dapm_routes = wm8996_dapm_routes,
  2614. .num_dapm_routes = ARRAY_SIZE(wm8996_dapm_routes),
  2615. .set_pll = wm8996_set_fll,
  2616. };
  2617. #define WM8996_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  2618. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
  2619. #define WM8996_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
  2620. SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
  2621. SNDRV_PCM_FMTBIT_S32_LE)
  2622. static struct snd_soc_dai_ops wm8996_dai_ops = {
  2623. .set_fmt = wm8996_set_fmt,
  2624. .hw_params = wm8996_hw_params,
  2625. .set_sysclk = wm8996_set_sysclk,
  2626. };
  2627. static struct snd_soc_dai_driver wm8996_dai[] = {
  2628. {
  2629. .name = "wm8996-aif1",
  2630. .playback = {
  2631. .stream_name = "AIF1 Playback",
  2632. .channels_min = 1,
  2633. .channels_max = 6,
  2634. .rates = WM8996_RATES,
  2635. .formats = WM8996_FORMATS,
  2636. },
  2637. .capture = {
  2638. .stream_name = "AIF1 Capture",
  2639. .channels_min = 1,
  2640. .channels_max = 6,
  2641. .rates = WM8996_RATES,
  2642. .formats = WM8996_FORMATS,
  2643. },
  2644. .ops = &wm8996_dai_ops,
  2645. },
  2646. {
  2647. .name = "wm8996-aif2",
  2648. .playback = {
  2649. .stream_name = "AIF2 Playback",
  2650. .channels_min = 1,
  2651. .channels_max = 2,
  2652. .rates = WM8996_RATES,
  2653. .formats = WM8996_FORMATS,
  2654. },
  2655. .capture = {
  2656. .stream_name = "AIF2 Capture",
  2657. .channels_min = 1,
  2658. .channels_max = 2,
  2659. .rates = WM8996_RATES,
  2660. .formats = WM8996_FORMATS,
  2661. },
  2662. .ops = &wm8996_dai_ops,
  2663. },
  2664. };
  2665. static __devinit int wm8996_i2c_probe(struct i2c_client *i2c,
  2666. const struct i2c_device_id *id)
  2667. {
  2668. struct wm8996_priv *wm8996;
  2669. int ret;
  2670. wm8996 = kzalloc(sizeof(struct wm8996_priv), GFP_KERNEL);
  2671. if (wm8996 == NULL)
  2672. return -ENOMEM;
  2673. i2c_set_clientdata(i2c, wm8996);
  2674. if (dev_get_platdata(&i2c->dev))
  2675. memcpy(&wm8996->pdata, dev_get_platdata(&i2c->dev),
  2676. sizeof(wm8996->pdata));
  2677. if (wm8996->pdata.ldo_ena > 0) {
  2678. ret = gpio_request_one(wm8996->pdata.ldo_ena,
  2679. GPIOF_OUT_INIT_LOW, "WM8996 ENA");
  2680. if (ret < 0) {
  2681. dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
  2682. wm8996->pdata.ldo_ena, ret);
  2683. goto err;
  2684. }
  2685. }
  2686. ret = snd_soc_register_codec(&i2c->dev,
  2687. &soc_codec_dev_wm8996, wm8996_dai,
  2688. ARRAY_SIZE(wm8996_dai));
  2689. if (ret < 0)
  2690. goto err_gpio;
  2691. return ret;
  2692. err_gpio:
  2693. if (wm8996->pdata.ldo_ena > 0)
  2694. gpio_free(wm8996->pdata.ldo_ena);
  2695. err:
  2696. kfree(wm8996);
  2697. return ret;
  2698. }
  2699. static __devexit int wm8996_i2c_remove(struct i2c_client *client)
  2700. {
  2701. struct wm8996_priv *wm8996 = i2c_get_clientdata(client);
  2702. snd_soc_unregister_codec(&client->dev);
  2703. if (wm8996->pdata.ldo_ena > 0)
  2704. gpio_free(wm8996->pdata.ldo_ena);
  2705. kfree(i2c_get_clientdata(client));
  2706. return 0;
  2707. }
  2708. static const struct i2c_device_id wm8996_i2c_id[] = {
  2709. { "wm8996", 0 },
  2710. { }
  2711. };
  2712. MODULE_DEVICE_TABLE(i2c, wm8996_i2c_id);
  2713. static struct i2c_driver wm8996_i2c_driver = {
  2714. .driver = {
  2715. .name = "wm8996",
  2716. .owner = THIS_MODULE,
  2717. },
  2718. .probe = wm8996_i2c_probe,
  2719. .remove = __devexit_p(wm8996_i2c_remove),
  2720. .id_table = wm8996_i2c_id,
  2721. };
  2722. static int __init wm8996_modinit(void)
  2723. {
  2724. int ret;
  2725. ret = i2c_add_driver(&wm8996_i2c_driver);
  2726. if (ret != 0) {
  2727. printk(KERN_ERR "Failed to register WM8996 I2C driver: %d\n",
  2728. ret);
  2729. }
  2730. return ret;
  2731. }
  2732. module_init(wm8996_modinit);
  2733. static void __exit wm8996_exit(void)
  2734. {
  2735. i2c_del_driver(&wm8996_i2c_driver);
  2736. }
  2737. module_exit(wm8996_exit);
  2738. MODULE_DESCRIPTION("ASoC WM8996 driver");
  2739. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2740. MODULE_LICENSE("GPL");