si.c 136 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "sid.h"
  33. #include "atom.h"
  34. #include "si_blit_shaders.h"
  35. #define SI_PFP_UCODE_SIZE 2144
  36. #define SI_PM4_UCODE_SIZE 2144
  37. #define SI_CE_UCODE_SIZE 2144
  38. #define SI_RLC_UCODE_SIZE 2048
  39. #define SI_MC_UCODE_SIZE 7769
  40. #define OLAND_MC_UCODE_SIZE 7863
  41. MODULE_FIRMWARE("radeon/TAHITI_pfp.bin");
  42. MODULE_FIRMWARE("radeon/TAHITI_me.bin");
  43. MODULE_FIRMWARE("radeon/TAHITI_ce.bin");
  44. MODULE_FIRMWARE("radeon/TAHITI_mc.bin");
  45. MODULE_FIRMWARE("radeon/TAHITI_rlc.bin");
  46. MODULE_FIRMWARE("radeon/PITCAIRN_pfp.bin");
  47. MODULE_FIRMWARE("radeon/PITCAIRN_me.bin");
  48. MODULE_FIRMWARE("radeon/PITCAIRN_ce.bin");
  49. MODULE_FIRMWARE("radeon/PITCAIRN_mc.bin");
  50. MODULE_FIRMWARE("radeon/PITCAIRN_rlc.bin");
  51. MODULE_FIRMWARE("radeon/VERDE_pfp.bin");
  52. MODULE_FIRMWARE("radeon/VERDE_me.bin");
  53. MODULE_FIRMWARE("radeon/VERDE_ce.bin");
  54. MODULE_FIRMWARE("radeon/VERDE_mc.bin");
  55. MODULE_FIRMWARE("radeon/VERDE_rlc.bin");
  56. MODULE_FIRMWARE("radeon/OLAND_pfp.bin");
  57. MODULE_FIRMWARE("radeon/OLAND_me.bin");
  58. MODULE_FIRMWARE("radeon/OLAND_ce.bin");
  59. MODULE_FIRMWARE("radeon/OLAND_mc.bin");
  60. MODULE_FIRMWARE("radeon/OLAND_rlc.bin");
  61. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  62. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  63. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  64. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  65. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  66. extern u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev);
  67. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  68. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  69. /* get temperature in millidegrees */
  70. int si_get_temp(struct radeon_device *rdev)
  71. {
  72. u32 temp;
  73. int actual_temp = 0;
  74. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  75. CTF_TEMP_SHIFT;
  76. if (temp & 0x200)
  77. actual_temp = 255;
  78. else
  79. actual_temp = temp & 0x1ff;
  80. actual_temp = (actual_temp * 1000);
  81. return actual_temp;
  82. }
  83. #define TAHITI_IO_MC_REGS_SIZE 36
  84. static const u32 tahiti_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  85. {0x0000006f, 0x03044000},
  86. {0x00000070, 0x0480c018},
  87. {0x00000071, 0x00000040},
  88. {0x00000072, 0x01000000},
  89. {0x00000074, 0x000000ff},
  90. {0x00000075, 0x00143400},
  91. {0x00000076, 0x08ec0800},
  92. {0x00000077, 0x040000cc},
  93. {0x00000079, 0x00000000},
  94. {0x0000007a, 0x21000409},
  95. {0x0000007c, 0x00000000},
  96. {0x0000007d, 0xe8000000},
  97. {0x0000007e, 0x044408a8},
  98. {0x0000007f, 0x00000003},
  99. {0x00000080, 0x00000000},
  100. {0x00000081, 0x01000000},
  101. {0x00000082, 0x02000000},
  102. {0x00000083, 0x00000000},
  103. {0x00000084, 0xe3f3e4f4},
  104. {0x00000085, 0x00052024},
  105. {0x00000087, 0x00000000},
  106. {0x00000088, 0x66036603},
  107. {0x00000089, 0x01000000},
  108. {0x0000008b, 0x1c0a0000},
  109. {0x0000008c, 0xff010000},
  110. {0x0000008e, 0xffffefff},
  111. {0x0000008f, 0xfff3efff},
  112. {0x00000090, 0xfff3efbf},
  113. {0x00000094, 0x00101101},
  114. {0x00000095, 0x00000fff},
  115. {0x00000096, 0x00116fff},
  116. {0x00000097, 0x60010000},
  117. {0x00000098, 0x10010000},
  118. {0x00000099, 0x00006000},
  119. {0x0000009a, 0x00001000},
  120. {0x0000009f, 0x00a77400}
  121. };
  122. static const u32 pitcairn_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  123. {0x0000006f, 0x03044000},
  124. {0x00000070, 0x0480c018},
  125. {0x00000071, 0x00000040},
  126. {0x00000072, 0x01000000},
  127. {0x00000074, 0x000000ff},
  128. {0x00000075, 0x00143400},
  129. {0x00000076, 0x08ec0800},
  130. {0x00000077, 0x040000cc},
  131. {0x00000079, 0x00000000},
  132. {0x0000007a, 0x21000409},
  133. {0x0000007c, 0x00000000},
  134. {0x0000007d, 0xe8000000},
  135. {0x0000007e, 0x044408a8},
  136. {0x0000007f, 0x00000003},
  137. {0x00000080, 0x00000000},
  138. {0x00000081, 0x01000000},
  139. {0x00000082, 0x02000000},
  140. {0x00000083, 0x00000000},
  141. {0x00000084, 0xe3f3e4f4},
  142. {0x00000085, 0x00052024},
  143. {0x00000087, 0x00000000},
  144. {0x00000088, 0x66036603},
  145. {0x00000089, 0x01000000},
  146. {0x0000008b, 0x1c0a0000},
  147. {0x0000008c, 0xff010000},
  148. {0x0000008e, 0xffffefff},
  149. {0x0000008f, 0xfff3efff},
  150. {0x00000090, 0xfff3efbf},
  151. {0x00000094, 0x00101101},
  152. {0x00000095, 0x00000fff},
  153. {0x00000096, 0x00116fff},
  154. {0x00000097, 0x60010000},
  155. {0x00000098, 0x10010000},
  156. {0x00000099, 0x00006000},
  157. {0x0000009a, 0x00001000},
  158. {0x0000009f, 0x00a47400}
  159. };
  160. static const u32 verde_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  161. {0x0000006f, 0x03044000},
  162. {0x00000070, 0x0480c018},
  163. {0x00000071, 0x00000040},
  164. {0x00000072, 0x01000000},
  165. {0x00000074, 0x000000ff},
  166. {0x00000075, 0x00143400},
  167. {0x00000076, 0x08ec0800},
  168. {0x00000077, 0x040000cc},
  169. {0x00000079, 0x00000000},
  170. {0x0000007a, 0x21000409},
  171. {0x0000007c, 0x00000000},
  172. {0x0000007d, 0xe8000000},
  173. {0x0000007e, 0x044408a8},
  174. {0x0000007f, 0x00000003},
  175. {0x00000080, 0x00000000},
  176. {0x00000081, 0x01000000},
  177. {0x00000082, 0x02000000},
  178. {0x00000083, 0x00000000},
  179. {0x00000084, 0xe3f3e4f4},
  180. {0x00000085, 0x00052024},
  181. {0x00000087, 0x00000000},
  182. {0x00000088, 0x66036603},
  183. {0x00000089, 0x01000000},
  184. {0x0000008b, 0x1c0a0000},
  185. {0x0000008c, 0xff010000},
  186. {0x0000008e, 0xffffefff},
  187. {0x0000008f, 0xfff3efff},
  188. {0x00000090, 0xfff3efbf},
  189. {0x00000094, 0x00101101},
  190. {0x00000095, 0x00000fff},
  191. {0x00000096, 0x00116fff},
  192. {0x00000097, 0x60010000},
  193. {0x00000098, 0x10010000},
  194. {0x00000099, 0x00006000},
  195. {0x0000009a, 0x00001000},
  196. {0x0000009f, 0x00a37400}
  197. };
  198. static const u32 oland_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  199. {0x0000006f, 0x03044000},
  200. {0x00000070, 0x0480c018},
  201. {0x00000071, 0x00000040},
  202. {0x00000072, 0x01000000},
  203. {0x00000074, 0x000000ff},
  204. {0x00000075, 0x00143400},
  205. {0x00000076, 0x08ec0800},
  206. {0x00000077, 0x040000cc},
  207. {0x00000079, 0x00000000},
  208. {0x0000007a, 0x21000409},
  209. {0x0000007c, 0x00000000},
  210. {0x0000007d, 0xe8000000},
  211. {0x0000007e, 0x044408a8},
  212. {0x0000007f, 0x00000003},
  213. {0x00000080, 0x00000000},
  214. {0x00000081, 0x01000000},
  215. {0x00000082, 0x02000000},
  216. {0x00000083, 0x00000000},
  217. {0x00000084, 0xe3f3e4f4},
  218. {0x00000085, 0x00052024},
  219. {0x00000087, 0x00000000},
  220. {0x00000088, 0x66036603},
  221. {0x00000089, 0x01000000},
  222. {0x0000008b, 0x1c0a0000},
  223. {0x0000008c, 0xff010000},
  224. {0x0000008e, 0xffffefff},
  225. {0x0000008f, 0xfff3efff},
  226. {0x00000090, 0xfff3efbf},
  227. {0x00000094, 0x00101101},
  228. {0x00000095, 0x00000fff},
  229. {0x00000096, 0x00116fff},
  230. {0x00000097, 0x60010000},
  231. {0x00000098, 0x10010000},
  232. {0x00000099, 0x00006000},
  233. {0x0000009a, 0x00001000},
  234. {0x0000009f, 0x00a17730}
  235. };
  236. /* ucode loading */
  237. static int si_mc_load_microcode(struct radeon_device *rdev)
  238. {
  239. const __be32 *fw_data;
  240. u32 running, blackout = 0;
  241. u32 *io_mc_regs;
  242. int i, ucode_size, regs_size;
  243. if (!rdev->mc_fw)
  244. return -EINVAL;
  245. switch (rdev->family) {
  246. case CHIP_TAHITI:
  247. io_mc_regs = (u32 *)&tahiti_io_mc_regs;
  248. ucode_size = SI_MC_UCODE_SIZE;
  249. regs_size = TAHITI_IO_MC_REGS_SIZE;
  250. break;
  251. case CHIP_PITCAIRN:
  252. io_mc_regs = (u32 *)&pitcairn_io_mc_regs;
  253. ucode_size = SI_MC_UCODE_SIZE;
  254. regs_size = TAHITI_IO_MC_REGS_SIZE;
  255. break;
  256. case CHIP_VERDE:
  257. default:
  258. io_mc_regs = (u32 *)&verde_io_mc_regs;
  259. ucode_size = SI_MC_UCODE_SIZE;
  260. regs_size = TAHITI_IO_MC_REGS_SIZE;
  261. break;
  262. case CHIP_OLAND:
  263. io_mc_regs = (u32 *)&oland_io_mc_regs;
  264. ucode_size = OLAND_MC_UCODE_SIZE;
  265. regs_size = TAHITI_IO_MC_REGS_SIZE;
  266. break;
  267. }
  268. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  269. if (running == 0) {
  270. if (running) {
  271. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  272. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  273. }
  274. /* reset the engine and set to writable */
  275. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  276. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  277. /* load mc io regs */
  278. for (i = 0; i < regs_size; i++) {
  279. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  280. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  281. }
  282. /* load the MC ucode */
  283. fw_data = (const __be32 *)rdev->mc_fw->data;
  284. for (i = 0; i < ucode_size; i++)
  285. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  286. /* put the engine back into the active state */
  287. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  288. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  289. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  290. /* wait for training to complete */
  291. for (i = 0; i < rdev->usec_timeout; i++) {
  292. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  293. break;
  294. udelay(1);
  295. }
  296. for (i = 0; i < rdev->usec_timeout; i++) {
  297. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  298. break;
  299. udelay(1);
  300. }
  301. if (running)
  302. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  303. }
  304. return 0;
  305. }
  306. static int si_init_microcode(struct radeon_device *rdev)
  307. {
  308. struct platform_device *pdev;
  309. const char *chip_name;
  310. const char *rlc_chip_name;
  311. size_t pfp_req_size, me_req_size, ce_req_size, rlc_req_size, mc_req_size;
  312. char fw_name[30];
  313. int err;
  314. DRM_DEBUG("\n");
  315. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  316. err = IS_ERR(pdev);
  317. if (err) {
  318. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  319. return -EINVAL;
  320. }
  321. switch (rdev->family) {
  322. case CHIP_TAHITI:
  323. chip_name = "TAHITI";
  324. rlc_chip_name = "TAHITI";
  325. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  326. me_req_size = SI_PM4_UCODE_SIZE * 4;
  327. ce_req_size = SI_CE_UCODE_SIZE * 4;
  328. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  329. mc_req_size = SI_MC_UCODE_SIZE * 4;
  330. break;
  331. case CHIP_PITCAIRN:
  332. chip_name = "PITCAIRN";
  333. rlc_chip_name = "PITCAIRN";
  334. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  335. me_req_size = SI_PM4_UCODE_SIZE * 4;
  336. ce_req_size = SI_CE_UCODE_SIZE * 4;
  337. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  338. mc_req_size = SI_MC_UCODE_SIZE * 4;
  339. break;
  340. case CHIP_VERDE:
  341. chip_name = "VERDE";
  342. rlc_chip_name = "VERDE";
  343. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  344. me_req_size = SI_PM4_UCODE_SIZE * 4;
  345. ce_req_size = SI_CE_UCODE_SIZE * 4;
  346. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  347. mc_req_size = SI_MC_UCODE_SIZE * 4;
  348. break;
  349. case CHIP_OLAND:
  350. chip_name = "OLAND";
  351. rlc_chip_name = "OLAND";
  352. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  353. me_req_size = SI_PM4_UCODE_SIZE * 4;
  354. ce_req_size = SI_CE_UCODE_SIZE * 4;
  355. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  356. mc_req_size = OLAND_MC_UCODE_SIZE * 4;
  357. break;
  358. default: BUG();
  359. }
  360. DRM_INFO("Loading %s Microcode\n", chip_name);
  361. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  362. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  363. if (err)
  364. goto out;
  365. if (rdev->pfp_fw->size != pfp_req_size) {
  366. printk(KERN_ERR
  367. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  368. rdev->pfp_fw->size, fw_name);
  369. err = -EINVAL;
  370. goto out;
  371. }
  372. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  373. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  374. if (err)
  375. goto out;
  376. if (rdev->me_fw->size != me_req_size) {
  377. printk(KERN_ERR
  378. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  379. rdev->me_fw->size, fw_name);
  380. err = -EINVAL;
  381. }
  382. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  383. err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev);
  384. if (err)
  385. goto out;
  386. if (rdev->ce_fw->size != ce_req_size) {
  387. printk(KERN_ERR
  388. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  389. rdev->ce_fw->size, fw_name);
  390. err = -EINVAL;
  391. }
  392. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  393. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  394. if (err)
  395. goto out;
  396. if (rdev->rlc_fw->size != rlc_req_size) {
  397. printk(KERN_ERR
  398. "si_rlc: Bogus length %zu in firmware \"%s\"\n",
  399. rdev->rlc_fw->size, fw_name);
  400. err = -EINVAL;
  401. }
  402. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  403. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  404. if (err)
  405. goto out;
  406. if (rdev->mc_fw->size != mc_req_size) {
  407. printk(KERN_ERR
  408. "si_mc: Bogus length %zu in firmware \"%s\"\n",
  409. rdev->mc_fw->size, fw_name);
  410. err = -EINVAL;
  411. }
  412. out:
  413. platform_device_unregister(pdev);
  414. if (err) {
  415. if (err != -EINVAL)
  416. printk(KERN_ERR
  417. "si_cp: Failed to load firmware \"%s\"\n",
  418. fw_name);
  419. release_firmware(rdev->pfp_fw);
  420. rdev->pfp_fw = NULL;
  421. release_firmware(rdev->me_fw);
  422. rdev->me_fw = NULL;
  423. release_firmware(rdev->ce_fw);
  424. rdev->ce_fw = NULL;
  425. release_firmware(rdev->rlc_fw);
  426. rdev->rlc_fw = NULL;
  427. release_firmware(rdev->mc_fw);
  428. rdev->mc_fw = NULL;
  429. }
  430. return err;
  431. }
  432. /* watermark setup */
  433. static u32 dce6_line_buffer_adjust(struct radeon_device *rdev,
  434. struct radeon_crtc *radeon_crtc,
  435. struct drm_display_mode *mode,
  436. struct drm_display_mode *other_mode)
  437. {
  438. u32 tmp;
  439. /*
  440. * Line Buffer Setup
  441. * There are 3 line buffers, each one shared by 2 display controllers.
  442. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  443. * the display controllers. The paritioning is done via one of four
  444. * preset allocations specified in bits 21:20:
  445. * 0 - half lb
  446. * 2 - whole lb, other crtc must be disabled
  447. */
  448. /* this can get tricky if we have two large displays on a paired group
  449. * of crtcs. Ideally for multiple large displays we'd assign them to
  450. * non-linked crtcs for maximum line buffer allocation.
  451. */
  452. if (radeon_crtc->base.enabled && mode) {
  453. if (other_mode)
  454. tmp = 0; /* 1/2 */
  455. else
  456. tmp = 2; /* whole */
  457. } else
  458. tmp = 0;
  459. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset,
  460. DC_LB_MEMORY_CONFIG(tmp));
  461. if (radeon_crtc->base.enabled && mode) {
  462. switch (tmp) {
  463. case 0:
  464. default:
  465. return 4096 * 2;
  466. case 2:
  467. return 8192 * 2;
  468. }
  469. }
  470. /* controller not enabled, so no lb used */
  471. return 0;
  472. }
  473. static u32 si_get_number_of_dram_channels(struct radeon_device *rdev)
  474. {
  475. u32 tmp = RREG32(MC_SHARED_CHMAP);
  476. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  477. case 0:
  478. default:
  479. return 1;
  480. case 1:
  481. return 2;
  482. case 2:
  483. return 4;
  484. case 3:
  485. return 8;
  486. case 4:
  487. return 3;
  488. case 5:
  489. return 6;
  490. case 6:
  491. return 10;
  492. case 7:
  493. return 12;
  494. case 8:
  495. return 16;
  496. }
  497. }
  498. struct dce6_wm_params {
  499. u32 dram_channels; /* number of dram channels */
  500. u32 yclk; /* bandwidth per dram data pin in kHz */
  501. u32 sclk; /* engine clock in kHz */
  502. u32 disp_clk; /* display clock in kHz */
  503. u32 src_width; /* viewport width */
  504. u32 active_time; /* active display time in ns */
  505. u32 blank_time; /* blank time in ns */
  506. bool interlaced; /* mode is interlaced */
  507. fixed20_12 vsc; /* vertical scale ratio */
  508. u32 num_heads; /* number of active crtcs */
  509. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  510. u32 lb_size; /* line buffer allocated to pipe */
  511. u32 vtaps; /* vertical scaler taps */
  512. };
  513. static u32 dce6_dram_bandwidth(struct dce6_wm_params *wm)
  514. {
  515. /* Calculate raw DRAM Bandwidth */
  516. fixed20_12 dram_efficiency; /* 0.7 */
  517. fixed20_12 yclk, dram_channels, bandwidth;
  518. fixed20_12 a;
  519. a.full = dfixed_const(1000);
  520. yclk.full = dfixed_const(wm->yclk);
  521. yclk.full = dfixed_div(yclk, a);
  522. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  523. a.full = dfixed_const(10);
  524. dram_efficiency.full = dfixed_const(7);
  525. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  526. bandwidth.full = dfixed_mul(dram_channels, yclk);
  527. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  528. return dfixed_trunc(bandwidth);
  529. }
  530. static u32 dce6_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  531. {
  532. /* Calculate DRAM Bandwidth and the part allocated to display. */
  533. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  534. fixed20_12 yclk, dram_channels, bandwidth;
  535. fixed20_12 a;
  536. a.full = dfixed_const(1000);
  537. yclk.full = dfixed_const(wm->yclk);
  538. yclk.full = dfixed_div(yclk, a);
  539. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  540. a.full = dfixed_const(10);
  541. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  542. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  543. bandwidth.full = dfixed_mul(dram_channels, yclk);
  544. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  545. return dfixed_trunc(bandwidth);
  546. }
  547. static u32 dce6_data_return_bandwidth(struct dce6_wm_params *wm)
  548. {
  549. /* Calculate the display Data return Bandwidth */
  550. fixed20_12 return_efficiency; /* 0.8 */
  551. fixed20_12 sclk, bandwidth;
  552. fixed20_12 a;
  553. a.full = dfixed_const(1000);
  554. sclk.full = dfixed_const(wm->sclk);
  555. sclk.full = dfixed_div(sclk, a);
  556. a.full = dfixed_const(10);
  557. return_efficiency.full = dfixed_const(8);
  558. return_efficiency.full = dfixed_div(return_efficiency, a);
  559. a.full = dfixed_const(32);
  560. bandwidth.full = dfixed_mul(a, sclk);
  561. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  562. return dfixed_trunc(bandwidth);
  563. }
  564. static u32 dce6_get_dmif_bytes_per_request(struct dce6_wm_params *wm)
  565. {
  566. return 32;
  567. }
  568. static u32 dce6_dmif_request_bandwidth(struct dce6_wm_params *wm)
  569. {
  570. /* Calculate the DMIF Request Bandwidth */
  571. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  572. fixed20_12 disp_clk, sclk, bandwidth;
  573. fixed20_12 a, b1, b2;
  574. u32 min_bandwidth;
  575. a.full = dfixed_const(1000);
  576. disp_clk.full = dfixed_const(wm->disp_clk);
  577. disp_clk.full = dfixed_div(disp_clk, a);
  578. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm) / 2);
  579. b1.full = dfixed_mul(a, disp_clk);
  580. a.full = dfixed_const(1000);
  581. sclk.full = dfixed_const(wm->sclk);
  582. sclk.full = dfixed_div(sclk, a);
  583. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm));
  584. b2.full = dfixed_mul(a, sclk);
  585. a.full = dfixed_const(10);
  586. disp_clk_request_efficiency.full = dfixed_const(8);
  587. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  588. min_bandwidth = min(dfixed_trunc(b1), dfixed_trunc(b2));
  589. a.full = dfixed_const(min_bandwidth);
  590. bandwidth.full = dfixed_mul(a, disp_clk_request_efficiency);
  591. return dfixed_trunc(bandwidth);
  592. }
  593. static u32 dce6_available_bandwidth(struct dce6_wm_params *wm)
  594. {
  595. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  596. u32 dram_bandwidth = dce6_dram_bandwidth(wm);
  597. u32 data_return_bandwidth = dce6_data_return_bandwidth(wm);
  598. u32 dmif_req_bandwidth = dce6_dmif_request_bandwidth(wm);
  599. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  600. }
  601. static u32 dce6_average_bandwidth(struct dce6_wm_params *wm)
  602. {
  603. /* Calculate the display mode Average Bandwidth
  604. * DisplayMode should contain the source and destination dimensions,
  605. * timing, etc.
  606. */
  607. fixed20_12 bpp;
  608. fixed20_12 line_time;
  609. fixed20_12 src_width;
  610. fixed20_12 bandwidth;
  611. fixed20_12 a;
  612. a.full = dfixed_const(1000);
  613. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  614. line_time.full = dfixed_div(line_time, a);
  615. bpp.full = dfixed_const(wm->bytes_per_pixel);
  616. src_width.full = dfixed_const(wm->src_width);
  617. bandwidth.full = dfixed_mul(src_width, bpp);
  618. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  619. bandwidth.full = dfixed_div(bandwidth, line_time);
  620. return dfixed_trunc(bandwidth);
  621. }
  622. static u32 dce6_latency_watermark(struct dce6_wm_params *wm)
  623. {
  624. /* First calcualte the latency in ns */
  625. u32 mc_latency = 2000; /* 2000 ns. */
  626. u32 available_bandwidth = dce6_available_bandwidth(wm);
  627. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  628. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  629. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  630. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  631. (wm->num_heads * cursor_line_pair_return_time);
  632. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  633. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  634. u32 tmp, dmif_size = 12288;
  635. fixed20_12 a, b, c;
  636. if (wm->num_heads == 0)
  637. return 0;
  638. a.full = dfixed_const(2);
  639. b.full = dfixed_const(1);
  640. if ((wm->vsc.full > a.full) ||
  641. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  642. (wm->vtaps >= 5) ||
  643. ((wm->vsc.full >= a.full) && wm->interlaced))
  644. max_src_lines_per_dst_line = 4;
  645. else
  646. max_src_lines_per_dst_line = 2;
  647. a.full = dfixed_const(available_bandwidth);
  648. b.full = dfixed_const(wm->num_heads);
  649. a.full = dfixed_div(a, b);
  650. b.full = dfixed_const(mc_latency + 512);
  651. c.full = dfixed_const(wm->disp_clk);
  652. b.full = dfixed_div(b, c);
  653. c.full = dfixed_const(dmif_size);
  654. b.full = dfixed_div(c, b);
  655. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  656. b.full = dfixed_const(1000);
  657. c.full = dfixed_const(wm->disp_clk);
  658. b.full = dfixed_div(c, b);
  659. c.full = dfixed_const(wm->bytes_per_pixel);
  660. b.full = dfixed_mul(b, c);
  661. lb_fill_bw = min(tmp, dfixed_trunc(b));
  662. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  663. b.full = dfixed_const(1000);
  664. c.full = dfixed_const(lb_fill_bw);
  665. b.full = dfixed_div(c, b);
  666. a.full = dfixed_div(a, b);
  667. line_fill_time = dfixed_trunc(a);
  668. if (line_fill_time < wm->active_time)
  669. return latency;
  670. else
  671. return latency + (line_fill_time - wm->active_time);
  672. }
  673. static bool dce6_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  674. {
  675. if (dce6_average_bandwidth(wm) <=
  676. (dce6_dram_bandwidth_for_display(wm) / wm->num_heads))
  677. return true;
  678. else
  679. return false;
  680. };
  681. static bool dce6_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  682. {
  683. if (dce6_average_bandwidth(wm) <=
  684. (dce6_available_bandwidth(wm) / wm->num_heads))
  685. return true;
  686. else
  687. return false;
  688. };
  689. static bool dce6_check_latency_hiding(struct dce6_wm_params *wm)
  690. {
  691. u32 lb_partitions = wm->lb_size / wm->src_width;
  692. u32 line_time = wm->active_time + wm->blank_time;
  693. u32 latency_tolerant_lines;
  694. u32 latency_hiding;
  695. fixed20_12 a;
  696. a.full = dfixed_const(1);
  697. if (wm->vsc.full > a.full)
  698. latency_tolerant_lines = 1;
  699. else {
  700. if (lb_partitions <= (wm->vtaps + 1))
  701. latency_tolerant_lines = 1;
  702. else
  703. latency_tolerant_lines = 2;
  704. }
  705. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  706. if (dce6_latency_watermark(wm) <= latency_hiding)
  707. return true;
  708. else
  709. return false;
  710. }
  711. static void dce6_program_watermarks(struct radeon_device *rdev,
  712. struct radeon_crtc *radeon_crtc,
  713. u32 lb_size, u32 num_heads)
  714. {
  715. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  716. struct dce6_wm_params wm;
  717. u32 pixel_period;
  718. u32 line_time = 0;
  719. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  720. u32 priority_a_mark = 0, priority_b_mark = 0;
  721. u32 priority_a_cnt = PRIORITY_OFF;
  722. u32 priority_b_cnt = PRIORITY_OFF;
  723. u32 tmp, arb_control3;
  724. fixed20_12 a, b, c;
  725. if (radeon_crtc->base.enabled && num_heads && mode) {
  726. pixel_period = 1000000 / (u32)mode->clock;
  727. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  728. priority_a_cnt = 0;
  729. priority_b_cnt = 0;
  730. wm.yclk = rdev->pm.current_mclk * 10;
  731. wm.sclk = rdev->pm.current_sclk * 10;
  732. wm.disp_clk = mode->clock;
  733. wm.src_width = mode->crtc_hdisplay;
  734. wm.active_time = mode->crtc_hdisplay * pixel_period;
  735. wm.blank_time = line_time - wm.active_time;
  736. wm.interlaced = false;
  737. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  738. wm.interlaced = true;
  739. wm.vsc = radeon_crtc->vsc;
  740. wm.vtaps = 1;
  741. if (radeon_crtc->rmx_type != RMX_OFF)
  742. wm.vtaps = 2;
  743. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  744. wm.lb_size = lb_size;
  745. if (rdev->family == CHIP_ARUBA)
  746. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  747. else
  748. wm.dram_channels = si_get_number_of_dram_channels(rdev);
  749. wm.num_heads = num_heads;
  750. /* set for high clocks */
  751. latency_watermark_a = min(dce6_latency_watermark(&wm), (u32)65535);
  752. /* set for low clocks */
  753. /* wm.yclk = low clk; wm.sclk = low clk */
  754. latency_watermark_b = min(dce6_latency_watermark(&wm), (u32)65535);
  755. /* possibly force display priority to high */
  756. /* should really do this at mode validation time... */
  757. if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  758. !dce6_average_bandwidth_vs_available_bandwidth(&wm) ||
  759. !dce6_check_latency_hiding(&wm) ||
  760. (rdev->disp_priority == 2)) {
  761. DRM_DEBUG_KMS("force priority to high\n");
  762. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  763. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  764. }
  765. a.full = dfixed_const(1000);
  766. b.full = dfixed_const(mode->clock);
  767. b.full = dfixed_div(b, a);
  768. c.full = dfixed_const(latency_watermark_a);
  769. c.full = dfixed_mul(c, b);
  770. c.full = dfixed_mul(c, radeon_crtc->hsc);
  771. c.full = dfixed_div(c, a);
  772. a.full = dfixed_const(16);
  773. c.full = dfixed_div(c, a);
  774. priority_a_mark = dfixed_trunc(c);
  775. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  776. a.full = dfixed_const(1000);
  777. b.full = dfixed_const(mode->clock);
  778. b.full = dfixed_div(b, a);
  779. c.full = dfixed_const(latency_watermark_b);
  780. c.full = dfixed_mul(c, b);
  781. c.full = dfixed_mul(c, radeon_crtc->hsc);
  782. c.full = dfixed_div(c, a);
  783. a.full = dfixed_const(16);
  784. c.full = dfixed_div(c, a);
  785. priority_b_mark = dfixed_trunc(c);
  786. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  787. }
  788. /* select wm A */
  789. arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  790. tmp = arb_control3;
  791. tmp &= ~LATENCY_WATERMARK_MASK(3);
  792. tmp |= LATENCY_WATERMARK_MASK(1);
  793. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  794. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  795. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  796. LATENCY_HIGH_WATERMARK(line_time)));
  797. /* select wm B */
  798. tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  799. tmp &= ~LATENCY_WATERMARK_MASK(3);
  800. tmp |= LATENCY_WATERMARK_MASK(2);
  801. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  802. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  803. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  804. LATENCY_HIGH_WATERMARK(line_time)));
  805. /* restore original selection */
  806. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, arb_control3);
  807. /* write the priority marks */
  808. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  809. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  810. }
  811. void dce6_bandwidth_update(struct radeon_device *rdev)
  812. {
  813. struct drm_display_mode *mode0 = NULL;
  814. struct drm_display_mode *mode1 = NULL;
  815. u32 num_heads = 0, lb_size;
  816. int i;
  817. radeon_update_display_priority(rdev);
  818. for (i = 0; i < rdev->num_crtc; i++) {
  819. if (rdev->mode_info.crtcs[i]->base.enabled)
  820. num_heads++;
  821. }
  822. for (i = 0; i < rdev->num_crtc; i += 2) {
  823. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  824. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  825. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  826. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  827. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  828. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  829. }
  830. }
  831. /*
  832. * Core functions
  833. */
  834. static void si_tiling_mode_table_init(struct radeon_device *rdev)
  835. {
  836. const u32 num_tile_mode_states = 32;
  837. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  838. switch (rdev->config.si.mem_row_size_in_kb) {
  839. case 1:
  840. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  841. break;
  842. case 2:
  843. default:
  844. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  845. break;
  846. case 4:
  847. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  848. break;
  849. }
  850. if ((rdev->family == CHIP_TAHITI) ||
  851. (rdev->family == CHIP_PITCAIRN)) {
  852. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  853. switch (reg_offset) {
  854. case 0: /* non-AA compressed depth or any compressed stencil */
  855. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  856. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  857. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  858. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  859. NUM_BANKS(ADDR_SURF_16_BANK) |
  860. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  861. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  862. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  863. break;
  864. case 1: /* 2xAA/4xAA compressed depth only */
  865. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  866. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  867. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  868. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  869. NUM_BANKS(ADDR_SURF_16_BANK) |
  870. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  871. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  872. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  873. break;
  874. case 2: /* 8xAA compressed depth only */
  875. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  876. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  877. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  878. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  879. NUM_BANKS(ADDR_SURF_16_BANK) |
  880. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  881. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  882. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  883. break;
  884. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  885. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  886. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  887. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  888. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  889. NUM_BANKS(ADDR_SURF_16_BANK) |
  890. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  891. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  892. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  893. break;
  894. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  895. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  896. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  897. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  898. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  899. NUM_BANKS(ADDR_SURF_16_BANK) |
  900. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  901. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  902. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  903. break;
  904. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  905. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  906. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  907. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  908. TILE_SPLIT(split_equal_to_row_size) |
  909. NUM_BANKS(ADDR_SURF_16_BANK) |
  910. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  911. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  912. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  913. break;
  914. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  915. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  916. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  917. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  918. TILE_SPLIT(split_equal_to_row_size) |
  919. NUM_BANKS(ADDR_SURF_16_BANK) |
  920. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  921. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  922. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  923. break;
  924. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  925. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  926. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  927. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  928. TILE_SPLIT(split_equal_to_row_size) |
  929. NUM_BANKS(ADDR_SURF_16_BANK) |
  930. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  931. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  932. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  933. break;
  934. case 8: /* 1D and 1D Array Surfaces */
  935. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  936. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  937. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  938. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  939. NUM_BANKS(ADDR_SURF_16_BANK) |
  940. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  941. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  942. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  943. break;
  944. case 9: /* Displayable maps. */
  945. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  946. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  947. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  948. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  949. NUM_BANKS(ADDR_SURF_16_BANK) |
  950. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  951. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  952. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  953. break;
  954. case 10: /* Display 8bpp. */
  955. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  956. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  957. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  958. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  959. NUM_BANKS(ADDR_SURF_16_BANK) |
  960. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  961. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  962. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  963. break;
  964. case 11: /* Display 16bpp. */
  965. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  966. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  967. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  968. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  969. NUM_BANKS(ADDR_SURF_16_BANK) |
  970. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  971. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  972. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  973. break;
  974. case 12: /* Display 32bpp. */
  975. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  976. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  977. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  978. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  979. NUM_BANKS(ADDR_SURF_16_BANK) |
  980. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  981. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  982. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  983. break;
  984. case 13: /* Thin. */
  985. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  986. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  987. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  988. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  989. NUM_BANKS(ADDR_SURF_16_BANK) |
  990. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  991. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  992. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  993. break;
  994. case 14: /* Thin 8 bpp. */
  995. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  996. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  997. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  998. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  999. NUM_BANKS(ADDR_SURF_16_BANK) |
  1000. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1001. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1002. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1003. break;
  1004. case 15: /* Thin 16 bpp. */
  1005. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1006. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1007. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1008. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1009. NUM_BANKS(ADDR_SURF_16_BANK) |
  1010. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1011. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1012. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1013. break;
  1014. case 16: /* Thin 32 bpp. */
  1015. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1016. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1017. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1018. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1019. NUM_BANKS(ADDR_SURF_16_BANK) |
  1020. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1021. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1022. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1023. break;
  1024. case 17: /* Thin 64 bpp. */
  1025. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1026. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1027. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1028. TILE_SPLIT(split_equal_to_row_size) |
  1029. NUM_BANKS(ADDR_SURF_16_BANK) |
  1030. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1031. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1032. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1033. break;
  1034. case 21: /* 8 bpp PRT. */
  1035. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1036. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1037. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1038. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1039. NUM_BANKS(ADDR_SURF_16_BANK) |
  1040. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1041. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1042. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1043. break;
  1044. case 22: /* 16 bpp PRT */
  1045. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1046. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1047. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1048. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1049. NUM_BANKS(ADDR_SURF_16_BANK) |
  1050. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1051. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1052. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1053. break;
  1054. case 23: /* 32 bpp PRT */
  1055. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1056. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1057. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1058. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1059. NUM_BANKS(ADDR_SURF_16_BANK) |
  1060. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1061. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1062. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1063. break;
  1064. case 24: /* 64 bpp PRT */
  1065. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1066. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1067. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1068. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1069. NUM_BANKS(ADDR_SURF_16_BANK) |
  1070. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1073. break;
  1074. case 25: /* 128 bpp PRT */
  1075. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1076. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1077. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1078. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1079. NUM_BANKS(ADDR_SURF_8_BANK) |
  1080. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1081. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1082. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1083. break;
  1084. default:
  1085. gb_tile_moden = 0;
  1086. break;
  1087. }
  1088. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1089. }
  1090. } else if ((rdev->family == CHIP_VERDE) ||
  1091. (rdev->family == CHIP_OLAND)) {
  1092. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1093. switch (reg_offset) {
  1094. case 0: /* non-AA compressed depth or any compressed stencil */
  1095. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1096. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1097. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1098. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1099. NUM_BANKS(ADDR_SURF_16_BANK) |
  1100. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1101. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1102. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1103. break;
  1104. case 1: /* 2xAA/4xAA compressed depth only */
  1105. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1106. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1107. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1108. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1109. NUM_BANKS(ADDR_SURF_16_BANK) |
  1110. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1111. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1112. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1113. break;
  1114. case 2: /* 8xAA compressed depth only */
  1115. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1116. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1117. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1118. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1119. NUM_BANKS(ADDR_SURF_16_BANK) |
  1120. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1121. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1122. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1123. break;
  1124. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  1125. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1126. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1127. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1128. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1129. NUM_BANKS(ADDR_SURF_16_BANK) |
  1130. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1131. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1132. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1133. break;
  1134. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  1135. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1136. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1137. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1138. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1139. NUM_BANKS(ADDR_SURF_16_BANK) |
  1140. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1143. break;
  1144. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  1145. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1146. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1147. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1148. TILE_SPLIT(split_equal_to_row_size) |
  1149. NUM_BANKS(ADDR_SURF_16_BANK) |
  1150. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1151. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1152. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1153. break;
  1154. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  1155. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1156. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1157. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1158. TILE_SPLIT(split_equal_to_row_size) |
  1159. NUM_BANKS(ADDR_SURF_16_BANK) |
  1160. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1163. break;
  1164. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  1165. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1166. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1167. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1168. TILE_SPLIT(split_equal_to_row_size) |
  1169. NUM_BANKS(ADDR_SURF_16_BANK) |
  1170. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1171. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1172. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1173. break;
  1174. case 8: /* 1D and 1D Array Surfaces */
  1175. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1176. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1177. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1178. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1179. NUM_BANKS(ADDR_SURF_16_BANK) |
  1180. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1183. break;
  1184. case 9: /* Displayable maps. */
  1185. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1186. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1187. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1188. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1189. NUM_BANKS(ADDR_SURF_16_BANK) |
  1190. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1191. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1192. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1193. break;
  1194. case 10: /* Display 8bpp. */
  1195. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1196. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1197. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1198. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1199. NUM_BANKS(ADDR_SURF_16_BANK) |
  1200. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1201. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1202. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1203. break;
  1204. case 11: /* Display 16bpp. */
  1205. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1206. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1207. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1208. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1209. NUM_BANKS(ADDR_SURF_16_BANK) |
  1210. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1211. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1212. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1213. break;
  1214. case 12: /* Display 32bpp. */
  1215. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1216. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1217. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1218. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1219. NUM_BANKS(ADDR_SURF_16_BANK) |
  1220. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1221. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1222. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1223. break;
  1224. case 13: /* Thin. */
  1225. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1226. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1227. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1228. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1229. NUM_BANKS(ADDR_SURF_16_BANK) |
  1230. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1231. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1232. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1233. break;
  1234. case 14: /* Thin 8 bpp. */
  1235. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1236. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1237. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1238. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1239. NUM_BANKS(ADDR_SURF_16_BANK) |
  1240. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1241. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1242. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1243. break;
  1244. case 15: /* Thin 16 bpp. */
  1245. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1246. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1247. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1248. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1249. NUM_BANKS(ADDR_SURF_16_BANK) |
  1250. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1251. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1252. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1253. break;
  1254. case 16: /* Thin 32 bpp. */
  1255. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1256. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1257. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1258. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1259. NUM_BANKS(ADDR_SURF_16_BANK) |
  1260. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1261. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1262. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1263. break;
  1264. case 17: /* Thin 64 bpp. */
  1265. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1266. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1267. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1268. TILE_SPLIT(split_equal_to_row_size) |
  1269. NUM_BANKS(ADDR_SURF_16_BANK) |
  1270. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1271. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1272. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1273. break;
  1274. case 21: /* 8 bpp PRT. */
  1275. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1276. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1277. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1278. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1279. NUM_BANKS(ADDR_SURF_16_BANK) |
  1280. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1281. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1282. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1283. break;
  1284. case 22: /* 16 bpp PRT */
  1285. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1286. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1287. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1288. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1289. NUM_BANKS(ADDR_SURF_16_BANK) |
  1290. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1291. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1292. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1293. break;
  1294. case 23: /* 32 bpp PRT */
  1295. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1296. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1297. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1298. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1299. NUM_BANKS(ADDR_SURF_16_BANK) |
  1300. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1301. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1302. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1303. break;
  1304. case 24: /* 64 bpp PRT */
  1305. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1306. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1307. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1308. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1309. NUM_BANKS(ADDR_SURF_16_BANK) |
  1310. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1311. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1312. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1313. break;
  1314. case 25: /* 128 bpp PRT */
  1315. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1316. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1317. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1318. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1319. NUM_BANKS(ADDR_SURF_8_BANK) |
  1320. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1321. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1322. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1323. break;
  1324. default:
  1325. gb_tile_moden = 0;
  1326. break;
  1327. }
  1328. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1329. }
  1330. } else
  1331. DRM_ERROR("unknown asic: 0x%x\n", rdev->family);
  1332. }
  1333. static void si_select_se_sh(struct radeon_device *rdev,
  1334. u32 se_num, u32 sh_num)
  1335. {
  1336. u32 data = INSTANCE_BROADCAST_WRITES;
  1337. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1338. data = SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  1339. else if (se_num == 0xffffffff)
  1340. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  1341. else if (sh_num == 0xffffffff)
  1342. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  1343. else
  1344. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  1345. WREG32(GRBM_GFX_INDEX, data);
  1346. }
  1347. static u32 si_create_bitmask(u32 bit_width)
  1348. {
  1349. u32 i, mask = 0;
  1350. for (i = 0; i < bit_width; i++) {
  1351. mask <<= 1;
  1352. mask |= 1;
  1353. }
  1354. return mask;
  1355. }
  1356. static u32 si_get_cu_enabled(struct radeon_device *rdev, u32 cu_per_sh)
  1357. {
  1358. u32 data, mask;
  1359. data = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  1360. if (data & 1)
  1361. data &= INACTIVE_CUS_MASK;
  1362. else
  1363. data = 0;
  1364. data |= RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  1365. data >>= INACTIVE_CUS_SHIFT;
  1366. mask = si_create_bitmask(cu_per_sh);
  1367. return ~data & mask;
  1368. }
  1369. static void si_setup_spi(struct radeon_device *rdev,
  1370. u32 se_num, u32 sh_per_se,
  1371. u32 cu_per_sh)
  1372. {
  1373. int i, j, k;
  1374. u32 data, mask, active_cu;
  1375. for (i = 0; i < se_num; i++) {
  1376. for (j = 0; j < sh_per_se; j++) {
  1377. si_select_se_sh(rdev, i, j);
  1378. data = RREG32(SPI_STATIC_THREAD_MGMT_3);
  1379. active_cu = si_get_cu_enabled(rdev, cu_per_sh);
  1380. mask = 1;
  1381. for (k = 0; k < 16; k++) {
  1382. mask <<= k;
  1383. if (active_cu & mask) {
  1384. data &= ~mask;
  1385. WREG32(SPI_STATIC_THREAD_MGMT_3, data);
  1386. break;
  1387. }
  1388. }
  1389. }
  1390. }
  1391. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1392. }
  1393. static u32 si_get_rb_disabled(struct radeon_device *rdev,
  1394. u32 max_rb_num, u32 se_num,
  1395. u32 sh_per_se)
  1396. {
  1397. u32 data, mask;
  1398. data = RREG32(CC_RB_BACKEND_DISABLE);
  1399. if (data & 1)
  1400. data &= BACKEND_DISABLE_MASK;
  1401. else
  1402. data = 0;
  1403. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  1404. data >>= BACKEND_DISABLE_SHIFT;
  1405. mask = si_create_bitmask(max_rb_num / se_num / sh_per_se);
  1406. return data & mask;
  1407. }
  1408. static void si_setup_rb(struct radeon_device *rdev,
  1409. u32 se_num, u32 sh_per_se,
  1410. u32 max_rb_num)
  1411. {
  1412. int i, j;
  1413. u32 data, mask;
  1414. u32 disabled_rbs = 0;
  1415. u32 enabled_rbs = 0;
  1416. for (i = 0; i < se_num; i++) {
  1417. for (j = 0; j < sh_per_se; j++) {
  1418. si_select_se_sh(rdev, i, j);
  1419. data = si_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  1420. disabled_rbs |= data << ((i * sh_per_se + j) * TAHITI_RB_BITMAP_WIDTH_PER_SH);
  1421. }
  1422. }
  1423. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1424. mask = 1;
  1425. for (i = 0; i < max_rb_num; i++) {
  1426. if (!(disabled_rbs & mask))
  1427. enabled_rbs |= mask;
  1428. mask <<= 1;
  1429. }
  1430. for (i = 0; i < se_num; i++) {
  1431. si_select_se_sh(rdev, i, 0xffffffff);
  1432. data = 0;
  1433. for (j = 0; j < sh_per_se; j++) {
  1434. switch (enabled_rbs & 3) {
  1435. case 1:
  1436. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1437. break;
  1438. case 2:
  1439. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1440. break;
  1441. case 3:
  1442. default:
  1443. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1444. break;
  1445. }
  1446. enabled_rbs >>= 2;
  1447. }
  1448. WREG32(PA_SC_RASTER_CONFIG, data);
  1449. }
  1450. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1451. }
  1452. static void si_gpu_init(struct radeon_device *rdev)
  1453. {
  1454. u32 gb_addr_config = 0;
  1455. u32 mc_shared_chmap, mc_arb_ramcfg;
  1456. u32 sx_debug_1;
  1457. u32 hdp_host_path_cntl;
  1458. u32 tmp;
  1459. int i, j;
  1460. switch (rdev->family) {
  1461. case CHIP_TAHITI:
  1462. rdev->config.si.max_shader_engines = 2;
  1463. rdev->config.si.max_tile_pipes = 12;
  1464. rdev->config.si.max_cu_per_sh = 8;
  1465. rdev->config.si.max_sh_per_se = 2;
  1466. rdev->config.si.max_backends_per_se = 4;
  1467. rdev->config.si.max_texture_channel_caches = 12;
  1468. rdev->config.si.max_gprs = 256;
  1469. rdev->config.si.max_gs_threads = 32;
  1470. rdev->config.si.max_hw_contexts = 8;
  1471. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1472. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1473. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1474. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1475. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1476. break;
  1477. case CHIP_PITCAIRN:
  1478. rdev->config.si.max_shader_engines = 2;
  1479. rdev->config.si.max_tile_pipes = 8;
  1480. rdev->config.si.max_cu_per_sh = 5;
  1481. rdev->config.si.max_sh_per_se = 2;
  1482. rdev->config.si.max_backends_per_se = 4;
  1483. rdev->config.si.max_texture_channel_caches = 8;
  1484. rdev->config.si.max_gprs = 256;
  1485. rdev->config.si.max_gs_threads = 32;
  1486. rdev->config.si.max_hw_contexts = 8;
  1487. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1488. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1489. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1490. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1491. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1492. break;
  1493. case CHIP_VERDE:
  1494. default:
  1495. rdev->config.si.max_shader_engines = 1;
  1496. rdev->config.si.max_tile_pipes = 4;
  1497. rdev->config.si.max_cu_per_sh = 2;
  1498. rdev->config.si.max_sh_per_se = 2;
  1499. rdev->config.si.max_backends_per_se = 4;
  1500. rdev->config.si.max_texture_channel_caches = 4;
  1501. rdev->config.si.max_gprs = 256;
  1502. rdev->config.si.max_gs_threads = 32;
  1503. rdev->config.si.max_hw_contexts = 8;
  1504. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1505. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  1506. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1507. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1508. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1509. break;
  1510. case CHIP_OLAND:
  1511. rdev->config.si.max_shader_engines = 1;
  1512. rdev->config.si.max_tile_pipes = 4;
  1513. rdev->config.si.max_cu_per_sh = 6;
  1514. rdev->config.si.max_sh_per_se = 1;
  1515. rdev->config.si.max_backends_per_se = 2;
  1516. rdev->config.si.max_texture_channel_caches = 4;
  1517. rdev->config.si.max_gprs = 256;
  1518. rdev->config.si.max_gs_threads = 16;
  1519. rdev->config.si.max_hw_contexts = 8;
  1520. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1521. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  1522. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1523. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1524. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1525. break;
  1526. }
  1527. /* Initialize HDP */
  1528. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1529. WREG32((0x2c14 + j), 0x00000000);
  1530. WREG32((0x2c18 + j), 0x00000000);
  1531. WREG32((0x2c1c + j), 0x00000000);
  1532. WREG32((0x2c20 + j), 0x00000000);
  1533. WREG32((0x2c24 + j), 0x00000000);
  1534. }
  1535. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1536. evergreen_fix_pci_max_read_req_size(rdev);
  1537. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1538. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1539. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1540. rdev->config.si.num_tile_pipes = rdev->config.si.max_tile_pipes;
  1541. rdev->config.si.mem_max_burst_length_bytes = 256;
  1542. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1543. rdev->config.si.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1544. if (rdev->config.si.mem_row_size_in_kb > 4)
  1545. rdev->config.si.mem_row_size_in_kb = 4;
  1546. /* XXX use MC settings? */
  1547. rdev->config.si.shader_engine_tile_size = 32;
  1548. rdev->config.si.num_gpus = 1;
  1549. rdev->config.si.multi_gpu_tile_size = 64;
  1550. /* fix up row size */
  1551. gb_addr_config &= ~ROW_SIZE_MASK;
  1552. switch (rdev->config.si.mem_row_size_in_kb) {
  1553. case 1:
  1554. default:
  1555. gb_addr_config |= ROW_SIZE(0);
  1556. break;
  1557. case 2:
  1558. gb_addr_config |= ROW_SIZE(1);
  1559. break;
  1560. case 4:
  1561. gb_addr_config |= ROW_SIZE(2);
  1562. break;
  1563. }
  1564. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1565. * not have bank info, so create a custom tiling dword.
  1566. * bits 3:0 num_pipes
  1567. * bits 7:4 num_banks
  1568. * bits 11:8 group_size
  1569. * bits 15:12 row_size
  1570. */
  1571. rdev->config.si.tile_config = 0;
  1572. switch (rdev->config.si.num_tile_pipes) {
  1573. case 1:
  1574. rdev->config.si.tile_config |= (0 << 0);
  1575. break;
  1576. case 2:
  1577. rdev->config.si.tile_config |= (1 << 0);
  1578. break;
  1579. case 4:
  1580. rdev->config.si.tile_config |= (2 << 0);
  1581. break;
  1582. case 8:
  1583. default:
  1584. /* XXX what about 12? */
  1585. rdev->config.si.tile_config |= (3 << 0);
  1586. break;
  1587. }
  1588. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  1589. case 0: /* four banks */
  1590. rdev->config.si.tile_config |= 0 << 4;
  1591. break;
  1592. case 1: /* eight banks */
  1593. rdev->config.si.tile_config |= 1 << 4;
  1594. break;
  1595. case 2: /* sixteen banks */
  1596. default:
  1597. rdev->config.si.tile_config |= 2 << 4;
  1598. break;
  1599. }
  1600. rdev->config.si.tile_config |=
  1601. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  1602. rdev->config.si.tile_config |=
  1603. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  1604. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1605. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1606. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1607. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1608. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1609. si_tiling_mode_table_init(rdev);
  1610. si_setup_rb(rdev, rdev->config.si.max_shader_engines,
  1611. rdev->config.si.max_sh_per_se,
  1612. rdev->config.si.max_backends_per_se);
  1613. si_setup_spi(rdev, rdev->config.si.max_shader_engines,
  1614. rdev->config.si.max_sh_per_se,
  1615. rdev->config.si.max_cu_per_sh);
  1616. /* set HW defaults for 3D engine */
  1617. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1618. ROQ_IB2_START(0x2b)));
  1619. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1620. sx_debug_1 = RREG32(SX_DEBUG_1);
  1621. WREG32(SX_DEBUG_1, sx_debug_1);
  1622. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1623. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_frontend) |
  1624. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_backend) |
  1625. SC_HIZ_TILE_FIFO_SIZE(rdev->config.si.sc_hiz_tile_fifo_size) |
  1626. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.si.sc_earlyz_tile_fifo_size)));
  1627. WREG32(VGT_NUM_INSTANCES, 1);
  1628. WREG32(CP_PERFMON_CNTL, 0);
  1629. WREG32(SQ_CONFIG, 0);
  1630. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1631. FORCE_EOV_MAX_REZ_CNT(255)));
  1632. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1633. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1634. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1635. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1636. WREG32(CB_PERFCOUNTER0_SELECT0, 0);
  1637. WREG32(CB_PERFCOUNTER0_SELECT1, 0);
  1638. WREG32(CB_PERFCOUNTER1_SELECT0, 0);
  1639. WREG32(CB_PERFCOUNTER1_SELECT1, 0);
  1640. WREG32(CB_PERFCOUNTER2_SELECT0, 0);
  1641. WREG32(CB_PERFCOUNTER2_SELECT1, 0);
  1642. WREG32(CB_PERFCOUNTER3_SELECT0, 0);
  1643. WREG32(CB_PERFCOUNTER3_SELECT1, 0);
  1644. tmp = RREG32(HDP_MISC_CNTL);
  1645. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1646. WREG32(HDP_MISC_CNTL, tmp);
  1647. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1648. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1649. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1650. udelay(50);
  1651. }
  1652. /*
  1653. * GPU scratch registers helpers function.
  1654. */
  1655. static void si_scratch_init(struct radeon_device *rdev)
  1656. {
  1657. int i;
  1658. rdev->scratch.num_reg = 7;
  1659. rdev->scratch.reg_base = SCRATCH_REG0;
  1660. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1661. rdev->scratch.free[i] = true;
  1662. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  1663. }
  1664. }
  1665. void si_fence_ring_emit(struct radeon_device *rdev,
  1666. struct radeon_fence *fence)
  1667. {
  1668. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1669. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1670. /* flush read cache over gart */
  1671. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1672. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1673. radeon_ring_write(ring, 0);
  1674. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1675. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1676. PACKET3_TC_ACTION_ENA |
  1677. PACKET3_SH_KCACHE_ACTION_ENA |
  1678. PACKET3_SH_ICACHE_ACTION_ENA);
  1679. radeon_ring_write(ring, 0xFFFFFFFF);
  1680. radeon_ring_write(ring, 0);
  1681. radeon_ring_write(ring, 10); /* poll interval */
  1682. /* EVENT_WRITE_EOP - flush caches, send int */
  1683. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1684. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1685. radeon_ring_write(ring, addr & 0xffffffff);
  1686. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1687. radeon_ring_write(ring, fence->seq);
  1688. radeon_ring_write(ring, 0);
  1689. }
  1690. /*
  1691. * IB stuff
  1692. */
  1693. void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1694. {
  1695. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1696. u32 header;
  1697. if (ib->is_const_ib) {
  1698. /* set switch buffer packet before const IB */
  1699. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1700. radeon_ring_write(ring, 0);
  1701. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1702. } else {
  1703. u32 next_rptr;
  1704. if (ring->rptr_save_reg) {
  1705. next_rptr = ring->wptr + 3 + 4 + 8;
  1706. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1707. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1708. PACKET3_SET_CONFIG_REG_START) >> 2));
  1709. radeon_ring_write(ring, next_rptr);
  1710. } else if (rdev->wb.enabled) {
  1711. next_rptr = ring->wptr + 5 + 4 + 8;
  1712. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1713. radeon_ring_write(ring, (1 << 8));
  1714. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1715. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  1716. radeon_ring_write(ring, next_rptr);
  1717. }
  1718. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1719. }
  1720. radeon_ring_write(ring, header);
  1721. radeon_ring_write(ring,
  1722. #ifdef __BIG_ENDIAN
  1723. (2 << 0) |
  1724. #endif
  1725. (ib->gpu_addr & 0xFFFFFFFC));
  1726. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1727. radeon_ring_write(ring, ib->length_dw |
  1728. (ib->vm ? (ib->vm->id << 24) : 0));
  1729. if (!ib->is_const_ib) {
  1730. /* flush read cache over gart for this vmid */
  1731. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1732. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1733. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  1734. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1735. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1736. PACKET3_TC_ACTION_ENA |
  1737. PACKET3_SH_KCACHE_ACTION_ENA |
  1738. PACKET3_SH_ICACHE_ACTION_ENA);
  1739. radeon_ring_write(ring, 0xFFFFFFFF);
  1740. radeon_ring_write(ring, 0);
  1741. radeon_ring_write(ring, 10); /* poll interval */
  1742. }
  1743. }
  1744. /*
  1745. * CP.
  1746. */
  1747. static void si_cp_enable(struct radeon_device *rdev, bool enable)
  1748. {
  1749. if (enable)
  1750. WREG32(CP_ME_CNTL, 0);
  1751. else {
  1752. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1753. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  1754. WREG32(SCRATCH_UMSK, 0);
  1755. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1756. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1757. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1758. }
  1759. udelay(50);
  1760. }
  1761. static int si_cp_load_microcode(struct radeon_device *rdev)
  1762. {
  1763. const __be32 *fw_data;
  1764. int i;
  1765. if (!rdev->me_fw || !rdev->pfp_fw)
  1766. return -EINVAL;
  1767. si_cp_enable(rdev, false);
  1768. /* PFP */
  1769. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1770. WREG32(CP_PFP_UCODE_ADDR, 0);
  1771. for (i = 0; i < SI_PFP_UCODE_SIZE; i++)
  1772. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1773. WREG32(CP_PFP_UCODE_ADDR, 0);
  1774. /* CE */
  1775. fw_data = (const __be32 *)rdev->ce_fw->data;
  1776. WREG32(CP_CE_UCODE_ADDR, 0);
  1777. for (i = 0; i < SI_CE_UCODE_SIZE; i++)
  1778. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  1779. WREG32(CP_CE_UCODE_ADDR, 0);
  1780. /* ME */
  1781. fw_data = (const __be32 *)rdev->me_fw->data;
  1782. WREG32(CP_ME_RAM_WADDR, 0);
  1783. for (i = 0; i < SI_PM4_UCODE_SIZE; i++)
  1784. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1785. WREG32(CP_ME_RAM_WADDR, 0);
  1786. WREG32(CP_PFP_UCODE_ADDR, 0);
  1787. WREG32(CP_CE_UCODE_ADDR, 0);
  1788. WREG32(CP_ME_RAM_WADDR, 0);
  1789. WREG32(CP_ME_RAM_RADDR, 0);
  1790. return 0;
  1791. }
  1792. static int si_cp_start(struct radeon_device *rdev)
  1793. {
  1794. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1795. int r, i;
  1796. r = radeon_ring_lock(rdev, ring, 7 + 4);
  1797. if (r) {
  1798. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1799. return r;
  1800. }
  1801. /* init the CP */
  1802. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1803. radeon_ring_write(ring, 0x1);
  1804. radeon_ring_write(ring, 0x0);
  1805. radeon_ring_write(ring, rdev->config.si.max_hw_contexts - 1);
  1806. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1807. radeon_ring_write(ring, 0);
  1808. radeon_ring_write(ring, 0);
  1809. /* init the CE partitions */
  1810. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1811. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1812. radeon_ring_write(ring, 0xc000);
  1813. radeon_ring_write(ring, 0xe000);
  1814. radeon_ring_unlock_commit(rdev, ring);
  1815. si_cp_enable(rdev, true);
  1816. r = radeon_ring_lock(rdev, ring, si_default_size + 10);
  1817. if (r) {
  1818. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1819. return r;
  1820. }
  1821. /* setup clear context state */
  1822. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1823. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1824. for (i = 0; i < si_default_size; i++)
  1825. radeon_ring_write(ring, si_default_state[i]);
  1826. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1827. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1828. /* set clear context state */
  1829. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1830. radeon_ring_write(ring, 0);
  1831. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1832. radeon_ring_write(ring, 0x00000316);
  1833. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1834. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  1835. radeon_ring_unlock_commit(rdev, ring);
  1836. for (i = RADEON_RING_TYPE_GFX_INDEX; i <= CAYMAN_RING_TYPE_CP2_INDEX; ++i) {
  1837. ring = &rdev->ring[i];
  1838. r = radeon_ring_lock(rdev, ring, 2);
  1839. /* clear the compute context state */
  1840. radeon_ring_write(ring, PACKET3_COMPUTE(PACKET3_CLEAR_STATE, 0));
  1841. radeon_ring_write(ring, 0);
  1842. radeon_ring_unlock_commit(rdev, ring);
  1843. }
  1844. return 0;
  1845. }
  1846. static void si_cp_fini(struct radeon_device *rdev)
  1847. {
  1848. struct radeon_ring *ring;
  1849. si_cp_enable(rdev, false);
  1850. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1851. radeon_ring_fini(rdev, ring);
  1852. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1853. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1854. radeon_ring_fini(rdev, ring);
  1855. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1856. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1857. radeon_ring_fini(rdev, ring);
  1858. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1859. }
  1860. static int si_cp_resume(struct radeon_device *rdev)
  1861. {
  1862. struct radeon_ring *ring;
  1863. u32 tmp;
  1864. u32 rb_bufsz;
  1865. int r;
  1866. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1867. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1868. SOFT_RESET_PA |
  1869. SOFT_RESET_VGT |
  1870. SOFT_RESET_SPI |
  1871. SOFT_RESET_SX));
  1872. RREG32(GRBM_SOFT_RESET);
  1873. mdelay(15);
  1874. WREG32(GRBM_SOFT_RESET, 0);
  1875. RREG32(GRBM_SOFT_RESET);
  1876. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1877. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1878. /* Set the write pointer delay */
  1879. WREG32(CP_RB_WPTR_DELAY, 0);
  1880. WREG32(CP_DEBUG, 0);
  1881. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1882. /* ring 0 - compute and gfx */
  1883. /* Set ring buffer size */
  1884. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1885. rb_bufsz = drm_order(ring->ring_size / 8);
  1886. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1887. #ifdef __BIG_ENDIAN
  1888. tmp |= BUF_SWAP_32BIT;
  1889. #endif
  1890. WREG32(CP_RB0_CNTL, tmp);
  1891. /* Initialize the ring buffer's read and write pointers */
  1892. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1893. ring->wptr = 0;
  1894. WREG32(CP_RB0_WPTR, ring->wptr);
  1895. /* set the wb address whether it's enabled or not */
  1896. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1897. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1898. if (rdev->wb.enabled)
  1899. WREG32(SCRATCH_UMSK, 0xff);
  1900. else {
  1901. tmp |= RB_NO_UPDATE;
  1902. WREG32(SCRATCH_UMSK, 0);
  1903. }
  1904. mdelay(1);
  1905. WREG32(CP_RB0_CNTL, tmp);
  1906. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  1907. ring->rptr = RREG32(CP_RB0_RPTR);
  1908. /* ring1 - compute only */
  1909. /* Set ring buffer size */
  1910. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1911. rb_bufsz = drm_order(ring->ring_size / 8);
  1912. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1913. #ifdef __BIG_ENDIAN
  1914. tmp |= BUF_SWAP_32BIT;
  1915. #endif
  1916. WREG32(CP_RB1_CNTL, tmp);
  1917. /* Initialize the ring buffer's read and write pointers */
  1918. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1919. ring->wptr = 0;
  1920. WREG32(CP_RB1_WPTR, ring->wptr);
  1921. /* set the wb address whether it's enabled or not */
  1922. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1923. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1924. mdelay(1);
  1925. WREG32(CP_RB1_CNTL, tmp);
  1926. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  1927. ring->rptr = RREG32(CP_RB1_RPTR);
  1928. /* ring2 - compute only */
  1929. /* Set ring buffer size */
  1930. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1931. rb_bufsz = drm_order(ring->ring_size / 8);
  1932. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1933. #ifdef __BIG_ENDIAN
  1934. tmp |= BUF_SWAP_32BIT;
  1935. #endif
  1936. WREG32(CP_RB2_CNTL, tmp);
  1937. /* Initialize the ring buffer's read and write pointers */
  1938. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1939. ring->wptr = 0;
  1940. WREG32(CP_RB2_WPTR, ring->wptr);
  1941. /* set the wb address whether it's enabled or not */
  1942. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1943. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1944. mdelay(1);
  1945. WREG32(CP_RB2_CNTL, tmp);
  1946. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  1947. ring->rptr = RREG32(CP_RB2_RPTR);
  1948. /* start the rings */
  1949. si_cp_start(rdev);
  1950. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1951. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = true;
  1952. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = true;
  1953. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1954. if (r) {
  1955. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1956. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1957. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1958. return r;
  1959. }
  1960. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP1_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  1961. if (r) {
  1962. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1963. }
  1964. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP2_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  1965. if (r) {
  1966. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1967. }
  1968. return 0;
  1969. }
  1970. static u32 si_gpu_check_soft_reset(struct radeon_device *rdev)
  1971. {
  1972. u32 reset_mask = 0;
  1973. u32 tmp;
  1974. /* GRBM_STATUS */
  1975. tmp = RREG32(GRBM_STATUS);
  1976. if (tmp & (PA_BUSY | SC_BUSY |
  1977. BCI_BUSY | SX_BUSY |
  1978. TA_BUSY | VGT_BUSY |
  1979. DB_BUSY | CB_BUSY |
  1980. GDS_BUSY | SPI_BUSY |
  1981. IA_BUSY | IA_BUSY_NO_DMA))
  1982. reset_mask |= RADEON_RESET_GFX;
  1983. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  1984. CP_BUSY | CP_COHERENCY_BUSY))
  1985. reset_mask |= RADEON_RESET_CP;
  1986. if (tmp & GRBM_EE_BUSY)
  1987. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1988. /* GRBM_STATUS2 */
  1989. tmp = RREG32(GRBM_STATUS2);
  1990. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  1991. reset_mask |= RADEON_RESET_RLC;
  1992. /* DMA_STATUS_REG 0 */
  1993. tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  1994. if (!(tmp & DMA_IDLE))
  1995. reset_mask |= RADEON_RESET_DMA;
  1996. /* DMA_STATUS_REG 1 */
  1997. tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  1998. if (!(tmp & DMA_IDLE))
  1999. reset_mask |= RADEON_RESET_DMA1;
  2000. /* SRBM_STATUS2 */
  2001. tmp = RREG32(SRBM_STATUS2);
  2002. if (tmp & DMA_BUSY)
  2003. reset_mask |= RADEON_RESET_DMA;
  2004. if (tmp & DMA1_BUSY)
  2005. reset_mask |= RADEON_RESET_DMA1;
  2006. /* SRBM_STATUS */
  2007. tmp = RREG32(SRBM_STATUS);
  2008. if (tmp & IH_BUSY)
  2009. reset_mask |= RADEON_RESET_IH;
  2010. if (tmp & SEM_BUSY)
  2011. reset_mask |= RADEON_RESET_SEM;
  2012. if (tmp & GRBM_RQ_PENDING)
  2013. reset_mask |= RADEON_RESET_GRBM;
  2014. if (tmp & VMC_BUSY)
  2015. reset_mask |= RADEON_RESET_VMC;
  2016. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  2017. MCC_BUSY | MCD_BUSY))
  2018. reset_mask |= RADEON_RESET_MC;
  2019. if (evergreen_is_display_hung(rdev))
  2020. reset_mask |= RADEON_RESET_DISPLAY;
  2021. /* VM_L2_STATUS */
  2022. tmp = RREG32(VM_L2_STATUS);
  2023. if (tmp & L2_BUSY)
  2024. reset_mask |= RADEON_RESET_VMC;
  2025. return reset_mask;
  2026. }
  2027. static void si_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  2028. {
  2029. struct evergreen_mc_save save;
  2030. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  2031. u32 tmp;
  2032. if (reset_mask == 0)
  2033. return;
  2034. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  2035. evergreen_print_gpu_status_regs(rdev);
  2036. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  2037. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  2038. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  2039. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  2040. /* Disable CP parsing/prefetching */
  2041. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  2042. if (reset_mask & RADEON_RESET_DMA) {
  2043. /* dma0 */
  2044. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  2045. tmp &= ~DMA_RB_ENABLE;
  2046. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  2047. }
  2048. if (reset_mask & RADEON_RESET_DMA1) {
  2049. /* dma1 */
  2050. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  2051. tmp &= ~DMA_RB_ENABLE;
  2052. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  2053. }
  2054. udelay(50);
  2055. evergreen_mc_stop(rdev, &save);
  2056. if (evergreen_mc_wait_for_idle(rdev)) {
  2057. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2058. }
  2059. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP)) {
  2060. grbm_soft_reset = SOFT_RESET_CB |
  2061. SOFT_RESET_DB |
  2062. SOFT_RESET_GDS |
  2063. SOFT_RESET_PA |
  2064. SOFT_RESET_SC |
  2065. SOFT_RESET_BCI |
  2066. SOFT_RESET_SPI |
  2067. SOFT_RESET_SX |
  2068. SOFT_RESET_TC |
  2069. SOFT_RESET_TA |
  2070. SOFT_RESET_VGT |
  2071. SOFT_RESET_IA;
  2072. }
  2073. if (reset_mask & RADEON_RESET_CP) {
  2074. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  2075. srbm_soft_reset |= SOFT_RESET_GRBM;
  2076. }
  2077. if (reset_mask & RADEON_RESET_DMA)
  2078. srbm_soft_reset |= SOFT_RESET_DMA;
  2079. if (reset_mask & RADEON_RESET_DMA1)
  2080. srbm_soft_reset |= SOFT_RESET_DMA1;
  2081. if (reset_mask & RADEON_RESET_DISPLAY)
  2082. srbm_soft_reset |= SOFT_RESET_DC;
  2083. if (reset_mask & RADEON_RESET_RLC)
  2084. grbm_soft_reset |= SOFT_RESET_RLC;
  2085. if (reset_mask & RADEON_RESET_SEM)
  2086. srbm_soft_reset |= SOFT_RESET_SEM;
  2087. if (reset_mask & RADEON_RESET_IH)
  2088. srbm_soft_reset |= SOFT_RESET_IH;
  2089. if (reset_mask & RADEON_RESET_GRBM)
  2090. srbm_soft_reset |= SOFT_RESET_GRBM;
  2091. if (reset_mask & RADEON_RESET_VMC)
  2092. srbm_soft_reset |= SOFT_RESET_VMC;
  2093. if (reset_mask & RADEON_RESET_MC)
  2094. srbm_soft_reset |= SOFT_RESET_MC;
  2095. if (grbm_soft_reset) {
  2096. tmp = RREG32(GRBM_SOFT_RESET);
  2097. tmp |= grbm_soft_reset;
  2098. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2099. WREG32(GRBM_SOFT_RESET, tmp);
  2100. tmp = RREG32(GRBM_SOFT_RESET);
  2101. udelay(50);
  2102. tmp &= ~grbm_soft_reset;
  2103. WREG32(GRBM_SOFT_RESET, tmp);
  2104. tmp = RREG32(GRBM_SOFT_RESET);
  2105. }
  2106. if (srbm_soft_reset) {
  2107. tmp = RREG32(SRBM_SOFT_RESET);
  2108. tmp |= srbm_soft_reset;
  2109. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2110. WREG32(SRBM_SOFT_RESET, tmp);
  2111. tmp = RREG32(SRBM_SOFT_RESET);
  2112. udelay(50);
  2113. tmp &= ~srbm_soft_reset;
  2114. WREG32(SRBM_SOFT_RESET, tmp);
  2115. tmp = RREG32(SRBM_SOFT_RESET);
  2116. }
  2117. /* Wait a little for things to settle down */
  2118. udelay(50);
  2119. evergreen_mc_resume(rdev, &save);
  2120. udelay(50);
  2121. evergreen_print_gpu_status_regs(rdev);
  2122. }
  2123. int si_asic_reset(struct radeon_device *rdev)
  2124. {
  2125. u32 reset_mask;
  2126. reset_mask = si_gpu_check_soft_reset(rdev);
  2127. if (reset_mask)
  2128. r600_set_bios_scratch_engine_hung(rdev, true);
  2129. si_gpu_soft_reset(rdev, reset_mask);
  2130. reset_mask = si_gpu_check_soft_reset(rdev);
  2131. if (!reset_mask)
  2132. r600_set_bios_scratch_engine_hung(rdev, false);
  2133. return 0;
  2134. }
  2135. /**
  2136. * si_gfx_is_lockup - Check if the GFX engine is locked up
  2137. *
  2138. * @rdev: radeon_device pointer
  2139. * @ring: radeon_ring structure holding ring information
  2140. *
  2141. * Check if the GFX engine is locked up.
  2142. * Returns true if the engine appears to be locked up, false if not.
  2143. */
  2144. bool si_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2145. {
  2146. u32 reset_mask = si_gpu_check_soft_reset(rdev);
  2147. if (!(reset_mask & (RADEON_RESET_GFX |
  2148. RADEON_RESET_COMPUTE |
  2149. RADEON_RESET_CP))) {
  2150. radeon_ring_lockup_update(ring);
  2151. return false;
  2152. }
  2153. /* force CP activities */
  2154. radeon_ring_force_activity(rdev, ring);
  2155. return radeon_ring_test_lockup(rdev, ring);
  2156. }
  2157. /**
  2158. * si_dma_is_lockup - Check if the DMA engine is locked up
  2159. *
  2160. * @rdev: radeon_device pointer
  2161. * @ring: radeon_ring structure holding ring information
  2162. *
  2163. * Check if the async DMA engine is locked up.
  2164. * Returns true if the engine appears to be locked up, false if not.
  2165. */
  2166. bool si_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2167. {
  2168. u32 reset_mask = si_gpu_check_soft_reset(rdev);
  2169. u32 mask;
  2170. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  2171. mask = RADEON_RESET_DMA;
  2172. else
  2173. mask = RADEON_RESET_DMA1;
  2174. if (!(reset_mask & mask)) {
  2175. radeon_ring_lockup_update(ring);
  2176. return false;
  2177. }
  2178. /* force ring activities */
  2179. radeon_ring_force_activity(rdev, ring);
  2180. return radeon_ring_test_lockup(rdev, ring);
  2181. }
  2182. /* MC */
  2183. static void si_mc_program(struct radeon_device *rdev)
  2184. {
  2185. struct evergreen_mc_save save;
  2186. u32 tmp;
  2187. int i, j;
  2188. /* Initialize HDP */
  2189. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2190. WREG32((0x2c14 + j), 0x00000000);
  2191. WREG32((0x2c18 + j), 0x00000000);
  2192. WREG32((0x2c1c + j), 0x00000000);
  2193. WREG32((0x2c20 + j), 0x00000000);
  2194. WREG32((0x2c24 + j), 0x00000000);
  2195. }
  2196. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  2197. evergreen_mc_stop(rdev, &save);
  2198. if (radeon_mc_wait_for_idle(rdev)) {
  2199. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2200. }
  2201. /* Lockout access through VGA aperture*/
  2202. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  2203. /* Update configuration */
  2204. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  2205. rdev->mc.vram_start >> 12);
  2206. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  2207. rdev->mc.vram_end >> 12);
  2208. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  2209. rdev->vram_scratch.gpu_addr >> 12);
  2210. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  2211. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  2212. WREG32(MC_VM_FB_LOCATION, tmp);
  2213. /* XXX double check these! */
  2214. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  2215. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  2216. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  2217. WREG32(MC_VM_AGP_BASE, 0);
  2218. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  2219. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  2220. if (radeon_mc_wait_for_idle(rdev)) {
  2221. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2222. }
  2223. evergreen_mc_resume(rdev, &save);
  2224. /* we need to own VRAM, so turn off the VGA renderer here
  2225. * to stop it overwriting our objects */
  2226. rv515_vga_render_disable(rdev);
  2227. }
  2228. /* SI MC address space is 40 bits */
  2229. static void si_vram_location(struct radeon_device *rdev,
  2230. struct radeon_mc *mc, u64 base)
  2231. {
  2232. mc->vram_start = base;
  2233. if (mc->mc_vram_size > (0xFFFFFFFFFFULL - base + 1)) {
  2234. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  2235. mc->real_vram_size = mc->aper_size;
  2236. mc->mc_vram_size = mc->aper_size;
  2237. }
  2238. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  2239. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  2240. mc->mc_vram_size >> 20, mc->vram_start,
  2241. mc->vram_end, mc->real_vram_size >> 20);
  2242. }
  2243. static void si_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  2244. {
  2245. u64 size_af, size_bf;
  2246. size_af = ((0xFFFFFFFFFFULL - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  2247. size_bf = mc->vram_start & ~mc->gtt_base_align;
  2248. if (size_bf > size_af) {
  2249. if (mc->gtt_size > size_bf) {
  2250. dev_warn(rdev->dev, "limiting GTT\n");
  2251. mc->gtt_size = size_bf;
  2252. }
  2253. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  2254. } else {
  2255. if (mc->gtt_size > size_af) {
  2256. dev_warn(rdev->dev, "limiting GTT\n");
  2257. mc->gtt_size = size_af;
  2258. }
  2259. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  2260. }
  2261. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  2262. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  2263. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  2264. }
  2265. static void si_vram_gtt_location(struct radeon_device *rdev,
  2266. struct radeon_mc *mc)
  2267. {
  2268. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  2269. /* leave room for at least 1024M GTT */
  2270. dev_warn(rdev->dev, "limiting VRAM\n");
  2271. mc->real_vram_size = 0xFFC0000000ULL;
  2272. mc->mc_vram_size = 0xFFC0000000ULL;
  2273. }
  2274. si_vram_location(rdev, &rdev->mc, 0);
  2275. rdev->mc.gtt_base_align = 0;
  2276. si_gtt_location(rdev, mc);
  2277. }
  2278. static int si_mc_init(struct radeon_device *rdev)
  2279. {
  2280. u32 tmp;
  2281. int chansize, numchan;
  2282. /* Get VRAM informations */
  2283. rdev->mc.vram_is_ddr = true;
  2284. tmp = RREG32(MC_ARB_RAMCFG);
  2285. if (tmp & CHANSIZE_OVERRIDE) {
  2286. chansize = 16;
  2287. } else if (tmp & CHANSIZE_MASK) {
  2288. chansize = 64;
  2289. } else {
  2290. chansize = 32;
  2291. }
  2292. tmp = RREG32(MC_SHARED_CHMAP);
  2293. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2294. case 0:
  2295. default:
  2296. numchan = 1;
  2297. break;
  2298. case 1:
  2299. numchan = 2;
  2300. break;
  2301. case 2:
  2302. numchan = 4;
  2303. break;
  2304. case 3:
  2305. numchan = 8;
  2306. break;
  2307. case 4:
  2308. numchan = 3;
  2309. break;
  2310. case 5:
  2311. numchan = 6;
  2312. break;
  2313. case 6:
  2314. numchan = 10;
  2315. break;
  2316. case 7:
  2317. numchan = 12;
  2318. break;
  2319. case 8:
  2320. numchan = 16;
  2321. break;
  2322. }
  2323. rdev->mc.vram_width = numchan * chansize;
  2324. /* Could aper size report 0 ? */
  2325. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2326. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2327. /* size in MB on si */
  2328. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2329. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2330. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2331. si_vram_gtt_location(rdev, &rdev->mc);
  2332. radeon_update_bandwidth_info(rdev);
  2333. return 0;
  2334. }
  2335. /*
  2336. * GART
  2337. */
  2338. void si_pcie_gart_tlb_flush(struct radeon_device *rdev)
  2339. {
  2340. /* flush hdp cache */
  2341. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2342. /* bits 0-15 are the VM contexts0-15 */
  2343. WREG32(VM_INVALIDATE_REQUEST, 1);
  2344. }
  2345. static int si_pcie_gart_enable(struct radeon_device *rdev)
  2346. {
  2347. int r, i;
  2348. if (rdev->gart.robj == NULL) {
  2349. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  2350. return -EINVAL;
  2351. }
  2352. r = radeon_gart_table_vram_pin(rdev);
  2353. if (r)
  2354. return r;
  2355. radeon_gart_restore(rdev);
  2356. /* Setup TLB control */
  2357. WREG32(MC_VM_MX_L1_TLB_CNTL,
  2358. (0xA << 7) |
  2359. ENABLE_L1_TLB |
  2360. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2361. ENABLE_ADVANCED_DRIVER_MODEL |
  2362. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2363. /* Setup L2 cache */
  2364. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  2365. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2366. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2367. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2368. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2369. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  2370. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2371. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2372. /* setup context0 */
  2373. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  2374. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  2375. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  2376. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  2377. (u32)(rdev->dummy_page.addr >> 12));
  2378. WREG32(VM_CONTEXT0_CNTL2, 0);
  2379. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  2380. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  2381. WREG32(0x15D4, 0);
  2382. WREG32(0x15D8, 0);
  2383. WREG32(0x15DC, 0);
  2384. /* empty context1-15 */
  2385. /* set vm size, must be a multiple of 4 */
  2386. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  2387. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  2388. /* Assign the pt base to something valid for now; the pts used for
  2389. * the VMs are determined by the application and setup and assigned
  2390. * on the fly in the vm part of radeon_gart.c
  2391. */
  2392. for (i = 1; i < 16; i++) {
  2393. if (i < 8)
  2394. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  2395. rdev->gart.table_addr >> 12);
  2396. else
  2397. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  2398. rdev->gart.table_addr >> 12);
  2399. }
  2400. /* enable context1-15 */
  2401. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  2402. (u32)(rdev->dummy_page.addr >> 12));
  2403. WREG32(VM_CONTEXT1_CNTL2, 4);
  2404. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  2405. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2406. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2407. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2408. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2409. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2410. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  2411. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2412. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  2413. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2414. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  2415. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2416. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  2417. si_pcie_gart_tlb_flush(rdev);
  2418. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  2419. (unsigned)(rdev->mc.gtt_size >> 20),
  2420. (unsigned long long)rdev->gart.table_addr);
  2421. rdev->gart.ready = true;
  2422. return 0;
  2423. }
  2424. static void si_pcie_gart_disable(struct radeon_device *rdev)
  2425. {
  2426. /* Disable all tables */
  2427. WREG32(VM_CONTEXT0_CNTL, 0);
  2428. WREG32(VM_CONTEXT1_CNTL, 0);
  2429. /* Setup TLB control */
  2430. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2431. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2432. /* Setup L2 cache */
  2433. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2434. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2435. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2436. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2437. WREG32(VM_L2_CNTL2, 0);
  2438. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2439. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2440. radeon_gart_table_vram_unpin(rdev);
  2441. }
  2442. static void si_pcie_gart_fini(struct radeon_device *rdev)
  2443. {
  2444. si_pcie_gart_disable(rdev);
  2445. radeon_gart_table_vram_free(rdev);
  2446. radeon_gart_fini(rdev);
  2447. }
  2448. /* vm parser */
  2449. static bool si_vm_reg_valid(u32 reg)
  2450. {
  2451. /* context regs are fine */
  2452. if (reg >= 0x28000)
  2453. return true;
  2454. /* check config regs */
  2455. switch (reg) {
  2456. case GRBM_GFX_INDEX:
  2457. case CP_STRMOUT_CNTL:
  2458. case VGT_VTX_VECT_EJECT_REG:
  2459. case VGT_CACHE_INVALIDATION:
  2460. case VGT_ESGS_RING_SIZE:
  2461. case VGT_GSVS_RING_SIZE:
  2462. case VGT_GS_VERTEX_REUSE:
  2463. case VGT_PRIMITIVE_TYPE:
  2464. case VGT_INDEX_TYPE:
  2465. case VGT_NUM_INDICES:
  2466. case VGT_NUM_INSTANCES:
  2467. case VGT_TF_RING_SIZE:
  2468. case VGT_HS_OFFCHIP_PARAM:
  2469. case VGT_TF_MEMORY_BASE:
  2470. case PA_CL_ENHANCE:
  2471. case PA_SU_LINE_STIPPLE_VALUE:
  2472. case PA_SC_LINE_STIPPLE_STATE:
  2473. case PA_SC_ENHANCE:
  2474. case SQC_CACHES:
  2475. case SPI_STATIC_THREAD_MGMT_1:
  2476. case SPI_STATIC_THREAD_MGMT_2:
  2477. case SPI_STATIC_THREAD_MGMT_3:
  2478. case SPI_PS_MAX_WAVE_ID:
  2479. case SPI_CONFIG_CNTL:
  2480. case SPI_CONFIG_CNTL_1:
  2481. case TA_CNTL_AUX:
  2482. return true;
  2483. default:
  2484. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  2485. return false;
  2486. }
  2487. }
  2488. static int si_vm_packet3_ce_check(struct radeon_device *rdev,
  2489. u32 *ib, struct radeon_cs_packet *pkt)
  2490. {
  2491. switch (pkt->opcode) {
  2492. case PACKET3_NOP:
  2493. case PACKET3_SET_BASE:
  2494. case PACKET3_SET_CE_DE_COUNTERS:
  2495. case PACKET3_LOAD_CONST_RAM:
  2496. case PACKET3_WRITE_CONST_RAM:
  2497. case PACKET3_WRITE_CONST_RAM_OFFSET:
  2498. case PACKET3_DUMP_CONST_RAM:
  2499. case PACKET3_INCREMENT_CE_COUNTER:
  2500. case PACKET3_WAIT_ON_DE_COUNTER:
  2501. case PACKET3_CE_WRITE:
  2502. break;
  2503. default:
  2504. DRM_ERROR("Invalid CE packet3: 0x%x\n", pkt->opcode);
  2505. return -EINVAL;
  2506. }
  2507. return 0;
  2508. }
  2509. static int si_vm_packet3_gfx_check(struct radeon_device *rdev,
  2510. u32 *ib, struct radeon_cs_packet *pkt)
  2511. {
  2512. u32 idx = pkt->idx + 1;
  2513. u32 idx_value = ib[idx];
  2514. u32 start_reg, end_reg, reg, i;
  2515. u32 command, info;
  2516. switch (pkt->opcode) {
  2517. case PACKET3_NOP:
  2518. case PACKET3_SET_BASE:
  2519. case PACKET3_CLEAR_STATE:
  2520. case PACKET3_INDEX_BUFFER_SIZE:
  2521. case PACKET3_DISPATCH_DIRECT:
  2522. case PACKET3_DISPATCH_INDIRECT:
  2523. case PACKET3_ALLOC_GDS:
  2524. case PACKET3_WRITE_GDS_RAM:
  2525. case PACKET3_ATOMIC_GDS:
  2526. case PACKET3_ATOMIC:
  2527. case PACKET3_OCCLUSION_QUERY:
  2528. case PACKET3_SET_PREDICATION:
  2529. case PACKET3_COND_EXEC:
  2530. case PACKET3_PRED_EXEC:
  2531. case PACKET3_DRAW_INDIRECT:
  2532. case PACKET3_DRAW_INDEX_INDIRECT:
  2533. case PACKET3_INDEX_BASE:
  2534. case PACKET3_DRAW_INDEX_2:
  2535. case PACKET3_CONTEXT_CONTROL:
  2536. case PACKET3_INDEX_TYPE:
  2537. case PACKET3_DRAW_INDIRECT_MULTI:
  2538. case PACKET3_DRAW_INDEX_AUTO:
  2539. case PACKET3_DRAW_INDEX_IMMD:
  2540. case PACKET3_NUM_INSTANCES:
  2541. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2542. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2543. case PACKET3_DRAW_INDEX_OFFSET_2:
  2544. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  2545. case PACKET3_DRAW_INDEX_INDIRECT_MULTI:
  2546. case PACKET3_MPEG_INDEX:
  2547. case PACKET3_WAIT_REG_MEM:
  2548. case PACKET3_MEM_WRITE:
  2549. case PACKET3_PFP_SYNC_ME:
  2550. case PACKET3_SURFACE_SYNC:
  2551. case PACKET3_EVENT_WRITE:
  2552. case PACKET3_EVENT_WRITE_EOP:
  2553. case PACKET3_EVENT_WRITE_EOS:
  2554. case PACKET3_SET_CONTEXT_REG:
  2555. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2556. case PACKET3_SET_SH_REG:
  2557. case PACKET3_SET_SH_REG_OFFSET:
  2558. case PACKET3_INCREMENT_DE_COUNTER:
  2559. case PACKET3_WAIT_ON_CE_COUNTER:
  2560. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2561. case PACKET3_ME_WRITE:
  2562. break;
  2563. case PACKET3_COPY_DATA:
  2564. if ((idx_value & 0xf00) == 0) {
  2565. reg = ib[idx + 3] * 4;
  2566. if (!si_vm_reg_valid(reg))
  2567. return -EINVAL;
  2568. }
  2569. break;
  2570. case PACKET3_WRITE_DATA:
  2571. if ((idx_value & 0xf00) == 0) {
  2572. start_reg = ib[idx + 1] * 4;
  2573. if (idx_value & 0x10000) {
  2574. if (!si_vm_reg_valid(start_reg))
  2575. return -EINVAL;
  2576. } else {
  2577. for (i = 0; i < (pkt->count - 2); i++) {
  2578. reg = start_reg + (4 * i);
  2579. if (!si_vm_reg_valid(reg))
  2580. return -EINVAL;
  2581. }
  2582. }
  2583. }
  2584. break;
  2585. case PACKET3_COND_WRITE:
  2586. if (idx_value & 0x100) {
  2587. reg = ib[idx + 5] * 4;
  2588. if (!si_vm_reg_valid(reg))
  2589. return -EINVAL;
  2590. }
  2591. break;
  2592. case PACKET3_COPY_DW:
  2593. if (idx_value & 0x2) {
  2594. reg = ib[idx + 3] * 4;
  2595. if (!si_vm_reg_valid(reg))
  2596. return -EINVAL;
  2597. }
  2598. break;
  2599. case PACKET3_SET_CONFIG_REG:
  2600. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2601. end_reg = 4 * pkt->count + start_reg - 4;
  2602. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2603. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2604. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2605. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2606. return -EINVAL;
  2607. }
  2608. for (i = 0; i < pkt->count; i++) {
  2609. reg = start_reg + (4 * i);
  2610. if (!si_vm_reg_valid(reg))
  2611. return -EINVAL;
  2612. }
  2613. break;
  2614. case PACKET3_CP_DMA:
  2615. command = ib[idx + 4];
  2616. info = ib[idx + 1];
  2617. if (command & PACKET3_CP_DMA_CMD_SAS) {
  2618. /* src address space is register */
  2619. if (((info & 0x60000000) >> 29) == 0) {
  2620. start_reg = idx_value << 2;
  2621. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  2622. reg = start_reg;
  2623. if (!si_vm_reg_valid(reg)) {
  2624. DRM_ERROR("CP DMA Bad SRC register\n");
  2625. return -EINVAL;
  2626. }
  2627. } else {
  2628. for (i = 0; i < (command & 0x1fffff); i++) {
  2629. reg = start_reg + (4 * i);
  2630. if (!si_vm_reg_valid(reg)) {
  2631. DRM_ERROR("CP DMA Bad SRC register\n");
  2632. return -EINVAL;
  2633. }
  2634. }
  2635. }
  2636. }
  2637. }
  2638. if (command & PACKET3_CP_DMA_CMD_DAS) {
  2639. /* dst address space is register */
  2640. if (((info & 0x00300000) >> 20) == 0) {
  2641. start_reg = ib[idx + 2];
  2642. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  2643. reg = start_reg;
  2644. if (!si_vm_reg_valid(reg)) {
  2645. DRM_ERROR("CP DMA Bad DST register\n");
  2646. return -EINVAL;
  2647. }
  2648. } else {
  2649. for (i = 0; i < (command & 0x1fffff); i++) {
  2650. reg = start_reg + (4 * i);
  2651. if (!si_vm_reg_valid(reg)) {
  2652. DRM_ERROR("CP DMA Bad DST register\n");
  2653. return -EINVAL;
  2654. }
  2655. }
  2656. }
  2657. }
  2658. }
  2659. break;
  2660. default:
  2661. DRM_ERROR("Invalid GFX packet3: 0x%x\n", pkt->opcode);
  2662. return -EINVAL;
  2663. }
  2664. return 0;
  2665. }
  2666. static int si_vm_packet3_compute_check(struct radeon_device *rdev,
  2667. u32 *ib, struct radeon_cs_packet *pkt)
  2668. {
  2669. u32 idx = pkt->idx + 1;
  2670. u32 idx_value = ib[idx];
  2671. u32 start_reg, reg, i;
  2672. switch (pkt->opcode) {
  2673. case PACKET3_NOP:
  2674. case PACKET3_SET_BASE:
  2675. case PACKET3_CLEAR_STATE:
  2676. case PACKET3_DISPATCH_DIRECT:
  2677. case PACKET3_DISPATCH_INDIRECT:
  2678. case PACKET3_ALLOC_GDS:
  2679. case PACKET3_WRITE_GDS_RAM:
  2680. case PACKET3_ATOMIC_GDS:
  2681. case PACKET3_ATOMIC:
  2682. case PACKET3_OCCLUSION_QUERY:
  2683. case PACKET3_SET_PREDICATION:
  2684. case PACKET3_COND_EXEC:
  2685. case PACKET3_PRED_EXEC:
  2686. case PACKET3_CONTEXT_CONTROL:
  2687. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2688. case PACKET3_WAIT_REG_MEM:
  2689. case PACKET3_MEM_WRITE:
  2690. case PACKET3_PFP_SYNC_ME:
  2691. case PACKET3_SURFACE_SYNC:
  2692. case PACKET3_EVENT_WRITE:
  2693. case PACKET3_EVENT_WRITE_EOP:
  2694. case PACKET3_EVENT_WRITE_EOS:
  2695. case PACKET3_SET_CONTEXT_REG:
  2696. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2697. case PACKET3_SET_SH_REG:
  2698. case PACKET3_SET_SH_REG_OFFSET:
  2699. case PACKET3_INCREMENT_DE_COUNTER:
  2700. case PACKET3_WAIT_ON_CE_COUNTER:
  2701. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2702. case PACKET3_ME_WRITE:
  2703. break;
  2704. case PACKET3_COPY_DATA:
  2705. if ((idx_value & 0xf00) == 0) {
  2706. reg = ib[idx + 3] * 4;
  2707. if (!si_vm_reg_valid(reg))
  2708. return -EINVAL;
  2709. }
  2710. break;
  2711. case PACKET3_WRITE_DATA:
  2712. if ((idx_value & 0xf00) == 0) {
  2713. start_reg = ib[idx + 1] * 4;
  2714. if (idx_value & 0x10000) {
  2715. if (!si_vm_reg_valid(start_reg))
  2716. return -EINVAL;
  2717. } else {
  2718. for (i = 0; i < (pkt->count - 2); i++) {
  2719. reg = start_reg + (4 * i);
  2720. if (!si_vm_reg_valid(reg))
  2721. return -EINVAL;
  2722. }
  2723. }
  2724. }
  2725. break;
  2726. case PACKET3_COND_WRITE:
  2727. if (idx_value & 0x100) {
  2728. reg = ib[idx + 5] * 4;
  2729. if (!si_vm_reg_valid(reg))
  2730. return -EINVAL;
  2731. }
  2732. break;
  2733. case PACKET3_COPY_DW:
  2734. if (idx_value & 0x2) {
  2735. reg = ib[idx + 3] * 4;
  2736. if (!si_vm_reg_valid(reg))
  2737. return -EINVAL;
  2738. }
  2739. break;
  2740. default:
  2741. DRM_ERROR("Invalid Compute packet3: 0x%x\n", pkt->opcode);
  2742. return -EINVAL;
  2743. }
  2744. return 0;
  2745. }
  2746. int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  2747. {
  2748. int ret = 0;
  2749. u32 idx = 0;
  2750. struct radeon_cs_packet pkt;
  2751. do {
  2752. pkt.idx = idx;
  2753. pkt.type = RADEON_CP_PACKET_GET_TYPE(ib->ptr[idx]);
  2754. pkt.count = RADEON_CP_PACKET_GET_COUNT(ib->ptr[idx]);
  2755. pkt.one_reg_wr = 0;
  2756. switch (pkt.type) {
  2757. case RADEON_PACKET_TYPE0:
  2758. dev_err(rdev->dev, "Packet0 not allowed!\n");
  2759. ret = -EINVAL;
  2760. break;
  2761. case RADEON_PACKET_TYPE2:
  2762. idx += 1;
  2763. break;
  2764. case RADEON_PACKET_TYPE3:
  2765. pkt.opcode = RADEON_CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  2766. if (ib->is_const_ib)
  2767. ret = si_vm_packet3_ce_check(rdev, ib->ptr, &pkt);
  2768. else {
  2769. switch (ib->ring) {
  2770. case RADEON_RING_TYPE_GFX_INDEX:
  2771. ret = si_vm_packet3_gfx_check(rdev, ib->ptr, &pkt);
  2772. break;
  2773. case CAYMAN_RING_TYPE_CP1_INDEX:
  2774. case CAYMAN_RING_TYPE_CP2_INDEX:
  2775. ret = si_vm_packet3_compute_check(rdev, ib->ptr, &pkt);
  2776. break;
  2777. default:
  2778. dev_err(rdev->dev, "Non-PM4 ring %d !\n", ib->ring);
  2779. ret = -EINVAL;
  2780. break;
  2781. }
  2782. }
  2783. idx += pkt.count + 2;
  2784. break;
  2785. default:
  2786. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  2787. ret = -EINVAL;
  2788. break;
  2789. }
  2790. if (ret)
  2791. break;
  2792. } while (idx < ib->length_dw);
  2793. return ret;
  2794. }
  2795. /*
  2796. * vm
  2797. */
  2798. int si_vm_init(struct radeon_device *rdev)
  2799. {
  2800. /* number of VMs */
  2801. rdev->vm_manager.nvm = 16;
  2802. /* base offset of vram pages */
  2803. rdev->vm_manager.vram_base_offset = 0;
  2804. return 0;
  2805. }
  2806. void si_vm_fini(struct radeon_device *rdev)
  2807. {
  2808. }
  2809. /**
  2810. * si_vm_set_page - update the page tables using the CP
  2811. *
  2812. * @rdev: radeon_device pointer
  2813. * @ib: indirect buffer to fill with commands
  2814. * @pe: addr of the page entry
  2815. * @addr: dst addr to write into pe
  2816. * @count: number of page entries to update
  2817. * @incr: increase next addr by incr bytes
  2818. * @flags: access flags
  2819. *
  2820. * Update the page tables using the CP (SI).
  2821. */
  2822. void si_vm_set_page(struct radeon_device *rdev,
  2823. struct radeon_ib *ib,
  2824. uint64_t pe,
  2825. uint64_t addr, unsigned count,
  2826. uint32_t incr, uint32_t flags)
  2827. {
  2828. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  2829. uint64_t value;
  2830. unsigned ndw;
  2831. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  2832. while (count) {
  2833. ndw = 2 + count * 2;
  2834. if (ndw > 0x3FFE)
  2835. ndw = 0x3FFE;
  2836. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
  2837. ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
  2838. WRITE_DATA_DST_SEL(1));
  2839. ib->ptr[ib->length_dw++] = pe;
  2840. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  2841. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  2842. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2843. value = radeon_vm_map_gart(rdev, addr);
  2844. value &= 0xFFFFFFFFFFFFF000ULL;
  2845. } else if (flags & RADEON_VM_PAGE_VALID) {
  2846. value = addr;
  2847. } else {
  2848. value = 0;
  2849. }
  2850. addr += incr;
  2851. value |= r600_flags;
  2852. ib->ptr[ib->length_dw++] = value;
  2853. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2854. }
  2855. }
  2856. } else {
  2857. /* DMA */
  2858. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2859. while (count) {
  2860. ndw = count * 2;
  2861. if (ndw > 0xFFFFE)
  2862. ndw = 0xFFFFE;
  2863. /* for non-physically contiguous pages (system) */
  2864. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, ndw);
  2865. ib->ptr[ib->length_dw++] = pe;
  2866. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2867. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  2868. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2869. value = radeon_vm_map_gart(rdev, addr);
  2870. value &= 0xFFFFFFFFFFFFF000ULL;
  2871. } else if (flags & RADEON_VM_PAGE_VALID) {
  2872. value = addr;
  2873. } else {
  2874. value = 0;
  2875. }
  2876. addr += incr;
  2877. value |= r600_flags;
  2878. ib->ptr[ib->length_dw++] = value;
  2879. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2880. }
  2881. }
  2882. } else {
  2883. while (count) {
  2884. ndw = count * 2;
  2885. if (ndw > 0xFFFFE)
  2886. ndw = 0xFFFFE;
  2887. if (flags & RADEON_VM_PAGE_VALID)
  2888. value = addr;
  2889. else
  2890. value = 0;
  2891. /* for physically contiguous pages (vram) */
  2892. ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
  2893. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  2894. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2895. ib->ptr[ib->length_dw++] = r600_flags; /* mask */
  2896. ib->ptr[ib->length_dw++] = 0;
  2897. ib->ptr[ib->length_dw++] = value; /* value */
  2898. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2899. ib->ptr[ib->length_dw++] = incr; /* increment size */
  2900. ib->ptr[ib->length_dw++] = 0;
  2901. pe += ndw * 4;
  2902. addr += (ndw / 2) * incr;
  2903. count -= ndw / 2;
  2904. }
  2905. }
  2906. while (ib->length_dw & 0x7)
  2907. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0);
  2908. }
  2909. }
  2910. void si_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2911. {
  2912. struct radeon_ring *ring = &rdev->ring[ridx];
  2913. if (vm == NULL)
  2914. return;
  2915. /* write new base address */
  2916. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2917. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2918. WRITE_DATA_DST_SEL(0)));
  2919. if (vm->id < 8) {
  2920. radeon_ring_write(ring,
  2921. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  2922. } else {
  2923. radeon_ring_write(ring,
  2924. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  2925. }
  2926. radeon_ring_write(ring, 0);
  2927. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2928. /* flush hdp cache */
  2929. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2930. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2931. WRITE_DATA_DST_SEL(0)));
  2932. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2933. radeon_ring_write(ring, 0);
  2934. radeon_ring_write(ring, 0x1);
  2935. /* bits 0-15 are the VM contexts0-15 */
  2936. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2937. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2938. WRITE_DATA_DST_SEL(0)));
  2939. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  2940. radeon_ring_write(ring, 0);
  2941. radeon_ring_write(ring, 1 << vm->id);
  2942. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2943. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2944. radeon_ring_write(ring, 0x0);
  2945. }
  2946. void si_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2947. {
  2948. struct radeon_ring *ring = &rdev->ring[ridx];
  2949. if (vm == NULL)
  2950. return;
  2951. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2952. if (vm->id < 8) {
  2953. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  2954. } else {
  2955. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2));
  2956. }
  2957. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2958. /* flush hdp cache */
  2959. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2960. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  2961. radeon_ring_write(ring, 1);
  2962. /* bits 0-7 are the VM contexts0-7 */
  2963. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2964. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  2965. radeon_ring_write(ring, 1 << vm->id);
  2966. }
  2967. /*
  2968. * RLC
  2969. */
  2970. void si_rlc_fini(struct radeon_device *rdev)
  2971. {
  2972. int r;
  2973. /* save restore block */
  2974. if (rdev->rlc.save_restore_obj) {
  2975. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2976. if (unlikely(r != 0))
  2977. dev_warn(rdev->dev, "(%d) reserve RLC sr bo failed\n", r);
  2978. radeon_bo_unpin(rdev->rlc.save_restore_obj);
  2979. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  2980. radeon_bo_unref(&rdev->rlc.save_restore_obj);
  2981. rdev->rlc.save_restore_obj = NULL;
  2982. }
  2983. /* clear state block */
  2984. if (rdev->rlc.clear_state_obj) {
  2985. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  2986. if (unlikely(r != 0))
  2987. dev_warn(rdev->dev, "(%d) reserve RLC c bo failed\n", r);
  2988. radeon_bo_unpin(rdev->rlc.clear_state_obj);
  2989. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  2990. radeon_bo_unref(&rdev->rlc.clear_state_obj);
  2991. rdev->rlc.clear_state_obj = NULL;
  2992. }
  2993. }
  2994. int si_rlc_init(struct radeon_device *rdev)
  2995. {
  2996. int r;
  2997. /* save restore block */
  2998. if (rdev->rlc.save_restore_obj == NULL) {
  2999. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  3000. RADEON_GEM_DOMAIN_VRAM, NULL,
  3001. &rdev->rlc.save_restore_obj);
  3002. if (r) {
  3003. dev_warn(rdev->dev, "(%d) create RLC sr bo failed\n", r);
  3004. return r;
  3005. }
  3006. }
  3007. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  3008. if (unlikely(r != 0)) {
  3009. si_rlc_fini(rdev);
  3010. return r;
  3011. }
  3012. r = radeon_bo_pin(rdev->rlc.save_restore_obj, RADEON_GEM_DOMAIN_VRAM,
  3013. &rdev->rlc.save_restore_gpu_addr);
  3014. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  3015. if (r) {
  3016. dev_warn(rdev->dev, "(%d) pin RLC sr bo failed\n", r);
  3017. si_rlc_fini(rdev);
  3018. return r;
  3019. }
  3020. /* clear state block */
  3021. if (rdev->rlc.clear_state_obj == NULL) {
  3022. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  3023. RADEON_GEM_DOMAIN_VRAM, NULL,
  3024. &rdev->rlc.clear_state_obj);
  3025. if (r) {
  3026. dev_warn(rdev->dev, "(%d) create RLC c bo failed\n", r);
  3027. si_rlc_fini(rdev);
  3028. return r;
  3029. }
  3030. }
  3031. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  3032. if (unlikely(r != 0)) {
  3033. si_rlc_fini(rdev);
  3034. return r;
  3035. }
  3036. r = radeon_bo_pin(rdev->rlc.clear_state_obj, RADEON_GEM_DOMAIN_VRAM,
  3037. &rdev->rlc.clear_state_gpu_addr);
  3038. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  3039. if (r) {
  3040. dev_warn(rdev->dev, "(%d) pin RLC c bo failed\n", r);
  3041. si_rlc_fini(rdev);
  3042. return r;
  3043. }
  3044. return 0;
  3045. }
  3046. static void si_rlc_stop(struct radeon_device *rdev)
  3047. {
  3048. WREG32(RLC_CNTL, 0);
  3049. }
  3050. static void si_rlc_start(struct radeon_device *rdev)
  3051. {
  3052. WREG32(RLC_CNTL, RLC_ENABLE);
  3053. }
  3054. static int si_rlc_resume(struct radeon_device *rdev)
  3055. {
  3056. u32 i;
  3057. const __be32 *fw_data;
  3058. if (!rdev->rlc_fw)
  3059. return -EINVAL;
  3060. si_rlc_stop(rdev);
  3061. WREG32(RLC_RL_BASE, 0);
  3062. WREG32(RLC_RL_SIZE, 0);
  3063. WREG32(RLC_LB_CNTL, 0);
  3064. WREG32(RLC_LB_CNTR_MAX, 0xffffffff);
  3065. WREG32(RLC_LB_CNTR_INIT, 0);
  3066. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  3067. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  3068. WREG32(RLC_MC_CNTL, 0);
  3069. WREG32(RLC_UCODE_CNTL, 0);
  3070. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3071. for (i = 0; i < SI_RLC_UCODE_SIZE; i++) {
  3072. WREG32(RLC_UCODE_ADDR, i);
  3073. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3074. }
  3075. WREG32(RLC_UCODE_ADDR, 0);
  3076. si_rlc_start(rdev);
  3077. return 0;
  3078. }
  3079. static void si_enable_interrupts(struct radeon_device *rdev)
  3080. {
  3081. u32 ih_cntl = RREG32(IH_CNTL);
  3082. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3083. ih_cntl |= ENABLE_INTR;
  3084. ih_rb_cntl |= IH_RB_ENABLE;
  3085. WREG32(IH_CNTL, ih_cntl);
  3086. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3087. rdev->ih.enabled = true;
  3088. }
  3089. static void si_disable_interrupts(struct radeon_device *rdev)
  3090. {
  3091. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3092. u32 ih_cntl = RREG32(IH_CNTL);
  3093. ih_rb_cntl &= ~IH_RB_ENABLE;
  3094. ih_cntl &= ~ENABLE_INTR;
  3095. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3096. WREG32(IH_CNTL, ih_cntl);
  3097. /* set rptr, wptr to 0 */
  3098. WREG32(IH_RB_RPTR, 0);
  3099. WREG32(IH_RB_WPTR, 0);
  3100. rdev->ih.enabled = false;
  3101. rdev->ih.rptr = 0;
  3102. }
  3103. static void si_disable_interrupt_state(struct radeon_device *rdev)
  3104. {
  3105. u32 tmp;
  3106. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3107. WREG32(CP_INT_CNTL_RING1, 0);
  3108. WREG32(CP_INT_CNTL_RING2, 0);
  3109. tmp = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3110. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, tmp);
  3111. tmp = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3112. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, tmp);
  3113. WREG32(GRBM_INT_CNTL, 0);
  3114. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  3115. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  3116. if (rdev->num_crtc >= 4) {
  3117. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  3118. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  3119. }
  3120. if (rdev->num_crtc >= 6) {
  3121. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  3122. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  3123. }
  3124. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  3125. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  3126. if (rdev->num_crtc >= 4) {
  3127. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  3128. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  3129. }
  3130. if (rdev->num_crtc >= 6) {
  3131. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  3132. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  3133. }
  3134. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3135. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3136. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3137. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3138. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3139. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3140. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3141. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3142. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3143. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3144. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3145. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3146. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3147. }
  3148. static int si_irq_init(struct radeon_device *rdev)
  3149. {
  3150. int ret = 0;
  3151. int rb_bufsz;
  3152. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3153. /* allocate ring */
  3154. ret = r600_ih_ring_alloc(rdev);
  3155. if (ret)
  3156. return ret;
  3157. /* disable irqs */
  3158. si_disable_interrupts(rdev);
  3159. /* init rlc */
  3160. ret = si_rlc_resume(rdev);
  3161. if (ret) {
  3162. r600_ih_ring_fini(rdev);
  3163. return ret;
  3164. }
  3165. /* setup interrupt control */
  3166. /* set dummy read address to ring address */
  3167. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3168. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3169. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3170. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3171. */
  3172. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3173. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3174. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3175. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3176. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3177. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3178. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3179. IH_WPTR_OVERFLOW_CLEAR |
  3180. (rb_bufsz << 1));
  3181. if (rdev->wb.enabled)
  3182. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3183. /* set the writeback address whether it's enabled or not */
  3184. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3185. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3186. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3187. /* set rptr, wptr to 0 */
  3188. WREG32(IH_RB_RPTR, 0);
  3189. WREG32(IH_RB_WPTR, 0);
  3190. /* Default settings for IH_CNTL (disabled at first) */
  3191. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  3192. /* RPTR_REARM only works if msi's are enabled */
  3193. if (rdev->msi_enabled)
  3194. ih_cntl |= RPTR_REARM;
  3195. WREG32(IH_CNTL, ih_cntl);
  3196. /* force the active interrupt state to all disabled */
  3197. si_disable_interrupt_state(rdev);
  3198. pci_set_master(rdev->pdev);
  3199. /* enable irqs */
  3200. si_enable_interrupts(rdev);
  3201. return ret;
  3202. }
  3203. int si_irq_set(struct radeon_device *rdev)
  3204. {
  3205. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3206. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  3207. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  3208. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  3209. u32 grbm_int_cntl = 0;
  3210. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  3211. u32 dma_cntl, dma_cntl1;
  3212. if (!rdev->irq.installed) {
  3213. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3214. return -EINVAL;
  3215. }
  3216. /* don't enable anything if the ih is disabled */
  3217. if (!rdev->ih.enabled) {
  3218. si_disable_interrupts(rdev);
  3219. /* force the active interrupt state to all disabled */
  3220. si_disable_interrupt_state(rdev);
  3221. return 0;
  3222. }
  3223. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3224. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3225. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3226. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3227. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3228. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3229. dma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3230. dma_cntl1 = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3231. /* enable CP interrupts on all rings */
  3232. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3233. DRM_DEBUG("si_irq_set: sw int gfx\n");
  3234. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3235. }
  3236. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  3237. DRM_DEBUG("si_irq_set: sw int cp1\n");
  3238. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  3239. }
  3240. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  3241. DRM_DEBUG("si_irq_set: sw int cp2\n");
  3242. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  3243. }
  3244. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3245. DRM_DEBUG("si_irq_set: sw int dma\n");
  3246. dma_cntl |= TRAP_ENABLE;
  3247. }
  3248. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  3249. DRM_DEBUG("si_irq_set: sw int dma1\n");
  3250. dma_cntl1 |= TRAP_ENABLE;
  3251. }
  3252. if (rdev->irq.crtc_vblank_int[0] ||
  3253. atomic_read(&rdev->irq.pflip[0])) {
  3254. DRM_DEBUG("si_irq_set: vblank 0\n");
  3255. crtc1 |= VBLANK_INT_MASK;
  3256. }
  3257. if (rdev->irq.crtc_vblank_int[1] ||
  3258. atomic_read(&rdev->irq.pflip[1])) {
  3259. DRM_DEBUG("si_irq_set: vblank 1\n");
  3260. crtc2 |= VBLANK_INT_MASK;
  3261. }
  3262. if (rdev->irq.crtc_vblank_int[2] ||
  3263. atomic_read(&rdev->irq.pflip[2])) {
  3264. DRM_DEBUG("si_irq_set: vblank 2\n");
  3265. crtc3 |= VBLANK_INT_MASK;
  3266. }
  3267. if (rdev->irq.crtc_vblank_int[3] ||
  3268. atomic_read(&rdev->irq.pflip[3])) {
  3269. DRM_DEBUG("si_irq_set: vblank 3\n");
  3270. crtc4 |= VBLANK_INT_MASK;
  3271. }
  3272. if (rdev->irq.crtc_vblank_int[4] ||
  3273. atomic_read(&rdev->irq.pflip[4])) {
  3274. DRM_DEBUG("si_irq_set: vblank 4\n");
  3275. crtc5 |= VBLANK_INT_MASK;
  3276. }
  3277. if (rdev->irq.crtc_vblank_int[5] ||
  3278. atomic_read(&rdev->irq.pflip[5])) {
  3279. DRM_DEBUG("si_irq_set: vblank 5\n");
  3280. crtc6 |= VBLANK_INT_MASK;
  3281. }
  3282. if (rdev->irq.hpd[0]) {
  3283. DRM_DEBUG("si_irq_set: hpd 1\n");
  3284. hpd1 |= DC_HPDx_INT_EN;
  3285. }
  3286. if (rdev->irq.hpd[1]) {
  3287. DRM_DEBUG("si_irq_set: hpd 2\n");
  3288. hpd2 |= DC_HPDx_INT_EN;
  3289. }
  3290. if (rdev->irq.hpd[2]) {
  3291. DRM_DEBUG("si_irq_set: hpd 3\n");
  3292. hpd3 |= DC_HPDx_INT_EN;
  3293. }
  3294. if (rdev->irq.hpd[3]) {
  3295. DRM_DEBUG("si_irq_set: hpd 4\n");
  3296. hpd4 |= DC_HPDx_INT_EN;
  3297. }
  3298. if (rdev->irq.hpd[4]) {
  3299. DRM_DEBUG("si_irq_set: hpd 5\n");
  3300. hpd5 |= DC_HPDx_INT_EN;
  3301. }
  3302. if (rdev->irq.hpd[5]) {
  3303. DRM_DEBUG("si_irq_set: hpd 6\n");
  3304. hpd6 |= DC_HPDx_INT_EN;
  3305. }
  3306. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  3307. WREG32(CP_INT_CNTL_RING1, cp_int_cntl1);
  3308. WREG32(CP_INT_CNTL_RING2, cp_int_cntl2);
  3309. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, dma_cntl);
  3310. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, dma_cntl1);
  3311. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3312. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  3313. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  3314. if (rdev->num_crtc >= 4) {
  3315. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  3316. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  3317. }
  3318. if (rdev->num_crtc >= 6) {
  3319. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  3320. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  3321. }
  3322. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  3323. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  3324. if (rdev->num_crtc >= 4) {
  3325. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  3326. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  3327. }
  3328. if (rdev->num_crtc >= 6) {
  3329. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  3330. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  3331. }
  3332. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3333. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3334. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3335. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3336. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3337. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3338. return 0;
  3339. }
  3340. static inline void si_irq_ack(struct radeon_device *rdev)
  3341. {
  3342. u32 tmp;
  3343. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3344. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3345. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  3346. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  3347. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  3348. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  3349. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  3350. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  3351. if (rdev->num_crtc >= 4) {
  3352. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  3353. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  3354. }
  3355. if (rdev->num_crtc >= 6) {
  3356. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  3357. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  3358. }
  3359. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  3360. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3361. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  3362. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3363. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  3364. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  3365. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  3366. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  3367. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  3368. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  3369. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  3370. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  3371. if (rdev->num_crtc >= 4) {
  3372. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  3373. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3374. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  3375. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3376. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  3377. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  3378. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  3379. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  3380. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  3381. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  3382. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  3383. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  3384. }
  3385. if (rdev->num_crtc >= 6) {
  3386. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  3387. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3388. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  3389. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3390. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  3391. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  3392. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  3393. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  3394. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  3395. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  3396. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  3397. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  3398. }
  3399. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3400. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3401. tmp |= DC_HPDx_INT_ACK;
  3402. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3403. }
  3404. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3405. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3406. tmp |= DC_HPDx_INT_ACK;
  3407. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3408. }
  3409. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3410. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3411. tmp |= DC_HPDx_INT_ACK;
  3412. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3413. }
  3414. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3415. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3416. tmp |= DC_HPDx_INT_ACK;
  3417. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3418. }
  3419. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3420. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3421. tmp |= DC_HPDx_INT_ACK;
  3422. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3423. }
  3424. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3425. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3426. tmp |= DC_HPDx_INT_ACK;
  3427. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3428. }
  3429. }
  3430. static void si_irq_disable(struct radeon_device *rdev)
  3431. {
  3432. si_disable_interrupts(rdev);
  3433. /* Wait and acknowledge irq */
  3434. mdelay(1);
  3435. si_irq_ack(rdev);
  3436. si_disable_interrupt_state(rdev);
  3437. }
  3438. static void si_irq_suspend(struct radeon_device *rdev)
  3439. {
  3440. si_irq_disable(rdev);
  3441. si_rlc_stop(rdev);
  3442. }
  3443. static void si_irq_fini(struct radeon_device *rdev)
  3444. {
  3445. si_irq_suspend(rdev);
  3446. r600_ih_ring_fini(rdev);
  3447. }
  3448. static inline u32 si_get_ih_wptr(struct radeon_device *rdev)
  3449. {
  3450. u32 wptr, tmp;
  3451. if (rdev->wb.enabled)
  3452. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3453. else
  3454. wptr = RREG32(IH_RB_WPTR);
  3455. if (wptr & RB_OVERFLOW) {
  3456. /* When a ring buffer overflow happen start parsing interrupt
  3457. * from the last not overwritten vector (wptr + 16). Hopefully
  3458. * this should allow us to catchup.
  3459. */
  3460. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3461. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3462. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3463. tmp = RREG32(IH_RB_CNTL);
  3464. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3465. WREG32(IH_RB_CNTL, tmp);
  3466. }
  3467. return (wptr & rdev->ih.ptr_mask);
  3468. }
  3469. /* SI IV Ring
  3470. * Each IV ring entry is 128 bits:
  3471. * [7:0] - interrupt source id
  3472. * [31:8] - reserved
  3473. * [59:32] - interrupt source data
  3474. * [63:60] - reserved
  3475. * [71:64] - RINGID
  3476. * [79:72] - VMID
  3477. * [127:80] - reserved
  3478. */
  3479. int si_irq_process(struct radeon_device *rdev)
  3480. {
  3481. u32 wptr;
  3482. u32 rptr;
  3483. u32 src_id, src_data, ring_id;
  3484. u32 ring_index;
  3485. bool queue_hotplug = false;
  3486. if (!rdev->ih.enabled || rdev->shutdown)
  3487. return IRQ_NONE;
  3488. wptr = si_get_ih_wptr(rdev);
  3489. restart_ih:
  3490. /* is somebody else already processing irqs? */
  3491. if (atomic_xchg(&rdev->ih.lock, 1))
  3492. return IRQ_NONE;
  3493. rptr = rdev->ih.rptr;
  3494. DRM_DEBUG("si_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3495. /* Order reading of wptr vs. reading of IH ring data */
  3496. rmb();
  3497. /* display interrupts */
  3498. si_irq_ack(rdev);
  3499. while (rptr != wptr) {
  3500. /* wptr/rptr are in bytes! */
  3501. ring_index = rptr / 4;
  3502. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3503. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3504. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  3505. switch (src_id) {
  3506. case 1: /* D1 vblank/vline */
  3507. switch (src_data) {
  3508. case 0: /* D1 vblank */
  3509. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3510. if (rdev->irq.crtc_vblank_int[0]) {
  3511. drm_handle_vblank(rdev->ddev, 0);
  3512. rdev->pm.vblank_sync = true;
  3513. wake_up(&rdev->irq.vblank_queue);
  3514. }
  3515. if (atomic_read(&rdev->irq.pflip[0]))
  3516. radeon_crtc_handle_flip(rdev, 0);
  3517. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3518. DRM_DEBUG("IH: D1 vblank\n");
  3519. }
  3520. break;
  3521. case 1: /* D1 vline */
  3522. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  3523. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3524. DRM_DEBUG("IH: D1 vline\n");
  3525. }
  3526. break;
  3527. default:
  3528. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3529. break;
  3530. }
  3531. break;
  3532. case 2: /* D2 vblank/vline */
  3533. switch (src_data) {
  3534. case 0: /* D2 vblank */
  3535. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  3536. if (rdev->irq.crtc_vblank_int[1]) {
  3537. drm_handle_vblank(rdev->ddev, 1);
  3538. rdev->pm.vblank_sync = true;
  3539. wake_up(&rdev->irq.vblank_queue);
  3540. }
  3541. if (atomic_read(&rdev->irq.pflip[1]))
  3542. radeon_crtc_handle_flip(rdev, 1);
  3543. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  3544. DRM_DEBUG("IH: D2 vblank\n");
  3545. }
  3546. break;
  3547. case 1: /* D2 vline */
  3548. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  3549. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  3550. DRM_DEBUG("IH: D2 vline\n");
  3551. }
  3552. break;
  3553. default:
  3554. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3555. break;
  3556. }
  3557. break;
  3558. case 3: /* D3 vblank/vline */
  3559. switch (src_data) {
  3560. case 0: /* D3 vblank */
  3561. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  3562. if (rdev->irq.crtc_vblank_int[2]) {
  3563. drm_handle_vblank(rdev->ddev, 2);
  3564. rdev->pm.vblank_sync = true;
  3565. wake_up(&rdev->irq.vblank_queue);
  3566. }
  3567. if (atomic_read(&rdev->irq.pflip[2]))
  3568. radeon_crtc_handle_flip(rdev, 2);
  3569. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  3570. DRM_DEBUG("IH: D3 vblank\n");
  3571. }
  3572. break;
  3573. case 1: /* D3 vline */
  3574. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  3575. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  3576. DRM_DEBUG("IH: D3 vline\n");
  3577. }
  3578. break;
  3579. default:
  3580. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3581. break;
  3582. }
  3583. break;
  3584. case 4: /* D4 vblank/vline */
  3585. switch (src_data) {
  3586. case 0: /* D4 vblank */
  3587. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  3588. if (rdev->irq.crtc_vblank_int[3]) {
  3589. drm_handle_vblank(rdev->ddev, 3);
  3590. rdev->pm.vblank_sync = true;
  3591. wake_up(&rdev->irq.vblank_queue);
  3592. }
  3593. if (atomic_read(&rdev->irq.pflip[3]))
  3594. radeon_crtc_handle_flip(rdev, 3);
  3595. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  3596. DRM_DEBUG("IH: D4 vblank\n");
  3597. }
  3598. break;
  3599. case 1: /* D4 vline */
  3600. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  3601. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  3602. DRM_DEBUG("IH: D4 vline\n");
  3603. }
  3604. break;
  3605. default:
  3606. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3607. break;
  3608. }
  3609. break;
  3610. case 5: /* D5 vblank/vline */
  3611. switch (src_data) {
  3612. case 0: /* D5 vblank */
  3613. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  3614. if (rdev->irq.crtc_vblank_int[4]) {
  3615. drm_handle_vblank(rdev->ddev, 4);
  3616. rdev->pm.vblank_sync = true;
  3617. wake_up(&rdev->irq.vblank_queue);
  3618. }
  3619. if (atomic_read(&rdev->irq.pflip[4]))
  3620. radeon_crtc_handle_flip(rdev, 4);
  3621. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  3622. DRM_DEBUG("IH: D5 vblank\n");
  3623. }
  3624. break;
  3625. case 1: /* D5 vline */
  3626. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  3627. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  3628. DRM_DEBUG("IH: D5 vline\n");
  3629. }
  3630. break;
  3631. default:
  3632. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3633. break;
  3634. }
  3635. break;
  3636. case 6: /* D6 vblank/vline */
  3637. switch (src_data) {
  3638. case 0: /* D6 vblank */
  3639. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  3640. if (rdev->irq.crtc_vblank_int[5]) {
  3641. drm_handle_vblank(rdev->ddev, 5);
  3642. rdev->pm.vblank_sync = true;
  3643. wake_up(&rdev->irq.vblank_queue);
  3644. }
  3645. if (atomic_read(&rdev->irq.pflip[5]))
  3646. radeon_crtc_handle_flip(rdev, 5);
  3647. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  3648. DRM_DEBUG("IH: D6 vblank\n");
  3649. }
  3650. break;
  3651. case 1: /* D6 vline */
  3652. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  3653. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  3654. DRM_DEBUG("IH: D6 vline\n");
  3655. }
  3656. break;
  3657. default:
  3658. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3659. break;
  3660. }
  3661. break;
  3662. case 42: /* HPD hotplug */
  3663. switch (src_data) {
  3664. case 0:
  3665. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3666. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  3667. queue_hotplug = true;
  3668. DRM_DEBUG("IH: HPD1\n");
  3669. }
  3670. break;
  3671. case 1:
  3672. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3673. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  3674. queue_hotplug = true;
  3675. DRM_DEBUG("IH: HPD2\n");
  3676. }
  3677. break;
  3678. case 2:
  3679. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3680. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  3681. queue_hotplug = true;
  3682. DRM_DEBUG("IH: HPD3\n");
  3683. }
  3684. break;
  3685. case 3:
  3686. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3687. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  3688. queue_hotplug = true;
  3689. DRM_DEBUG("IH: HPD4\n");
  3690. }
  3691. break;
  3692. case 4:
  3693. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3694. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  3695. queue_hotplug = true;
  3696. DRM_DEBUG("IH: HPD5\n");
  3697. }
  3698. break;
  3699. case 5:
  3700. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3701. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  3702. queue_hotplug = true;
  3703. DRM_DEBUG("IH: HPD6\n");
  3704. }
  3705. break;
  3706. default:
  3707. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3708. break;
  3709. }
  3710. break;
  3711. case 146:
  3712. case 147:
  3713. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  3714. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3715. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3716. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3717. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3718. /* reset addr and status */
  3719. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  3720. break;
  3721. case 176: /* RINGID0 CP_INT */
  3722. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3723. break;
  3724. case 177: /* RINGID1 CP_INT */
  3725. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3726. break;
  3727. case 178: /* RINGID2 CP_INT */
  3728. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3729. break;
  3730. case 181: /* CP EOP event */
  3731. DRM_DEBUG("IH: CP EOP\n");
  3732. switch (ring_id) {
  3733. case 0:
  3734. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3735. break;
  3736. case 1:
  3737. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3738. break;
  3739. case 2:
  3740. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3741. break;
  3742. }
  3743. break;
  3744. case 224: /* DMA trap event */
  3745. DRM_DEBUG("IH: DMA trap\n");
  3746. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3747. break;
  3748. case 233: /* GUI IDLE */
  3749. DRM_DEBUG("IH: GUI idle\n");
  3750. break;
  3751. case 244: /* DMA trap event */
  3752. DRM_DEBUG("IH: DMA1 trap\n");
  3753. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3754. break;
  3755. default:
  3756. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3757. break;
  3758. }
  3759. /* wptr/rptr are in bytes! */
  3760. rptr += 16;
  3761. rptr &= rdev->ih.ptr_mask;
  3762. }
  3763. if (queue_hotplug)
  3764. schedule_work(&rdev->hotplug_work);
  3765. rdev->ih.rptr = rptr;
  3766. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3767. atomic_set(&rdev->ih.lock, 0);
  3768. /* make sure wptr hasn't changed while processing */
  3769. wptr = si_get_ih_wptr(rdev);
  3770. if (wptr != rptr)
  3771. goto restart_ih;
  3772. return IRQ_HANDLED;
  3773. }
  3774. /**
  3775. * si_copy_dma - copy pages using the DMA engine
  3776. *
  3777. * @rdev: radeon_device pointer
  3778. * @src_offset: src GPU address
  3779. * @dst_offset: dst GPU address
  3780. * @num_gpu_pages: number of GPU pages to xfer
  3781. * @fence: radeon fence object
  3782. *
  3783. * Copy GPU paging using the DMA engine (SI).
  3784. * Used by the radeon ttm implementation to move pages if
  3785. * registered as the asic copy callback.
  3786. */
  3787. int si_copy_dma(struct radeon_device *rdev,
  3788. uint64_t src_offset, uint64_t dst_offset,
  3789. unsigned num_gpu_pages,
  3790. struct radeon_fence **fence)
  3791. {
  3792. struct radeon_semaphore *sem = NULL;
  3793. int ring_index = rdev->asic->copy.dma_ring_index;
  3794. struct radeon_ring *ring = &rdev->ring[ring_index];
  3795. u32 size_in_bytes, cur_size_in_bytes;
  3796. int i, num_loops;
  3797. int r = 0;
  3798. r = radeon_semaphore_create(rdev, &sem);
  3799. if (r) {
  3800. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3801. return r;
  3802. }
  3803. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3804. num_loops = DIV_ROUND_UP(size_in_bytes, 0xfffff);
  3805. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 11);
  3806. if (r) {
  3807. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3808. radeon_semaphore_free(rdev, &sem, NULL);
  3809. return r;
  3810. }
  3811. if (radeon_fence_need_sync(*fence, ring->idx)) {
  3812. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  3813. ring->idx);
  3814. radeon_fence_note_sync(*fence, ring->idx);
  3815. } else {
  3816. radeon_semaphore_free(rdev, &sem, NULL);
  3817. }
  3818. for (i = 0; i < num_loops; i++) {
  3819. cur_size_in_bytes = size_in_bytes;
  3820. if (cur_size_in_bytes > 0xFFFFF)
  3821. cur_size_in_bytes = 0xFFFFF;
  3822. size_in_bytes -= cur_size_in_bytes;
  3823. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 1, 0, 0, cur_size_in_bytes));
  3824. radeon_ring_write(ring, dst_offset & 0xffffffff);
  3825. radeon_ring_write(ring, src_offset & 0xffffffff);
  3826. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  3827. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  3828. src_offset += cur_size_in_bytes;
  3829. dst_offset += cur_size_in_bytes;
  3830. }
  3831. r = radeon_fence_emit(rdev, fence, ring->idx);
  3832. if (r) {
  3833. radeon_ring_unlock_undo(rdev, ring);
  3834. return r;
  3835. }
  3836. radeon_ring_unlock_commit(rdev, ring);
  3837. radeon_semaphore_free(rdev, &sem, *fence);
  3838. return r;
  3839. }
  3840. /*
  3841. * startup/shutdown callbacks
  3842. */
  3843. static int si_startup(struct radeon_device *rdev)
  3844. {
  3845. struct radeon_ring *ring;
  3846. int r;
  3847. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  3848. !rdev->rlc_fw || !rdev->mc_fw) {
  3849. r = si_init_microcode(rdev);
  3850. if (r) {
  3851. DRM_ERROR("Failed to load firmware!\n");
  3852. return r;
  3853. }
  3854. }
  3855. r = si_mc_load_microcode(rdev);
  3856. if (r) {
  3857. DRM_ERROR("Failed to load MC firmware!\n");
  3858. return r;
  3859. }
  3860. r = r600_vram_scratch_init(rdev);
  3861. if (r)
  3862. return r;
  3863. si_mc_program(rdev);
  3864. r = si_pcie_gart_enable(rdev);
  3865. if (r)
  3866. return r;
  3867. si_gpu_init(rdev);
  3868. #if 0
  3869. r = evergreen_blit_init(rdev);
  3870. if (r) {
  3871. r600_blit_fini(rdev);
  3872. rdev->asic->copy = NULL;
  3873. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  3874. }
  3875. #endif
  3876. /* allocate rlc buffers */
  3877. r = si_rlc_init(rdev);
  3878. if (r) {
  3879. DRM_ERROR("Failed to init rlc BOs!\n");
  3880. return r;
  3881. }
  3882. /* allocate wb buffer */
  3883. r = radeon_wb_init(rdev);
  3884. if (r)
  3885. return r;
  3886. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3887. if (r) {
  3888. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3889. return r;
  3890. }
  3891. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3892. if (r) {
  3893. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3894. return r;
  3895. }
  3896. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3897. if (r) {
  3898. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3899. return r;
  3900. }
  3901. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  3902. if (r) {
  3903. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3904. return r;
  3905. }
  3906. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3907. if (r) {
  3908. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3909. return r;
  3910. }
  3911. /* Enable IRQ */
  3912. r = si_irq_init(rdev);
  3913. if (r) {
  3914. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3915. radeon_irq_kms_fini(rdev);
  3916. return r;
  3917. }
  3918. si_irq_set(rdev);
  3919. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3920. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3921. CP_RB0_RPTR, CP_RB0_WPTR,
  3922. 0, 0xfffff, RADEON_CP_PACKET2);
  3923. if (r)
  3924. return r;
  3925. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3926. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  3927. CP_RB1_RPTR, CP_RB1_WPTR,
  3928. 0, 0xfffff, RADEON_CP_PACKET2);
  3929. if (r)
  3930. return r;
  3931. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3932. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  3933. CP_RB2_RPTR, CP_RB2_WPTR,
  3934. 0, 0xfffff, RADEON_CP_PACKET2);
  3935. if (r)
  3936. return r;
  3937. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3938. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  3939. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  3940. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  3941. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  3942. if (r)
  3943. return r;
  3944. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  3945. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  3946. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  3947. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  3948. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  3949. if (r)
  3950. return r;
  3951. r = si_cp_load_microcode(rdev);
  3952. if (r)
  3953. return r;
  3954. r = si_cp_resume(rdev);
  3955. if (r)
  3956. return r;
  3957. r = cayman_dma_resume(rdev);
  3958. if (r)
  3959. return r;
  3960. r = radeon_ib_pool_init(rdev);
  3961. if (r) {
  3962. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3963. return r;
  3964. }
  3965. r = radeon_vm_manager_init(rdev);
  3966. if (r) {
  3967. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  3968. return r;
  3969. }
  3970. return 0;
  3971. }
  3972. int si_resume(struct radeon_device *rdev)
  3973. {
  3974. int r;
  3975. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  3976. * posting will perform necessary task to bring back GPU into good
  3977. * shape.
  3978. */
  3979. /* post card */
  3980. atom_asic_init(rdev->mode_info.atom_context);
  3981. rdev->accel_working = true;
  3982. r = si_startup(rdev);
  3983. if (r) {
  3984. DRM_ERROR("si startup failed on resume\n");
  3985. rdev->accel_working = false;
  3986. return r;
  3987. }
  3988. return r;
  3989. }
  3990. int si_suspend(struct radeon_device *rdev)
  3991. {
  3992. si_cp_enable(rdev, false);
  3993. cayman_dma_stop(rdev);
  3994. si_irq_suspend(rdev);
  3995. radeon_wb_disable(rdev);
  3996. si_pcie_gart_disable(rdev);
  3997. return 0;
  3998. }
  3999. /* Plan is to move initialization in that function and use
  4000. * helper function so that radeon_device_init pretty much
  4001. * do nothing more than calling asic specific function. This
  4002. * should also allow to remove a bunch of callback function
  4003. * like vram_info.
  4004. */
  4005. int si_init(struct radeon_device *rdev)
  4006. {
  4007. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  4008. int r;
  4009. /* Read BIOS */
  4010. if (!radeon_get_bios(rdev)) {
  4011. if (ASIC_IS_AVIVO(rdev))
  4012. return -EINVAL;
  4013. }
  4014. /* Must be an ATOMBIOS */
  4015. if (!rdev->is_atom_bios) {
  4016. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  4017. return -EINVAL;
  4018. }
  4019. r = radeon_atombios_init(rdev);
  4020. if (r)
  4021. return r;
  4022. /* Post card if necessary */
  4023. if (!radeon_card_posted(rdev)) {
  4024. if (!rdev->bios) {
  4025. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  4026. return -EINVAL;
  4027. }
  4028. DRM_INFO("GPU not posted. posting now...\n");
  4029. atom_asic_init(rdev->mode_info.atom_context);
  4030. }
  4031. /* Initialize scratch registers */
  4032. si_scratch_init(rdev);
  4033. /* Initialize surface registers */
  4034. radeon_surface_init(rdev);
  4035. /* Initialize clocks */
  4036. radeon_get_clock_info(rdev->ddev);
  4037. /* Fence driver */
  4038. r = radeon_fence_driver_init(rdev);
  4039. if (r)
  4040. return r;
  4041. /* initialize memory controller */
  4042. r = si_mc_init(rdev);
  4043. if (r)
  4044. return r;
  4045. /* Memory manager */
  4046. r = radeon_bo_init(rdev);
  4047. if (r)
  4048. return r;
  4049. r = radeon_irq_kms_init(rdev);
  4050. if (r)
  4051. return r;
  4052. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  4053. ring->ring_obj = NULL;
  4054. r600_ring_init(rdev, ring, 1024 * 1024);
  4055. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  4056. ring->ring_obj = NULL;
  4057. r600_ring_init(rdev, ring, 1024 * 1024);
  4058. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  4059. ring->ring_obj = NULL;
  4060. r600_ring_init(rdev, ring, 1024 * 1024);
  4061. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  4062. ring->ring_obj = NULL;
  4063. r600_ring_init(rdev, ring, 64 * 1024);
  4064. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  4065. ring->ring_obj = NULL;
  4066. r600_ring_init(rdev, ring, 64 * 1024);
  4067. rdev->ih.ring_obj = NULL;
  4068. r600_ih_ring_init(rdev, 64 * 1024);
  4069. r = r600_pcie_gart_init(rdev);
  4070. if (r)
  4071. return r;
  4072. rdev->accel_working = true;
  4073. r = si_startup(rdev);
  4074. if (r) {
  4075. dev_err(rdev->dev, "disabling GPU acceleration\n");
  4076. si_cp_fini(rdev);
  4077. cayman_dma_fini(rdev);
  4078. si_irq_fini(rdev);
  4079. si_rlc_fini(rdev);
  4080. radeon_wb_fini(rdev);
  4081. radeon_ib_pool_fini(rdev);
  4082. radeon_vm_manager_fini(rdev);
  4083. radeon_irq_kms_fini(rdev);
  4084. si_pcie_gart_fini(rdev);
  4085. rdev->accel_working = false;
  4086. }
  4087. /* Don't start up if the MC ucode is missing.
  4088. * The default clocks and voltages before the MC ucode
  4089. * is loaded are not suffient for advanced operations.
  4090. */
  4091. if (!rdev->mc_fw) {
  4092. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  4093. return -EINVAL;
  4094. }
  4095. return 0;
  4096. }
  4097. void si_fini(struct radeon_device *rdev)
  4098. {
  4099. #if 0
  4100. r600_blit_fini(rdev);
  4101. #endif
  4102. si_cp_fini(rdev);
  4103. cayman_dma_fini(rdev);
  4104. si_irq_fini(rdev);
  4105. si_rlc_fini(rdev);
  4106. radeon_wb_fini(rdev);
  4107. radeon_vm_manager_fini(rdev);
  4108. radeon_ib_pool_fini(rdev);
  4109. radeon_irq_kms_fini(rdev);
  4110. si_pcie_gart_fini(rdev);
  4111. r600_vram_scratch_fini(rdev);
  4112. radeon_gem_fini(rdev);
  4113. radeon_fence_driver_fini(rdev);
  4114. radeon_bo_fini(rdev);
  4115. radeon_atombios_fini(rdev);
  4116. kfree(rdev->bios);
  4117. rdev->bios = NULL;
  4118. }
  4119. /**
  4120. * si_get_gpu_clock - return GPU clock counter snapshot
  4121. *
  4122. * @rdev: radeon_device pointer
  4123. *
  4124. * Fetches a GPU clock counter snapshot (SI).
  4125. * Returns the 64 bit clock counter snapshot.
  4126. */
  4127. uint64_t si_get_gpu_clock(struct radeon_device *rdev)
  4128. {
  4129. uint64_t clock;
  4130. mutex_lock(&rdev->gpu_clock_mutex);
  4131. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4132. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  4133. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4134. mutex_unlock(&rdev->gpu_clock_mutex);
  4135. return clock;
  4136. }