emulate.c 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. /* Misc flags */
  75. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  76. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  77. #define Undefined (1<<25) /* No Such Instruction */
  78. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  79. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  80. #define No64 (1<<28)
  81. /* Source 2 operand type */
  82. #define Src2None (0<<29)
  83. #define Src2CL (1<<29)
  84. #define Src2ImmByte (2<<29)
  85. #define Src2One (3<<29)
  86. #define Src2Imm (4<<29)
  87. #define Src2Mask (7<<29)
  88. #define X2(x...) x, x
  89. #define X3(x...) X2(x), x
  90. #define X4(x...) X2(x), X2(x)
  91. #define X5(x...) X4(x), x
  92. #define X6(x...) X4(x), X2(x)
  93. #define X7(x...) X4(x), X3(x)
  94. #define X8(x...) X4(x), X4(x)
  95. #define X16(x...) X8(x), X8(x)
  96. struct opcode {
  97. u32 flags;
  98. union {
  99. int (*execute)(struct x86_emulate_ctxt *ctxt);
  100. struct opcode *group;
  101. struct group_dual *gdual;
  102. } u;
  103. };
  104. struct group_dual {
  105. struct opcode mod012[8];
  106. struct opcode mod3[8];
  107. };
  108. /* EFLAGS bit definitions. */
  109. #define EFLG_ID (1<<21)
  110. #define EFLG_VIP (1<<20)
  111. #define EFLG_VIF (1<<19)
  112. #define EFLG_AC (1<<18)
  113. #define EFLG_VM (1<<17)
  114. #define EFLG_RF (1<<16)
  115. #define EFLG_IOPL (3<<12)
  116. #define EFLG_NT (1<<14)
  117. #define EFLG_OF (1<<11)
  118. #define EFLG_DF (1<<10)
  119. #define EFLG_IF (1<<9)
  120. #define EFLG_TF (1<<8)
  121. #define EFLG_SF (1<<7)
  122. #define EFLG_ZF (1<<6)
  123. #define EFLG_AF (1<<4)
  124. #define EFLG_PF (1<<2)
  125. #define EFLG_CF (1<<0)
  126. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  127. #define EFLG_RESERVED_ONE_MASK 2
  128. /*
  129. * Instruction emulation:
  130. * Most instructions are emulated directly via a fragment of inline assembly
  131. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  132. * any modified flags.
  133. */
  134. #if defined(CONFIG_X86_64)
  135. #define _LO32 "k" /* force 32-bit operand */
  136. #define _STK "%%rsp" /* stack pointer */
  137. #elif defined(__i386__)
  138. #define _LO32 "" /* force 32-bit operand */
  139. #define _STK "%%esp" /* stack pointer */
  140. #endif
  141. /*
  142. * These EFLAGS bits are restored from saved value during emulation, and
  143. * any changes are written back to the saved value after emulation.
  144. */
  145. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  146. /* Before executing instruction: restore necessary bits in EFLAGS. */
  147. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  148. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  149. "movl %"_sav",%"_LO32 _tmp"; " \
  150. "push %"_tmp"; " \
  151. "push %"_tmp"; " \
  152. "movl %"_msk",%"_LO32 _tmp"; " \
  153. "andl %"_LO32 _tmp",("_STK"); " \
  154. "pushf; " \
  155. "notl %"_LO32 _tmp"; " \
  156. "andl %"_LO32 _tmp",("_STK"); " \
  157. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  158. "pop %"_tmp"; " \
  159. "orl %"_LO32 _tmp",("_STK"); " \
  160. "popf; " \
  161. "pop %"_sav"; "
  162. /* After executing instruction: write-back necessary bits in EFLAGS. */
  163. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  164. /* _sav |= EFLAGS & _msk; */ \
  165. "pushf; " \
  166. "pop %"_tmp"; " \
  167. "andl %"_msk",%"_LO32 _tmp"; " \
  168. "orl %"_LO32 _tmp",%"_sav"; "
  169. #ifdef CONFIG_X86_64
  170. #define ON64(x) x
  171. #else
  172. #define ON64(x)
  173. #endif
  174. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  175. do { \
  176. __asm__ __volatile__ ( \
  177. _PRE_EFLAGS("0", "4", "2") \
  178. _op _suffix " %"_x"3,%1; " \
  179. _POST_EFLAGS("0", "4", "2") \
  180. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  181. "=&r" (_tmp) \
  182. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  183. } while (0)
  184. /* Raw emulation: instruction has two explicit operands. */
  185. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  186. do { \
  187. unsigned long _tmp; \
  188. \
  189. switch ((_dst).bytes) { \
  190. case 2: \
  191. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  192. break; \
  193. case 4: \
  194. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  195. break; \
  196. case 8: \
  197. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  198. break; \
  199. } \
  200. } while (0)
  201. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  202. do { \
  203. unsigned long _tmp; \
  204. switch ((_dst).bytes) { \
  205. case 1: \
  206. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  207. break; \
  208. default: \
  209. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  210. _wx, _wy, _lx, _ly, _qx, _qy); \
  211. break; \
  212. } \
  213. } while (0)
  214. /* Source operand is byte-sized and may be restricted to just %cl. */
  215. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  216. __emulate_2op(_op, _src, _dst, _eflags, \
  217. "b", "c", "b", "c", "b", "c", "b", "c")
  218. /* Source operand is byte, word, long or quad sized. */
  219. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  220. __emulate_2op(_op, _src, _dst, _eflags, \
  221. "b", "q", "w", "r", _LO32, "r", "", "r")
  222. /* Source operand is word, long or quad sized. */
  223. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  224. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  225. "w", "r", _LO32, "r", "", "r")
  226. /* Instruction has three operands and one operand is stored in ECX register */
  227. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  228. do { \
  229. unsigned long _tmp; \
  230. _type _clv = (_cl).val; \
  231. _type _srcv = (_src).val; \
  232. _type _dstv = (_dst).val; \
  233. \
  234. __asm__ __volatile__ ( \
  235. _PRE_EFLAGS("0", "5", "2") \
  236. _op _suffix " %4,%1 \n" \
  237. _POST_EFLAGS("0", "5", "2") \
  238. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  239. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  240. ); \
  241. \
  242. (_cl).val = (unsigned long) _clv; \
  243. (_src).val = (unsigned long) _srcv; \
  244. (_dst).val = (unsigned long) _dstv; \
  245. } while (0)
  246. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  247. do { \
  248. switch ((_dst).bytes) { \
  249. case 2: \
  250. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  251. "w", unsigned short); \
  252. break; \
  253. case 4: \
  254. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  255. "l", unsigned int); \
  256. break; \
  257. case 8: \
  258. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  259. "q", unsigned long)); \
  260. break; \
  261. } \
  262. } while (0)
  263. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  264. do { \
  265. unsigned long _tmp; \
  266. \
  267. __asm__ __volatile__ ( \
  268. _PRE_EFLAGS("0", "3", "2") \
  269. _op _suffix " %1; " \
  270. _POST_EFLAGS("0", "3", "2") \
  271. : "=m" (_eflags), "+m" ((_dst).val), \
  272. "=&r" (_tmp) \
  273. : "i" (EFLAGS_MASK)); \
  274. } while (0)
  275. /* Instruction has only one explicit operand (no source operand). */
  276. #define emulate_1op(_op, _dst, _eflags) \
  277. do { \
  278. switch ((_dst).bytes) { \
  279. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  280. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  281. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  282. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  283. } \
  284. } while (0)
  285. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  286. do { \
  287. unsigned long _tmp; \
  288. \
  289. __asm__ __volatile__ ( \
  290. _PRE_EFLAGS("0", "4", "1") \
  291. _op _suffix " %5; " \
  292. _POST_EFLAGS("0", "4", "1") \
  293. : "=m" (_eflags), "=&r" (_tmp), \
  294. "+a" (_rax), "+d" (_rdx) \
  295. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  296. "a" (_rax), "d" (_rdx)); \
  297. } while (0)
  298. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  299. do { \
  300. unsigned long _tmp; \
  301. \
  302. __asm__ __volatile__ ( \
  303. _PRE_EFLAGS("0", "5", "1") \
  304. "1: \n\t" \
  305. _op _suffix " %6; " \
  306. "2: \n\t" \
  307. _POST_EFLAGS("0", "5", "1") \
  308. ".pushsection .fixup,\"ax\" \n\t" \
  309. "3: movb $1, %4 \n\t" \
  310. "jmp 2b \n\t" \
  311. ".popsection \n\t" \
  312. _ASM_EXTABLE(1b, 3b) \
  313. : "=m" (_eflags), "=&r" (_tmp), \
  314. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  315. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  316. "a" (_rax), "d" (_rdx)); \
  317. } while (0)
  318. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  319. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  320. do { \
  321. switch((_src).bytes) { \
  322. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  323. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  324. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  325. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  326. } \
  327. } while (0)
  328. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  329. do { \
  330. switch((_src).bytes) { \
  331. case 1: \
  332. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  333. _eflags, "b", _ex); \
  334. break; \
  335. case 2: \
  336. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  337. _eflags, "w", _ex); \
  338. break; \
  339. case 4: \
  340. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  341. _eflags, "l", _ex); \
  342. break; \
  343. case 8: ON64( \
  344. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  345. _eflags, "q", _ex)); \
  346. break; \
  347. } \
  348. } while (0)
  349. /* Fetch next part of the instruction being emulated. */
  350. #define insn_fetch(_type, _size, _eip) \
  351. ({ unsigned long _x; \
  352. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  353. if (rc != X86EMUL_CONTINUE) \
  354. goto done; \
  355. (_eip) += (_size); \
  356. (_type)_x; \
  357. })
  358. #define insn_fetch_arr(_arr, _size, _eip) \
  359. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  360. if (rc != X86EMUL_CONTINUE) \
  361. goto done; \
  362. (_eip) += (_size); \
  363. })
  364. static inline unsigned long ad_mask(struct decode_cache *c)
  365. {
  366. return (1UL << (c->ad_bytes << 3)) - 1;
  367. }
  368. /* Access/update address held in a register, based on addressing mode. */
  369. static inline unsigned long
  370. address_mask(struct decode_cache *c, unsigned long reg)
  371. {
  372. if (c->ad_bytes == sizeof(unsigned long))
  373. return reg;
  374. else
  375. return reg & ad_mask(c);
  376. }
  377. static inline unsigned long
  378. register_address(struct decode_cache *c, unsigned long reg)
  379. {
  380. return address_mask(c, reg);
  381. }
  382. static inline void
  383. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  384. {
  385. if (c->ad_bytes == sizeof(unsigned long))
  386. *reg += inc;
  387. else
  388. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  389. }
  390. static inline void jmp_rel(struct decode_cache *c, int rel)
  391. {
  392. register_address_increment(c, &c->eip, rel);
  393. }
  394. static void set_seg_override(struct decode_cache *c, int seg)
  395. {
  396. c->has_seg_override = true;
  397. c->seg_override = seg;
  398. }
  399. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  400. struct x86_emulate_ops *ops, int seg)
  401. {
  402. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  403. return 0;
  404. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  405. }
  406. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  407. struct x86_emulate_ops *ops,
  408. struct decode_cache *c)
  409. {
  410. if (!c->has_seg_override)
  411. return 0;
  412. return c->seg_override;
  413. }
  414. static ulong linear(struct x86_emulate_ctxt *ctxt,
  415. struct segmented_address addr)
  416. {
  417. struct decode_cache *c = &ctxt->decode;
  418. ulong la;
  419. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  420. if (c->ad_bytes != 8)
  421. la &= (u32)-1;
  422. return la;
  423. }
  424. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  425. u32 error, bool valid)
  426. {
  427. ctxt->exception.vector = vec;
  428. ctxt->exception.error_code = error;
  429. ctxt->exception.error_code_valid = valid;
  430. }
  431. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  432. {
  433. emulate_exception(ctxt, GP_VECTOR, err, true);
  434. }
  435. static void emulate_pf(struct x86_emulate_ctxt *ctxt)
  436. {
  437. emulate_exception(ctxt, PF_VECTOR, 0, true);
  438. }
  439. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  440. {
  441. emulate_exception(ctxt, UD_VECTOR, 0, false);
  442. }
  443. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  444. {
  445. emulate_exception(ctxt, TS_VECTOR, err, true);
  446. }
  447. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  448. {
  449. emulate_exception(ctxt, DE_VECTOR, 0, false);
  450. return X86EMUL_PROPAGATE_FAULT;
  451. }
  452. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  453. struct x86_emulate_ops *ops,
  454. unsigned long eip, u8 *dest)
  455. {
  456. struct fetch_cache *fc = &ctxt->decode.fetch;
  457. int rc;
  458. int size, cur_size;
  459. if (eip == fc->end) {
  460. cur_size = fc->end - fc->start;
  461. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  462. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  463. size, ctxt->vcpu, &ctxt->exception);
  464. if (rc != X86EMUL_CONTINUE)
  465. return rc;
  466. fc->end += size;
  467. }
  468. *dest = fc->data[eip - fc->start];
  469. return X86EMUL_CONTINUE;
  470. }
  471. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  472. struct x86_emulate_ops *ops,
  473. unsigned long eip, void *dest, unsigned size)
  474. {
  475. int rc;
  476. /* x86 instructions are limited to 15 bytes. */
  477. if (eip + size - ctxt->eip > 15)
  478. return X86EMUL_UNHANDLEABLE;
  479. while (size--) {
  480. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  481. if (rc != X86EMUL_CONTINUE)
  482. return rc;
  483. }
  484. return X86EMUL_CONTINUE;
  485. }
  486. /*
  487. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  488. * pointer into the block that addresses the relevant register.
  489. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  490. */
  491. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  492. int highbyte_regs)
  493. {
  494. void *p;
  495. p = &regs[modrm_reg];
  496. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  497. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  498. return p;
  499. }
  500. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  501. struct x86_emulate_ops *ops,
  502. struct segmented_address addr,
  503. u16 *size, unsigned long *address, int op_bytes)
  504. {
  505. int rc;
  506. if (op_bytes == 2)
  507. op_bytes = 3;
  508. *address = 0;
  509. rc = ops->read_std(linear(ctxt, addr), (unsigned long *)size, 2,
  510. ctxt->vcpu, &ctxt->exception);
  511. if (rc != X86EMUL_CONTINUE)
  512. return rc;
  513. addr.ea += 2;
  514. rc = ops->read_std(linear(ctxt, addr), address, op_bytes,
  515. ctxt->vcpu, &ctxt->exception);
  516. return rc;
  517. }
  518. static int test_cc(unsigned int condition, unsigned int flags)
  519. {
  520. int rc = 0;
  521. switch ((condition & 15) >> 1) {
  522. case 0: /* o */
  523. rc |= (flags & EFLG_OF);
  524. break;
  525. case 1: /* b/c/nae */
  526. rc |= (flags & EFLG_CF);
  527. break;
  528. case 2: /* z/e */
  529. rc |= (flags & EFLG_ZF);
  530. break;
  531. case 3: /* be/na */
  532. rc |= (flags & (EFLG_CF|EFLG_ZF));
  533. break;
  534. case 4: /* s */
  535. rc |= (flags & EFLG_SF);
  536. break;
  537. case 5: /* p/pe */
  538. rc |= (flags & EFLG_PF);
  539. break;
  540. case 7: /* le/ng */
  541. rc |= (flags & EFLG_ZF);
  542. /* fall through */
  543. case 6: /* l/nge */
  544. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  545. break;
  546. }
  547. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  548. return (!!rc ^ (condition & 1));
  549. }
  550. static void fetch_register_operand(struct operand *op)
  551. {
  552. switch (op->bytes) {
  553. case 1:
  554. op->val = *(u8 *)op->addr.reg;
  555. break;
  556. case 2:
  557. op->val = *(u16 *)op->addr.reg;
  558. break;
  559. case 4:
  560. op->val = *(u32 *)op->addr.reg;
  561. break;
  562. case 8:
  563. op->val = *(u64 *)op->addr.reg;
  564. break;
  565. }
  566. }
  567. static void decode_register_operand(struct operand *op,
  568. struct decode_cache *c,
  569. int inhibit_bytereg)
  570. {
  571. unsigned reg = c->modrm_reg;
  572. int highbyte_regs = c->rex_prefix == 0;
  573. if (!(c->d & ModRM))
  574. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  575. op->type = OP_REG;
  576. if ((c->d & ByteOp) && !inhibit_bytereg) {
  577. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  578. op->bytes = 1;
  579. } else {
  580. op->addr.reg = decode_register(reg, c->regs, 0);
  581. op->bytes = c->op_bytes;
  582. }
  583. fetch_register_operand(op);
  584. op->orig_val = op->val;
  585. }
  586. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  587. struct x86_emulate_ops *ops,
  588. struct operand *op)
  589. {
  590. struct decode_cache *c = &ctxt->decode;
  591. u8 sib;
  592. int index_reg = 0, base_reg = 0, scale;
  593. int rc = X86EMUL_CONTINUE;
  594. ulong modrm_ea = 0;
  595. if (c->rex_prefix) {
  596. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  597. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  598. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  599. }
  600. c->modrm = insn_fetch(u8, 1, c->eip);
  601. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  602. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  603. c->modrm_rm |= (c->modrm & 0x07);
  604. c->modrm_seg = VCPU_SREG_DS;
  605. if (c->modrm_mod == 3) {
  606. op->type = OP_REG;
  607. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  608. op->addr.reg = decode_register(c->modrm_rm,
  609. c->regs, c->d & ByteOp);
  610. fetch_register_operand(op);
  611. return rc;
  612. }
  613. op->type = OP_MEM;
  614. if (c->ad_bytes == 2) {
  615. unsigned bx = c->regs[VCPU_REGS_RBX];
  616. unsigned bp = c->regs[VCPU_REGS_RBP];
  617. unsigned si = c->regs[VCPU_REGS_RSI];
  618. unsigned di = c->regs[VCPU_REGS_RDI];
  619. /* 16-bit ModR/M decode. */
  620. switch (c->modrm_mod) {
  621. case 0:
  622. if (c->modrm_rm == 6)
  623. modrm_ea += insn_fetch(u16, 2, c->eip);
  624. break;
  625. case 1:
  626. modrm_ea += insn_fetch(s8, 1, c->eip);
  627. break;
  628. case 2:
  629. modrm_ea += insn_fetch(u16, 2, c->eip);
  630. break;
  631. }
  632. switch (c->modrm_rm) {
  633. case 0:
  634. modrm_ea += bx + si;
  635. break;
  636. case 1:
  637. modrm_ea += bx + di;
  638. break;
  639. case 2:
  640. modrm_ea += bp + si;
  641. break;
  642. case 3:
  643. modrm_ea += bp + di;
  644. break;
  645. case 4:
  646. modrm_ea += si;
  647. break;
  648. case 5:
  649. modrm_ea += di;
  650. break;
  651. case 6:
  652. if (c->modrm_mod != 0)
  653. modrm_ea += bp;
  654. break;
  655. case 7:
  656. modrm_ea += bx;
  657. break;
  658. }
  659. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  660. (c->modrm_rm == 6 && c->modrm_mod != 0))
  661. c->modrm_seg = VCPU_SREG_SS;
  662. modrm_ea = (u16)modrm_ea;
  663. } else {
  664. /* 32/64-bit ModR/M decode. */
  665. if ((c->modrm_rm & 7) == 4) {
  666. sib = insn_fetch(u8, 1, c->eip);
  667. index_reg |= (sib >> 3) & 7;
  668. base_reg |= sib & 7;
  669. scale = sib >> 6;
  670. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  671. modrm_ea += insn_fetch(s32, 4, c->eip);
  672. else
  673. modrm_ea += c->regs[base_reg];
  674. if (index_reg != 4)
  675. modrm_ea += c->regs[index_reg] << scale;
  676. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  677. if (ctxt->mode == X86EMUL_MODE_PROT64)
  678. c->rip_relative = 1;
  679. } else
  680. modrm_ea += c->regs[c->modrm_rm];
  681. switch (c->modrm_mod) {
  682. case 0:
  683. if (c->modrm_rm == 5)
  684. modrm_ea += insn_fetch(s32, 4, c->eip);
  685. break;
  686. case 1:
  687. modrm_ea += insn_fetch(s8, 1, c->eip);
  688. break;
  689. case 2:
  690. modrm_ea += insn_fetch(s32, 4, c->eip);
  691. break;
  692. }
  693. }
  694. op->addr.mem.ea = modrm_ea;
  695. done:
  696. return rc;
  697. }
  698. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  699. struct x86_emulate_ops *ops,
  700. struct operand *op)
  701. {
  702. struct decode_cache *c = &ctxt->decode;
  703. int rc = X86EMUL_CONTINUE;
  704. op->type = OP_MEM;
  705. switch (c->ad_bytes) {
  706. case 2:
  707. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  708. break;
  709. case 4:
  710. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  711. break;
  712. case 8:
  713. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  714. break;
  715. }
  716. done:
  717. return rc;
  718. }
  719. static void fetch_bit_operand(struct decode_cache *c)
  720. {
  721. long sv = 0, mask;
  722. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  723. mask = ~(c->dst.bytes * 8 - 1);
  724. if (c->src.bytes == 2)
  725. sv = (s16)c->src.val & (s16)mask;
  726. else if (c->src.bytes == 4)
  727. sv = (s32)c->src.val & (s32)mask;
  728. c->dst.addr.mem.ea += (sv >> 3);
  729. }
  730. /* only subword offset */
  731. c->src.val &= (c->dst.bytes << 3) - 1;
  732. }
  733. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  734. struct x86_emulate_ops *ops,
  735. unsigned long addr, void *dest, unsigned size)
  736. {
  737. int rc;
  738. struct read_cache *mc = &ctxt->decode.mem_read;
  739. while (size) {
  740. int n = min(size, 8u);
  741. size -= n;
  742. if (mc->pos < mc->end)
  743. goto read_cached;
  744. rc = ops->read_emulated(addr, mc->data + mc->end, n,
  745. &ctxt->exception, ctxt->vcpu);
  746. if (rc != X86EMUL_CONTINUE)
  747. return rc;
  748. mc->end += n;
  749. read_cached:
  750. memcpy(dest, mc->data + mc->pos, n);
  751. mc->pos += n;
  752. dest += n;
  753. addr += n;
  754. }
  755. return X86EMUL_CONTINUE;
  756. }
  757. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  758. struct x86_emulate_ops *ops,
  759. unsigned int size, unsigned short port,
  760. void *dest)
  761. {
  762. struct read_cache *rc = &ctxt->decode.io_read;
  763. if (rc->pos == rc->end) { /* refill pio read ahead */
  764. struct decode_cache *c = &ctxt->decode;
  765. unsigned int in_page, n;
  766. unsigned int count = c->rep_prefix ?
  767. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  768. in_page = (ctxt->eflags & EFLG_DF) ?
  769. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  770. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  771. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  772. count);
  773. if (n == 0)
  774. n = 1;
  775. rc->pos = rc->end = 0;
  776. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  777. return 0;
  778. rc->end = n * size;
  779. }
  780. memcpy(dest, rc->data + rc->pos, size);
  781. rc->pos += size;
  782. return 1;
  783. }
  784. static u32 desc_limit_scaled(struct desc_struct *desc)
  785. {
  786. u32 limit = get_desc_limit(desc);
  787. return desc->g ? (limit << 12) | 0xfff : limit;
  788. }
  789. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  790. struct x86_emulate_ops *ops,
  791. u16 selector, struct desc_ptr *dt)
  792. {
  793. if (selector & 1 << 2) {
  794. struct desc_struct desc;
  795. memset (dt, 0, sizeof *dt);
  796. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  797. return;
  798. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  799. dt->address = get_desc_base(&desc);
  800. } else
  801. ops->get_gdt(dt, ctxt->vcpu);
  802. }
  803. /* allowed just for 8 bytes segments */
  804. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  805. struct x86_emulate_ops *ops,
  806. u16 selector, struct desc_struct *desc)
  807. {
  808. struct desc_ptr dt;
  809. u16 index = selector >> 3;
  810. int ret;
  811. ulong addr;
  812. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  813. if (dt.size < index * 8 + 7) {
  814. emulate_gp(ctxt, selector & 0xfffc);
  815. return X86EMUL_PROPAGATE_FAULT;
  816. }
  817. addr = dt.address + index * 8;
  818. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,
  819. &ctxt->exception);
  820. return ret;
  821. }
  822. /* allowed just for 8 bytes segments */
  823. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  824. struct x86_emulate_ops *ops,
  825. u16 selector, struct desc_struct *desc)
  826. {
  827. struct desc_ptr dt;
  828. u16 index = selector >> 3;
  829. ulong addr;
  830. int ret;
  831. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  832. if (dt.size < index * 8 + 7) {
  833. emulate_gp(ctxt, selector & 0xfffc);
  834. return X86EMUL_PROPAGATE_FAULT;
  835. }
  836. addr = dt.address + index * 8;
  837. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu,
  838. &ctxt->exception);
  839. return ret;
  840. }
  841. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  842. struct x86_emulate_ops *ops,
  843. u16 selector, int seg)
  844. {
  845. struct desc_struct seg_desc;
  846. u8 dpl, rpl, cpl;
  847. unsigned err_vec = GP_VECTOR;
  848. u32 err_code = 0;
  849. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  850. int ret;
  851. memset(&seg_desc, 0, sizeof seg_desc);
  852. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  853. || ctxt->mode == X86EMUL_MODE_REAL) {
  854. /* set real mode segment descriptor */
  855. set_desc_base(&seg_desc, selector << 4);
  856. set_desc_limit(&seg_desc, 0xffff);
  857. seg_desc.type = 3;
  858. seg_desc.p = 1;
  859. seg_desc.s = 1;
  860. goto load;
  861. }
  862. /* NULL selector is not valid for TR, CS and SS */
  863. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  864. && null_selector)
  865. goto exception;
  866. /* TR should be in GDT only */
  867. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  868. goto exception;
  869. if (null_selector) /* for NULL selector skip all following checks */
  870. goto load;
  871. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  872. if (ret != X86EMUL_CONTINUE)
  873. return ret;
  874. err_code = selector & 0xfffc;
  875. err_vec = GP_VECTOR;
  876. /* can't load system descriptor into segment selecor */
  877. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  878. goto exception;
  879. if (!seg_desc.p) {
  880. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  881. goto exception;
  882. }
  883. rpl = selector & 3;
  884. dpl = seg_desc.dpl;
  885. cpl = ops->cpl(ctxt->vcpu);
  886. switch (seg) {
  887. case VCPU_SREG_SS:
  888. /*
  889. * segment is not a writable data segment or segment
  890. * selector's RPL != CPL or segment selector's RPL != CPL
  891. */
  892. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  893. goto exception;
  894. break;
  895. case VCPU_SREG_CS:
  896. if (!(seg_desc.type & 8))
  897. goto exception;
  898. if (seg_desc.type & 4) {
  899. /* conforming */
  900. if (dpl > cpl)
  901. goto exception;
  902. } else {
  903. /* nonconforming */
  904. if (rpl > cpl || dpl != cpl)
  905. goto exception;
  906. }
  907. /* CS(RPL) <- CPL */
  908. selector = (selector & 0xfffc) | cpl;
  909. break;
  910. case VCPU_SREG_TR:
  911. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  912. goto exception;
  913. break;
  914. case VCPU_SREG_LDTR:
  915. if (seg_desc.s || seg_desc.type != 2)
  916. goto exception;
  917. break;
  918. default: /* DS, ES, FS, or GS */
  919. /*
  920. * segment is not a data or readable code segment or
  921. * ((segment is a data or nonconforming code segment)
  922. * and (both RPL and CPL > DPL))
  923. */
  924. if ((seg_desc.type & 0xa) == 0x8 ||
  925. (((seg_desc.type & 0xc) != 0xc) &&
  926. (rpl > dpl && cpl > dpl)))
  927. goto exception;
  928. break;
  929. }
  930. if (seg_desc.s) {
  931. /* mark segment as accessed */
  932. seg_desc.type |= 1;
  933. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  934. if (ret != X86EMUL_CONTINUE)
  935. return ret;
  936. }
  937. load:
  938. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  939. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  940. return X86EMUL_CONTINUE;
  941. exception:
  942. emulate_exception(ctxt, err_vec, err_code, true);
  943. return X86EMUL_PROPAGATE_FAULT;
  944. }
  945. static void write_register_operand(struct operand *op)
  946. {
  947. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  948. switch (op->bytes) {
  949. case 1:
  950. *(u8 *)op->addr.reg = (u8)op->val;
  951. break;
  952. case 2:
  953. *(u16 *)op->addr.reg = (u16)op->val;
  954. break;
  955. case 4:
  956. *op->addr.reg = (u32)op->val;
  957. break; /* 64b: zero-extend */
  958. case 8:
  959. *op->addr.reg = op->val;
  960. break;
  961. }
  962. }
  963. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  964. struct x86_emulate_ops *ops)
  965. {
  966. int rc;
  967. struct decode_cache *c = &ctxt->decode;
  968. switch (c->dst.type) {
  969. case OP_REG:
  970. write_register_operand(&c->dst);
  971. break;
  972. case OP_MEM:
  973. if (c->lock_prefix)
  974. rc = ops->cmpxchg_emulated(
  975. linear(ctxt, c->dst.addr.mem),
  976. &c->dst.orig_val,
  977. &c->dst.val,
  978. c->dst.bytes,
  979. &ctxt->exception,
  980. ctxt->vcpu);
  981. else
  982. rc = ops->write_emulated(
  983. linear(ctxt, c->dst.addr.mem),
  984. &c->dst.val,
  985. c->dst.bytes,
  986. &ctxt->exception,
  987. ctxt->vcpu);
  988. if (rc != X86EMUL_CONTINUE)
  989. return rc;
  990. break;
  991. case OP_NONE:
  992. /* no writeback */
  993. break;
  994. default:
  995. break;
  996. }
  997. return X86EMUL_CONTINUE;
  998. }
  999. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1000. struct x86_emulate_ops *ops)
  1001. {
  1002. struct decode_cache *c = &ctxt->decode;
  1003. c->dst.type = OP_MEM;
  1004. c->dst.bytes = c->op_bytes;
  1005. c->dst.val = c->src.val;
  1006. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1007. c->dst.addr.mem.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1008. c->dst.addr.mem.seg = VCPU_SREG_SS;
  1009. }
  1010. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1011. struct x86_emulate_ops *ops,
  1012. void *dest, int len)
  1013. {
  1014. struct decode_cache *c = &ctxt->decode;
  1015. int rc;
  1016. struct segmented_address addr;
  1017. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1018. addr.seg = VCPU_SREG_SS;
  1019. rc = read_emulated(ctxt, ops, linear(ctxt, addr), dest, len);
  1020. if (rc != X86EMUL_CONTINUE)
  1021. return rc;
  1022. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1023. return rc;
  1024. }
  1025. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1026. struct x86_emulate_ops *ops,
  1027. void *dest, int len)
  1028. {
  1029. int rc;
  1030. unsigned long val, change_mask;
  1031. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1032. int cpl = ops->cpl(ctxt->vcpu);
  1033. rc = emulate_pop(ctxt, ops, &val, len);
  1034. if (rc != X86EMUL_CONTINUE)
  1035. return rc;
  1036. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1037. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1038. switch(ctxt->mode) {
  1039. case X86EMUL_MODE_PROT64:
  1040. case X86EMUL_MODE_PROT32:
  1041. case X86EMUL_MODE_PROT16:
  1042. if (cpl == 0)
  1043. change_mask |= EFLG_IOPL;
  1044. if (cpl <= iopl)
  1045. change_mask |= EFLG_IF;
  1046. break;
  1047. case X86EMUL_MODE_VM86:
  1048. if (iopl < 3) {
  1049. emulate_gp(ctxt, 0);
  1050. return X86EMUL_PROPAGATE_FAULT;
  1051. }
  1052. change_mask |= EFLG_IF;
  1053. break;
  1054. default: /* real mode */
  1055. change_mask |= (EFLG_IOPL | EFLG_IF);
  1056. break;
  1057. }
  1058. *(unsigned long *)dest =
  1059. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1060. if (rc == X86EMUL_PROPAGATE_FAULT)
  1061. emulate_pf(ctxt);
  1062. return rc;
  1063. }
  1064. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1065. struct x86_emulate_ops *ops, int seg)
  1066. {
  1067. struct decode_cache *c = &ctxt->decode;
  1068. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1069. emulate_push(ctxt, ops);
  1070. }
  1071. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1072. struct x86_emulate_ops *ops, int seg)
  1073. {
  1074. struct decode_cache *c = &ctxt->decode;
  1075. unsigned long selector;
  1076. int rc;
  1077. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1078. if (rc != X86EMUL_CONTINUE)
  1079. return rc;
  1080. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1081. return rc;
  1082. }
  1083. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1084. struct x86_emulate_ops *ops)
  1085. {
  1086. struct decode_cache *c = &ctxt->decode;
  1087. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1088. int rc = X86EMUL_CONTINUE;
  1089. int reg = VCPU_REGS_RAX;
  1090. while (reg <= VCPU_REGS_RDI) {
  1091. (reg == VCPU_REGS_RSP) ?
  1092. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1093. emulate_push(ctxt, ops);
  1094. rc = writeback(ctxt, ops);
  1095. if (rc != X86EMUL_CONTINUE)
  1096. return rc;
  1097. ++reg;
  1098. }
  1099. /* Disable writeback. */
  1100. c->dst.type = OP_NONE;
  1101. return rc;
  1102. }
  1103. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1104. struct x86_emulate_ops *ops)
  1105. {
  1106. struct decode_cache *c = &ctxt->decode;
  1107. int rc = X86EMUL_CONTINUE;
  1108. int reg = VCPU_REGS_RDI;
  1109. while (reg >= VCPU_REGS_RAX) {
  1110. if (reg == VCPU_REGS_RSP) {
  1111. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1112. c->op_bytes);
  1113. --reg;
  1114. }
  1115. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1116. if (rc != X86EMUL_CONTINUE)
  1117. break;
  1118. --reg;
  1119. }
  1120. return rc;
  1121. }
  1122. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1123. struct x86_emulate_ops *ops, int irq)
  1124. {
  1125. struct decode_cache *c = &ctxt->decode;
  1126. int rc;
  1127. struct desc_ptr dt;
  1128. gva_t cs_addr;
  1129. gva_t eip_addr;
  1130. u16 cs, eip;
  1131. /* TODO: Add limit checks */
  1132. c->src.val = ctxt->eflags;
  1133. emulate_push(ctxt, ops);
  1134. rc = writeback(ctxt, ops);
  1135. if (rc != X86EMUL_CONTINUE)
  1136. return rc;
  1137. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1138. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1139. emulate_push(ctxt, ops);
  1140. rc = writeback(ctxt, ops);
  1141. if (rc != X86EMUL_CONTINUE)
  1142. return rc;
  1143. c->src.val = c->eip;
  1144. emulate_push(ctxt, ops);
  1145. rc = writeback(ctxt, ops);
  1146. if (rc != X86EMUL_CONTINUE)
  1147. return rc;
  1148. c->dst.type = OP_NONE;
  1149. ops->get_idt(&dt, ctxt->vcpu);
  1150. eip_addr = dt.address + (irq << 2);
  1151. cs_addr = dt.address + (irq << 2) + 2;
  1152. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &ctxt->exception);
  1153. if (rc != X86EMUL_CONTINUE)
  1154. return rc;
  1155. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &ctxt->exception);
  1156. if (rc != X86EMUL_CONTINUE)
  1157. return rc;
  1158. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1159. if (rc != X86EMUL_CONTINUE)
  1160. return rc;
  1161. c->eip = eip;
  1162. return rc;
  1163. }
  1164. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1165. struct x86_emulate_ops *ops, int irq)
  1166. {
  1167. switch(ctxt->mode) {
  1168. case X86EMUL_MODE_REAL:
  1169. return emulate_int_real(ctxt, ops, irq);
  1170. case X86EMUL_MODE_VM86:
  1171. case X86EMUL_MODE_PROT16:
  1172. case X86EMUL_MODE_PROT32:
  1173. case X86EMUL_MODE_PROT64:
  1174. default:
  1175. /* Protected mode interrupts unimplemented yet */
  1176. return X86EMUL_UNHANDLEABLE;
  1177. }
  1178. }
  1179. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1180. struct x86_emulate_ops *ops)
  1181. {
  1182. struct decode_cache *c = &ctxt->decode;
  1183. int rc = X86EMUL_CONTINUE;
  1184. unsigned long temp_eip = 0;
  1185. unsigned long temp_eflags = 0;
  1186. unsigned long cs = 0;
  1187. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1188. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1189. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1190. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1191. /* TODO: Add stack limit check */
  1192. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1193. if (rc != X86EMUL_CONTINUE)
  1194. return rc;
  1195. if (temp_eip & ~0xffff) {
  1196. emulate_gp(ctxt, 0);
  1197. return X86EMUL_PROPAGATE_FAULT;
  1198. }
  1199. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1200. if (rc != X86EMUL_CONTINUE)
  1201. return rc;
  1202. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1203. if (rc != X86EMUL_CONTINUE)
  1204. return rc;
  1205. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1206. if (rc != X86EMUL_CONTINUE)
  1207. return rc;
  1208. c->eip = temp_eip;
  1209. if (c->op_bytes == 4)
  1210. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1211. else if (c->op_bytes == 2) {
  1212. ctxt->eflags &= ~0xffff;
  1213. ctxt->eflags |= temp_eflags;
  1214. }
  1215. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1216. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1217. return rc;
  1218. }
  1219. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1220. struct x86_emulate_ops* ops)
  1221. {
  1222. switch(ctxt->mode) {
  1223. case X86EMUL_MODE_REAL:
  1224. return emulate_iret_real(ctxt, ops);
  1225. case X86EMUL_MODE_VM86:
  1226. case X86EMUL_MODE_PROT16:
  1227. case X86EMUL_MODE_PROT32:
  1228. case X86EMUL_MODE_PROT64:
  1229. default:
  1230. /* iret from protected mode unimplemented yet */
  1231. return X86EMUL_UNHANDLEABLE;
  1232. }
  1233. }
  1234. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1235. struct x86_emulate_ops *ops)
  1236. {
  1237. struct decode_cache *c = &ctxt->decode;
  1238. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1239. }
  1240. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1241. {
  1242. struct decode_cache *c = &ctxt->decode;
  1243. switch (c->modrm_reg) {
  1244. case 0: /* rol */
  1245. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1246. break;
  1247. case 1: /* ror */
  1248. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1249. break;
  1250. case 2: /* rcl */
  1251. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1252. break;
  1253. case 3: /* rcr */
  1254. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1255. break;
  1256. case 4: /* sal/shl */
  1257. case 6: /* sal/shl */
  1258. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1259. break;
  1260. case 5: /* shr */
  1261. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1262. break;
  1263. case 7: /* sar */
  1264. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1265. break;
  1266. }
  1267. }
  1268. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1269. struct x86_emulate_ops *ops)
  1270. {
  1271. struct decode_cache *c = &ctxt->decode;
  1272. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1273. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1274. u8 de = 0;
  1275. switch (c->modrm_reg) {
  1276. case 0 ... 1: /* test */
  1277. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1278. break;
  1279. case 2: /* not */
  1280. c->dst.val = ~c->dst.val;
  1281. break;
  1282. case 3: /* neg */
  1283. emulate_1op("neg", c->dst, ctxt->eflags);
  1284. break;
  1285. case 4: /* mul */
  1286. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1287. break;
  1288. case 5: /* imul */
  1289. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1290. break;
  1291. case 6: /* div */
  1292. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1293. ctxt->eflags, de);
  1294. break;
  1295. case 7: /* idiv */
  1296. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1297. ctxt->eflags, de);
  1298. break;
  1299. default:
  1300. return X86EMUL_UNHANDLEABLE;
  1301. }
  1302. if (de)
  1303. return emulate_de(ctxt);
  1304. return X86EMUL_CONTINUE;
  1305. }
  1306. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1307. struct x86_emulate_ops *ops)
  1308. {
  1309. struct decode_cache *c = &ctxt->decode;
  1310. switch (c->modrm_reg) {
  1311. case 0: /* inc */
  1312. emulate_1op("inc", c->dst, ctxt->eflags);
  1313. break;
  1314. case 1: /* dec */
  1315. emulate_1op("dec", c->dst, ctxt->eflags);
  1316. break;
  1317. case 2: /* call near abs */ {
  1318. long int old_eip;
  1319. old_eip = c->eip;
  1320. c->eip = c->src.val;
  1321. c->src.val = old_eip;
  1322. emulate_push(ctxt, ops);
  1323. break;
  1324. }
  1325. case 4: /* jmp abs */
  1326. c->eip = c->src.val;
  1327. break;
  1328. case 6: /* push */
  1329. emulate_push(ctxt, ops);
  1330. break;
  1331. }
  1332. return X86EMUL_CONTINUE;
  1333. }
  1334. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1335. struct x86_emulate_ops *ops)
  1336. {
  1337. struct decode_cache *c = &ctxt->decode;
  1338. u64 old = c->dst.orig_val64;
  1339. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1340. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1341. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1342. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1343. ctxt->eflags &= ~EFLG_ZF;
  1344. } else {
  1345. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1346. (u32) c->regs[VCPU_REGS_RBX];
  1347. ctxt->eflags |= EFLG_ZF;
  1348. }
  1349. return X86EMUL_CONTINUE;
  1350. }
  1351. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1352. struct x86_emulate_ops *ops)
  1353. {
  1354. struct decode_cache *c = &ctxt->decode;
  1355. int rc;
  1356. unsigned long cs;
  1357. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1358. if (rc != X86EMUL_CONTINUE)
  1359. return rc;
  1360. if (c->op_bytes == 4)
  1361. c->eip = (u32)c->eip;
  1362. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1363. if (rc != X86EMUL_CONTINUE)
  1364. return rc;
  1365. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1366. return rc;
  1367. }
  1368. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1369. struct x86_emulate_ops *ops, int seg)
  1370. {
  1371. struct decode_cache *c = &ctxt->decode;
  1372. unsigned short sel;
  1373. int rc;
  1374. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1375. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1376. if (rc != X86EMUL_CONTINUE)
  1377. return rc;
  1378. c->dst.val = c->src.val;
  1379. return rc;
  1380. }
  1381. static inline void
  1382. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1383. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1384. struct desc_struct *ss)
  1385. {
  1386. memset(cs, 0, sizeof(struct desc_struct));
  1387. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1388. memset(ss, 0, sizeof(struct desc_struct));
  1389. cs->l = 0; /* will be adjusted later */
  1390. set_desc_base(cs, 0); /* flat segment */
  1391. cs->g = 1; /* 4kb granularity */
  1392. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1393. cs->type = 0x0b; /* Read, Execute, Accessed */
  1394. cs->s = 1;
  1395. cs->dpl = 0; /* will be adjusted later */
  1396. cs->p = 1;
  1397. cs->d = 1;
  1398. set_desc_base(ss, 0); /* flat segment */
  1399. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1400. ss->g = 1; /* 4kb granularity */
  1401. ss->s = 1;
  1402. ss->type = 0x03; /* Read/Write, Accessed */
  1403. ss->d = 1; /* 32bit stack segment */
  1404. ss->dpl = 0;
  1405. ss->p = 1;
  1406. }
  1407. static int
  1408. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1409. {
  1410. struct decode_cache *c = &ctxt->decode;
  1411. struct desc_struct cs, ss;
  1412. u64 msr_data;
  1413. u16 cs_sel, ss_sel;
  1414. /* syscall is not available in real mode */
  1415. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1416. ctxt->mode == X86EMUL_MODE_VM86) {
  1417. emulate_ud(ctxt);
  1418. return X86EMUL_PROPAGATE_FAULT;
  1419. }
  1420. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1421. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1422. msr_data >>= 32;
  1423. cs_sel = (u16)(msr_data & 0xfffc);
  1424. ss_sel = (u16)(msr_data + 8);
  1425. if (is_long_mode(ctxt->vcpu)) {
  1426. cs.d = 0;
  1427. cs.l = 1;
  1428. }
  1429. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1430. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1431. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1432. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1433. c->regs[VCPU_REGS_RCX] = c->eip;
  1434. if (is_long_mode(ctxt->vcpu)) {
  1435. #ifdef CONFIG_X86_64
  1436. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1437. ops->get_msr(ctxt->vcpu,
  1438. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1439. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1440. c->eip = msr_data;
  1441. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1442. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1443. #endif
  1444. } else {
  1445. /* legacy mode */
  1446. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1447. c->eip = (u32)msr_data;
  1448. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1449. }
  1450. return X86EMUL_CONTINUE;
  1451. }
  1452. static int
  1453. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1454. {
  1455. struct decode_cache *c = &ctxt->decode;
  1456. struct desc_struct cs, ss;
  1457. u64 msr_data;
  1458. u16 cs_sel, ss_sel;
  1459. /* inject #GP if in real mode */
  1460. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1461. emulate_gp(ctxt, 0);
  1462. return X86EMUL_PROPAGATE_FAULT;
  1463. }
  1464. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1465. * Therefore, we inject an #UD.
  1466. */
  1467. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1468. emulate_ud(ctxt);
  1469. return X86EMUL_PROPAGATE_FAULT;
  1470. }
  1471. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1472. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1473. switch (ctxt->mode) {
  1474. case X86EMUL_MODE_PROT32:
  1475. if ((msr_data & 0xfffc) == 0x0) {
  1476. emulate_gp(ctxt, 0);
  1477. return X86EMUL_PROPAGATE_FAULT;
  1478. }
  1479. break;
  1480. case X86EMUL_MODE_PROT64:
  1481. if (msr_data == 0x0) {
  1482. emulate_gp(ctxt, 0);
  1483. return X86EMUL_PROPAGATE_FAULT;
  1484. }
  1485. break;
  1486. }
  1487. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1488. cs_sel = (u16)msr_data;
  1489. cs_sel &= ~SELECTOR_RPL_MASK;
  1490. ss_sel = cs_sel + 8;
  1491. ss_sel &= ~SELECTOR_RPL_MASK;
  1492. if (ctxt->mode == X86EMUL_MODE_PROT64
  1493. || is_long_mode(ctxt->vcpu)) {
  1494. cs.d = 0;
  1495. cs.l = 1;
  1496. }
  1497. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1498. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1499. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1500. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1501. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1502. c->eip = msr_data;
  1503. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1504. c->regs[VCPU_REGS_RSP] = msr_data;
  1505. return X86EMUL_CONTINUE;
  1506. }
  1507. static int
  1508. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1509. {
  1510. struct decode_cache *c = &ctxt->decode;
  1511. struct desc_struct cs, ss;
  1512. u64 msr_data;
  1513. int usermode;
  1514. u16 cs_sel, ss_sel;
  1515. /* inject #GP if in real mode or Virtual 8086 mode */
  1516. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1517. ctxt->mode == X86EMUL_MODE_VM86) {
  1518. emulate_gp(ctxt, 0);
  1519. return X86EMUL_PROPAGATE_FAULT;
  1520. }
  1521. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1522. if ((c->rex_prefix & 0x8) != 0x0)
  1523. usermode = X86EMUL_MODE_PROT64;
  1524. else
  1525. usermode = X86EMUL_MODE_PROT32;
  1526. cs.dpl = 3;
  1527. ss.dpl = 3;
  1528. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1529. switch (usermode) {
  1530. case X86EMUL_MODE_PROT32:
  1531. cs_sel = (u16)(msr_data + 16);
  1532. if ((msr_data & 0xfffc) == 0x0) {
  1533. emulate_gp(ctxt, 0);
  1534. return X86EMUL_PROPAGATE_FAULT;
  1535. }
  1536. ss_sel = (u16)(msr_data + 24);
  1537. break;
  1538. case X86EMUL_MODE_PROT64:
  1539. cs_sel = (u16)(msr_data + 32);
  1540. if (msr_data == 0x0) {
  1541. emulate_gp(ctxt, 0);
  1542. return X86EMUL_PROPAGATE_FAULT;
  1543. }
  1544. ss_sel = cs_sel + 8;
  1545. cs.d = 0;
  1546. cs.l = 1;
  1547. break;
  1548. }
  1549. cs_sel |= SELECTOR_RPL_MASK;
  1550. ss_sel |= SELECTOR_RPL_MASK;
  1551. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1552. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1553. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1554. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1555. c->eip = c->regs[VCPU_REGS_RDX];
  1556. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1557. return X86EMUL_CONTINUE;
  1558. }
  1559. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1560. struct x86_emulate_ops *ops)
  1561. {
  1562. int iopl;
  1563. if (ctxt->mode == X86EMUL_MODE_REAL)
  1564. return false;
  1565. if (ctxt->mode == X86EMUL_MODE_VM86)
  1566. return true;
  1567. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1568. return ops->cpl(ctxt->vcpu) > iopl;
  1569. }
  1570. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1571. struct x86_emulate_ops *ops,
  1572. u16 port, u16 len)
  1573. {
  1574. struct desc_struct tr_seg;
  1575. int r;
  1576. u16 io_bitmap_ptr;
  1577. u8 perm, bit_idx = port & 0x7;
  1578. unsigned mask = (1 << len) - 1;
  1579. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1580. if (!tr_seg.p)
  1581. return false;
  1582. if (desc_limit_scaled(&tr_seg) < 103)
  1583. return false;
  1584. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1585. ctxt->vcpu, NULL);
  1586. if (r != X86EMUL_CONTINUE)
  1587. return false;
  1588. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1589. return false;
  1590. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1591. &perm, 1, ctxt->vcpu, NULL);
  1592. if (r != X86EMUL_CONTINUE)
  1593. return false;
  1594. if ((perm >> bit_idx) & mask)
  1595. return false;
  1596. return true;
  1597. }
  1598. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1599. struct x86_emulate_ops *ops,
  1600. u16 port, u16 len)
  1601. {
  1602. if (ctxt->perm_ok)
  1603. return true;
  1604. if (emulator_bad_iopl(ctxt, ops))
  1605. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1606. return false;
  1607. ctxt->perm_ok = true;
  1608. return true;
  1609. }
  1610. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1611. struct x86_emulate_ops *ops,
  1612. struct tss_segment_16 *tss)
  1613. {
  1614. struct decode_cache *c = &ctxt->decode;
  1615. tss->ip = c->eip;
  1616. tss->flag = ctxt->eflags;
  1617. tss->ax = c->regs[VCPU_REGS_RAX];
  1618. tss->cx = c->regs[VCPU_REGS_RCX];
  1619. tss->dx = c->regs[VCPU_REGS_RDX];
  1620. tss->bx = c->regs[VCPU_REGS_RBX];
  1621. tss->sp = c->regs[VCPU_REGS_RSP];
  1622. tss->bp = c->regs[VCPU_REGS_RBP];
  1623. tss->si = c->regs[VCPU_REGS_RSI];
  1624. tss->di = c->regs[VCPU_REGS_RDI];
  1625. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1626. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1627. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1628. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1629. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1630. }
  1631. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1632. struct x86_emulate_ops *ops,
  1633. struct tss_segment_16 *tss)
  1634. {
  1635. struct decode_cache *c = &ctxt->decode;
  1636. int ret;
  1637. c->eip = tss->ip;
  1638. ctxt->eflags = tss->flag | 2;
  1639. c->regs[VCPU_REGS_RAX] = tss->ax;
  1640. c->regs[VCPU_REGS_RCX] = tss->cx;
  1641. c->regs[VCPU_REGS_RDX] = tss->dx;
  1642. c->regs[VCPU_REGS_RBX] = tss->bx;
  1643. c->regs[VCPU_REGS_RSP] = tss->sp;
  1644. c->regs[VCPU_REGS_RBP] = tss->bp;
  1645. c->regs[VCPU_REGS_RSI] = tss->si;
  1646. c->regs[VCPU_REGS_RDI] = tss->di;
  1647. /*
  1648. * SDM says that segment selectors are loaded before segment
  1649. * descriptors
  1650. */
  1651. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1652. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1653. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1654. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1655. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1656. /*
  1657. * Now load segment descriptors. If fault happenes at this stage
  1658. * it is handled in a context of new task
  1659. */
  1660. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1661. if (ret != X86EMUL_CONTINUE)
  1662. return ret;
  1663. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1664. if (ret != X86EMUL_CONTINUE)
  1665. return ret;
  1666. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1667. if (ret != X86EMUL_CONTINUE)
  1668. return ret;
  1669. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1670. if (ret != X86EMUL_CONTINUE)
  1671. return ret;
  1672. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1673. if (ret != X86EMUL_CONTINUE)
  1674. return ret;
  1675. return X86EMUL_CONTINUE;
  1676. }
  1677. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1678. struct x86_emulate_ops *ops,
  1679. u16 tss_selector, u16 old_tss_sel,
  1680. ulong old_tss_base, struct desc_struct *new_desc)
  1681. {
  1682. struct tss_segment_16 tss_seg;
  1683. int ret;
  1684. u32 new_tss_base = get_desc_base(new_desc);
  1685. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1686. &ctxt->exception);
  1687. if (ret == X86EMUL_PROPAGATE_FAULT)
  1688. /* FIXME: need to provide precise fault address */
  1689. return ret;
  1690. save_state_to_tss16(ctxt, ops, &tss_seg);
  1691. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1692. &ctxt->exception);
  1693. if (ret == X86EMUL_PROPAGATE_FAULT)
  1694. /* FIXME: need to provide precise fault address */
  1695. return ret;
  1696. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1697. &ctxt->exception);
  1698. if (ret == X86EMUL_PROPAGATE_FAULT)
  1699. /* FIXME: need to provide precise fault address */
  1700. return ret;
  1701. if (old_tss_sel != 0xffff) {
  1702. tss_seg.prev_task_link = old_tss_sel;
  1703. ret = ops->write_std(new_tss_base,
  1704. &tss_seg.prev_task_link,
  1705. sizeof tss_seg.prev_task_link,
  1706. ctxt->vcpu, &ctxt->exception);
  1707. if (ret == X86EMUL_PROPAGATE_FAULT)
  1708. /* FIXME: need to provide precise fault address */
  1709. return ret;
  1710. }
  1711. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1712. }
  1713. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1714. struct x86_emulate_ops *ops,
  1715. struct tss_segment_32 *tss)
  1716. {
  1717. struct decode_cache *c = &ctxt->decode;
  1718. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1719. tss->eip = c->eip;
  1720. tss->eflags = ctxt->eflags;
  1721. tss->eax = c->regs[VCPU_REGS_RAX];
  1722. tss->ecx = c->regs[VCPU_REGS_RCX];
  1723. tss->edx = c->regs[VCPU_REGS_RDX];
  1724. tss->ebx = c->regs[VCPU_REGS_RBX];
  1725. tss->esp = c->regs[VCPU_REGS_RSP];
  1726. tss->ebp = c->regs[VCPU_REGS_RBP];
  1727. tss->esi = c->regs[VCPU_REGS_RSI];
  1728. tss->edi = c->regs[VCPU_REGS_RDI];
  1729. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1730. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1731. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1732. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1733. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1734. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1735. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1736. }
  1737. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1738. struct x86_emulate_ops *ops,
  1739. struct tss_segment_32 *tss)
  1740. {
  1741. struct decode_cache *c = &ctxt->decode;
  1742. int ret;
  1743. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1744. emulate_gp(ctxt, 0);
  1745. return X86EMUL_PROPAGATE_FAULT;
  1746. }
  1747. c->eip = tss->eip;
  1748. ctxt->eflags = tss->eflags | 2;
  1749. c->regs[VCPU_REGS_RAX] = tss->eax;
  1750. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1751. c->regs[VCPU_REGS_RDX] = tss->edx;
  1752. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1753. c->regs[VCPU_REGS_RSP] = tss->esp;
  1754. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1755. c->regs[VCPU_REGS_RSI] = tss->esi;
  1756. c->regs[VCPU_REGS_RDI] = tss->edi;
  1757. /*
  1758. * SDM says that segment selectors are loaded before segment
  1759. * descriptors
  1760. */
  1761. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1762. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1763. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1764. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1765. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1766. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1767. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1768. /*
  1769. * Now load segment descriptors. If fault happenes at this stage
  1770. * it is handled in a context of new task
  1771. */
  1772. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1773. if (ret != X86EMUL_CONTINUE)
  1774. return ret;
  1775. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1776. if (ret != X86EMUL_CONTINUE)
  1777. return ret;
  1778. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1779. if (ret != X86EMUL_CONTINUE)
  1780. return ret;
  1781. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1782. if (ret != X86EMUL_CONTINUE)
  1783. return ret;
  1784. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1785. if (ret != X86EMUL_CONTINUE)
  1786. return ret;
  1787. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1788. if (ret != X86EMUL_CONTINUE)
  1789. return ret;
  1790. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1791. if (ret != X86EMUL_CONTINUE)
  1792. return ret;
  1793. return X86EMUL_CONTINUE;
  1794. }
  1795. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1796. struct x86_emulate_ops *ops,
  1797. u16 tss_selector, u16 old_tss_sel,
  1798. ulong old_tss_base, struct desc_struct *new_desc)
  1799. {
  1800. struct tss_segment_32 tss_seg;
  1801. int ret;
  1802. u32 new_tss_base = get_desc_base(new_desc);
  1803. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1804. &ctxt->exception);
  1805. if (ret == X86EMUL_PROPAGATE_FAULT)
  1806. /* FIXME: need to provide precise fault address */
  1807. return ret;
  1808. save_state_to_tss32(ctxt, ops, &tss_seg);
  1809. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1810. &ctxt->exception);
  1811. if (ret == X86EMUL_PROPAGATE_FAULT)
  1812. /* FIXME: need to provide precise fault address */
  1813. return ret;
  1814. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1815. &ctxt->exception);
  1816. if (ret == X86EMUL_PROPAGATE_FAULT)
  1817. /* FIXME: need to provide precise fault address */
  1818. return ret;
  1819. if (old_tss_sel != 0xffff) {
  1820. tss_seg.prev_task_link = old_tss_sel;
  1821. ret = ops->write_std(new_tss_base,
  1822. &tss_seg.prev_task_link,
  1823. sizeof tss_seg.prev_task_link,
  1824. ctxt->vcpu, &ctxt->exception);
  1825. if (ret == X86EMUL_PROPAGATE_FAULT)
  1826. /* FIXME: need to provide precise fault address */
  1827. return ret;
  1828. }
  1829. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1830. }
  1831. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1832. struct x86_emulate_ops *ops,
  1833. u16 tss_selector, int reason,
  1834. bool has_error_code, u32 error_code)
  1835. {
  1836. struct desc_struct curr_tss_desc, next_tss_desc;
  1837. int ret;
  1838. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1839. ulong old_tss_base =
  1840. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1841. u32 desc_limit;
  1842. /* FIXME: old_tss_base == ~0 ? */
  1843. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1844. if (ret != X86EMUL_CONTINUE)
  1845. return ret;
  1846. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1847. if (ret != X86EMUL_CONTINUE)
  1848. return ret;
  1849. /* FIXME: check that next_tss_desc is tss */
  1850. if (reason != TASK_SWITCH_IRET) {
  1851. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1852. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1853. emulate_gp(ctxt, 0);
  1854. return X86EMUL_PROPAGATE_FAULT;
  1855. }
  1856. }
  1857. desc_limit = desc_limit_scaled(&next_tss_desc);
  1858. if (!next_tss_desc.p ||
  1859. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1860. desc_limit < 0x2b)) {
  1861. emulate_ts(ctxt, tss_selector & 0xfffc);
  1862. return X86EMUL_PROPAGATE_FAULT;
  1863. }
  1864. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1865. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1866. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1867. &curr_tss_desc);
  1868. }
  1869. if (reason == TASK_SWITCH_IRET)
  1870. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1871. /* set back link to prev task only if NT bit is set in eflags
  1872. note that old_tss_sel is not used afetr this point */
  1873. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1874. old_tss_sel = 0xffff;
  1875. if (next_tss_desc.type & 8)
  1876. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1877. old_tss_base, &next_tss_desc);
  1878. else
  1879. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1880. old_tss_base, &next_tss_desc);
  1881. if (ret != X86EMUL_CONTINUE)
  1882. return ret;
  1883. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1884. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1885. if (reason != TASK_SWITCH_IRET) {
  1886. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1887. write_segment_descriptor(ctxt, ops, tss_selector,
  1888. &next_tss_desc);
  1889. }
  1890. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1891. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1892. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1893. if (has_error_code) {
  1894. struct decode_cache *c = &ctxt->decode;
  1895. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1896. c->lock_prefix = 0;
  1897. c->src.val = (unsigned long) error_code;
  1898. emulate_push(ctxt, ops);
  1899. }
  1900. return ret;
  1901. }
  1902. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1903. u16 tss_selector, int reason,
  1904. bool has_error_code, u32 error_code)
  1905. {
  1906. struct x86_emulate_ops *ops = ctxt->ops;
  1907. struct decode_cache *c = &ctxt->decode;
  1908. int rc;
  1909. c->eip = ctxt->eip;
  1910. c->dst.type = OP_NONE;
  1911. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1912. has_error_code, error_code);
  1913. if (rc == X86EMUL_CONTINUE) {
  1914. rc = writeback(ctxt, ops);
  1915. if (rc == X86EMUL_CONTINUE)
  1916. ctxt->eip = c->eip;
  1917. }
  1918. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1919. }
  1920. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  1921. int reg, struct operand *op)
  1922. {
  1923. struct decode_cache *c = &ctxt->decode;
  1924. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1925. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1926. op->addr.mem.ea = register_address(c, c->regs[reg]);
  1927. op->addr.mem.seg = seg;
  1928. }
  1929. static int em_push(struct x86_emulate_ctxt *ctxt)
  1930. {
  1931. emulate_push(ctxt, ctxt->ops);
  1932. return X86EMUL_CONTINUE;
  1933. }
  1934. static int em_das(struct x86_emulate_ctxt *ctxt)
  1935. {
  1936. struct decode_cache *c = &ctxt->decode;
  1937. u8 al, old_al;
  1938. bool af, cf, old_cf;
  1939. cf = ctxt->eflags & X86_EFLAGS_CF;
  1940. al = c->dst.val;
  1941. old_al = al;
  1942. old_cf = cf;
  1943. cf = false;
  1944. af = ctxt->eflags & X86_EFLAGS_AF;
  1945. if ((al & 0x0f) > 9 || af) {
  1946. al -= 6;
  1947. cf = old_cf | (al >= 250);
  1948. af = true;
  1949. } else {
  1950. af = false;
  1951. }
  1952. if (old_al > 0x99 || old_cf) {
  1953. al -= 0x60;
  1954. cf = true;
  1955. }
  1956. c->dst.val = al;
  1957. /* Set PF, ZF, SF */
  1958. c->src.type = OP_IMM;
  1959. c->src.val = 0;
  1960. c->src.bytes = 1;
  1961. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1962. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1963. if (cf)
  1964. ctxt->eflags |= X86_EFLAGS_CF;
  1965. if (af)
  1966. ctxt->eflags |= X86_EFLAGS_AF;
  1967. return X86EMUL_CONTINUE;
  1968. }
  1969. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  1970. {
  1971. struct decode_cache *c = &ctxt->decode;
  1972. u16 sel, old_cs;
  1973. ulong old_eip;
  1974. int rc;
  1975. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1976. old_eip = c->eip;
  1977. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1978. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  1979. return X86EMUL_CONTINUE;
  1980. c->eip = 0;
  1981. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  1982. c->src.val = old_cs;
  1983. emulate_push(ctxt, ctxt->ops);
  1984. rc = writeback(ctxt, ctxt->ops);
  1985. if (rc != X86EMUL_CONTINUE)
  1986. return rc;
  1987. c->src.val = old_eip;
  1988. emulate_push(ctxt, ctxt->ops);
  1989. rc = writeback(ctxt, ctxt->ops);
  1990. if (rc != X86EMUL_CONTINUE)
  1991. return rc;
  1992. c->dst.type = OP_NONE;
  1993. return X86EMUL_CONTINUE;
  1994. }
  1995. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  1996. {
  1997. struct decode_cache *c = &ctxt->decode;
  1998. int rc;
  1999. c->dst.type = OP_REG;
  2000. c->dst.addr.reg = &c->eip;
  2001. c->dst.bytes = c->op_bytes;
  2002. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2003. if (rc != X86EMUL_CONTINUE)
  2004. return rc;
  2005. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2006. return X86EMUL_CONTINUE;
  2007. }
  2008. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2009. {
  2010. struct decode_cache *c = &ctxt->decode;
  2011. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2012. return X86EMUL_CONTINUE;
  2013. }
  2014. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2015. {
  2016. struct decode_cache *c = &ctxt->decode;
  2017. c->dst.val = c->src2.val;
  2018. return em_imul(ctxt);
  2019. }
  2020. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2021. {
  2022. struct decode_cache *c = &ctxt->decode;
  2023. c->dst.type = OP_REG;
  2024. c->dst.bytes = c->src.bytes;
  2025. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2026. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2027. return X86EMUL_CONTINUE;
  2028. }
  2029. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2030. {
  2031. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  2032. struct decode_cache *c = &ctxt->decode;
  2033. u64 tsc = 0;
  2034. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD)) {
  2035. emulate_gp(ctxt, 0);
  2036. return X86EMUL_PROPAGATE_FAULT;
  2037. }
  2038. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2039. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2040. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2041. return X86EMUL_CONTINUE;
  2042. }
  2043. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2044. {
  2045. struct decode_cache *c = &ctxt->decode;
  2046. c->dst.val = c->src.val;
  2047. return X86EMUL_CONTINUE;
  2048. }
  2049. #define D(_y) { .flags = (_y) }
  2050. #define N D(0)
  2051. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2052. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2053. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2054. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2055. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2056. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2057. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2058. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2059. static struct opcode group1[] = {
  2060. X7(D(Lock)), N
  2061. };
  2062. static struct opcode group1A[] = {
  2063. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2064. };
  2065. static struct opcode group3[] = {
  2066. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2067. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2068. X4(D(SrcMem | ModRM)),
  2069. };
  2070. static struct opcode group4[] = {
  2071. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2072. N, N, N, N, N, N,
  2073. };
  2074. static struct opcode group5[] = {
  2075. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2076. D(SrcMem | ModRM | Stack),
  2077. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2078. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2079. D(SrcMem | ModRM | Stack), N,
  2080. };
  2081. static struct group_dual group7 = { {
  2082. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  2083. D(SrcNone | ModRM | DstMem | Mov), N,
  2084. D(SrcMem16 | ModRM | Mov | Priv),
  2085. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  2086. }, {
  2087. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  2088. D(SrcNone | ModRM | DstMem | Mov), N,
  2089. D(SrcMem16 | ModRM | Mov | Priv), N,
  2090. } };
  2091. static struct opcode group8[] = {
  2092. N, N, N, N,
  2093. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2094. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2095. };
  2096. static struct group_dual group9 = { {
  2097. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2098. }, {
  2099. N, N, N, N, N, N, N, N,
  2100. } };
  2101. static struct opcode group11[] = {
  2102. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2103. };
  2104. static struct opcode opcode_table[256] = {
  2105. /* 0x00 - 0x07 */
  2106. D6ALU(Lock),
  2107. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2108. /* 0x08 - 0x0F */
  2109. D6ALU(Lock),
  2110. D(ImplicitOps | Stack | No64), N,
  2111. /* 0x10 - 0x17 */
  2112. D6ALU(Lock),
  2113. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2114. /* 0x18 - 0x1F */
  2115. D6ALU(Lock),
  2116. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2117. /* 0x20 - 0x27 */
  2118. D6ALU(Lock), N, N,
  2119. /* 0x28 - 0x2F */
  2120. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2121. /* 0x30 - 0x37 */
  2122. D6ALU(Lock), N, N,
  2123. /* 0x38 - 0x3F */
  2124. D6ALU(0), N, N,
  2125. /* 0x40 - 0x4F */
  2126. X16(D(DstReg)),
  2127. /* 0x50 - 0x57 */
  2128. X8(I(SrcReg | Stack, em_push)),
  2129. /* 0x58 - 0x5F */
  2130. X8(D(DstReg | Stack)),
  2131. /* 0x60 - 0x67 */
  2132. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2133. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2134. N, N, N, N,
  2135. /* 0x68 - 0x6F */
  2136. I(SrcImm | Mov | Stack, em_push),
  2137. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2138. I(SrcImmByte | Mov | Stack, em_push),
  2139. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2140. D2bv(DstDI | Mov | String), /* insb, insw/insd */
  2141. D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2142. /* 0x70 - 0x7F */
  2143. X16(D(SrcImmByte)),
  2144. /* 0x80 - 0x87 */
  2145. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2146. G(DstMem | SrcImm | ModRM | Group, group1),
  2147. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2148. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2149. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2150. /* 0x88 - 0x8F */
  2151. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2152. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2153. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2154. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2155. /* 0x90 - 0x97 */
  2156. X8(D(SrcAcc | DstReg)),
  2157. /* 0x98 - 0x9F */
  2158. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2159. I(SrcImmFAddr | No64, em_call_far), N,
  2160. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2161. /* 0xA0 - 0xA7 */
  2162. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2163. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2164. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2165. D2bv(SrcSI | DstDI | String),
  2166. /* 0xA8 - 0xAF */
  2167. D2bv(DstAcc | SrcImm),
  2168. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2169. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2170. D2bv(SrcAcc | DstDI | String),
  2171. /* 0xB0 - 0xB7 */
  2172. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2173. /* 0xB8 - 0xBF */
  2174. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2175. /* 0xC0 - 0xC7 */
  2176. D2bv(DstMem | SrcImmByte | ModRM),
  2177. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2178. D(ImplicitOps | Stack),
  2179. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2180. G(ByteOp, group11), G(0, group11),
  2181. /* 0xC8 - 0xCF */
  2182. N, N, N, D(ImplicitOps | Stack),
  2183. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2184. /* 0xD0 - 0xD7 */
  2185. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2186. N, N, N, N,
  2187. /* 0xD8 - 0xDF */
  2188. N, N, N, N, N, N, N, N,
  2189. /* 0xE0 - 0xE7 */
  2190. X4(D(SrcImmByte)),
  2191. D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
  2192. /* 0xE8 - 0xEF */
  2193. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2194. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2195. D2bv(SrcNone | DstAcc), D2bv(SrcAcc | ImplicitOps),
  2196. /* 0xF0 - 0xF7 */
  2197. N, N, N, N,
  2198. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2199. /* 0xF8 - 0xFF */
  2200. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2201. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2202. };
  2203. static struct opcode twobyte_table[256] = {
  2204. /* 0x00 - 0x0F */
  2205. N, GD(0, &group7), N, N,
  2206. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  2207. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2208. N, D(ImplicitOps | ModRM), N, N,
  2209. /* 0x10 - 0x1F */
  2210. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2211. /* 0x20 - 0x2F */
  2212. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2213. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2214. N, N, N, N,
  2215. N, N, N, N, N, N, N, N,
  2216. /* 0x30 - 0x3F */
  2217. D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
  2218. D(ImplicitOps | Priv), N,
  2219. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  2220. N, N, N, N, N, N, N, N,
  2221. /* 0x40 - 0x4F */
  2222. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2223. /* 0x50 - 0x5F */
  2224. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2225. /* 0x60 - 0x6F */
  2226. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2227. /* 0x70 - 0x7F */
  2228. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2229. /* 0x80 - 0x8F */
  2230. X16(D(SrcImm)),
  2231. /* 0x90 - 0x9F */
  2232. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2233. /* 0xA0 - 0xA7 */
  2234. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2235. N, D(DstMem | SrcReg | ModRM | BitOp),
  2236. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2237. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2238. /* 0xA8 - 0xAF */
  2239. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2240. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2241. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2242. D(DstMem | SrcReg | Src2CL | ModRM),
  2243. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2244. /* 0xB0 - 0xB7 */
  2245. D2bv(DstMem | SrcReg | ModRM | Lock),
  2246. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2247. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2248. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2249. /* 0xB8 - 0xBF */
  2250. N, N,
  2251. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2252. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2253. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2254. /* 0xC0 - 0xCF */
  2255. D2bv(DstMem | SrcReg | ModRM | Lock),
  2256. N, D(DstMem | SrcReg | ModRM | Mov),
  2257. N, N, N, GD(0, &group9),
  2258. N, N, N, N, N, N, N, N,
  2259. /* 0xD0 - 0xDF */
  2260. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2261. /* 0xE0 - 0xEF */
  2262. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2263. /* 0xF0 - 0xFF */
  2264. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2265. };
  2266. #undef D
  2267. #undef N
  2268. #undef G
  2269. #undef GD
  2270. #undef I
  2271. #undef D2bv
  2272. #undef I2bv
  2273. #undef D6ALU
  2274. static unsigned imm_size(struct decode_cache *c)
  2275. {
  2276. unsigned size;
  2277. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2278. if (size == 8)
  2279. size = 4;
  2280. return size;
  2281. }
  2282. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2283. unsigned size, bool sign_extension)
  2284. {
  2285. struct decode_cache *c = &ctxt->decode;
  2286. struct x86_emulate_ops *ops = ctxt->ops;
  2287. int rc = X86EMUL_CONTINUE;
  2288. op->type = OP_IMM;
  2289. op->bytes = size;
  2290. op->addr.mem.ea = c->eip;
  2291. /* NB. Immediates are sign-extended as necessary. */
  2292. switch (op->bytes) {
  2293. case 1:
  2294. op->val = insn_fetch(s8, 1, c->eip);
  2295. break;
  2296. case 2:
  2297. op->val = insn_fetch(s16, 2, c->eip);
  2298. break;
  2299. case 4:
  2300. op->val = insn_fetch(s32, 4, c->eip);
  2301. break;
  2302. }
  2303. if (!sign_extension) {
  2304. switch (op->bytes) {
  2305. case 1:
  2306. op->val &= 0xff;
  2307. break;
  2308. case 2:
  2309. op->val &= 0xffff;
  2310. break;
  2311. case 4:
  2312. op->val &= 0xffffffff;
  2313. break;
  2314. }
  2315. }
  2316. done:
  2317. return rc;
  2318. }
  2319. int
  2320. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2321. {
  2322. struct x86_emulate_ops *ops = ctxt->ops;
  2323. struct decode_cache *c = &ctxt->decode;
  2324. int rc = X86EMUL_CONTINUE;
  2325. int mode = ctxt->mode;
  2326. int def_op_bytes, def_ad_bytes, dual, goffset;
  2327. struct opcode opcode, *g_mod012, *g_mod3;
  2328. struct operand memop = { .type = OP_NONE };
  2329. c->eip = ctxt->eip;
  2330. c->fetch.start = c->fetch.end = c->eip;
  2331. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2332. switch (mode) {
  2333. case X86EMUL_MODE_REAL:
  2334. case X86EMUL_MODE_VM86:
  2335. case X86EMUL_MODE_PROT16:
  2336. def_op_bytes = def_ad_bytes = 2;
  2337. break;
  2338. case X86EMUL_MODE_PROT32:
  2339. def_op_bytes = def_ad_bytes = 4;
  2340. break;
  2341. #ifdef CONFIG_X86_64
  2342. case X86EMUL_MODE_PROT64:
  2343. def_op_bytes = 4;
  2344. def_ad_bytes = 8;
  2345. break;
  2346. #endif
  2347. default:
  2348. return -1;
  2349. }
  2350. c->op_bytes = def_op_bytes;
  2351. c->ad_bytes = def_ad_bytes;
  2352. /* Legacy prefixes. */
  2353. for (;;) {
  2354. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2355. case 0x66: /* operand-size override */
  2356. /* switch between 2/4 bytes */
  2357. c->op_bytes = def_op_bytes ^ 6;
  2358. break;
  2359. case 0x67: /* address-size override */
  2360. if (mode == X86EMUL_MODE_PROT64)
  2361. /* switch between 4/8 bytes */
  2362. c->ad_bytes = def_ad_bytes ^ 12;
  2363. else
  2364. /* switch between 2/4 bytes */
  2365. c->ad_bytes = def_ad_bytes ^ 6;
  2366. break;
  2367. case 0x26: /* ES override */
  2368. case 0x2e: /* CS override */
  2369. case 0x36: /* SS override */
  2370. case 0x3e: /* DS override */
  2371. set_seg_override(c, (c->b >> 3) & 3);
  2372. break;
  2373. case 0x64: /* FS override */
  2374. case 0x65: /* GS override */
  2375. set_seg_override(c, c->b & 7);
  2376. break;
  2377. case 0x40 ... 0x4f: /* REX */
  2378. if (mode != X86EMUL_MODE_PROT64)
  2379. goto done_prefixes;
  2380. c->rex_prefix = c->b;
  2381. continue;
  2382. case 0xf0: /* LOCK */
  2383. c->lock_prefix = 1;
  2384. break;
  2385. case 0xf2: /* REPNE/REPNZ */
  2386. c->rep_prefix = REPNE_PREFIX;
  2387. break;
  2388. case 0xf3: /* REP/REPE/REPZ */
  2389. c->rep_prefix = REPE_PREFIX;
  2390. break;
  2391. default:
  2392. goto done_prefixes;
  2393. }
  2394. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2395. c->rex_prefix = 0;
  2396. }
  2397. done_prefixes:
  2398. /* REX prefix. */
  2399. if (c->rex_prefix & 8)
  2400. c->op_bytes = 8; /* REX.W */
  2401. /* Opcode byte(s). */
  2402. opcode = opcode_table[c->b];
  2403. /* Two-byte opcode? */
  2404. if (c->b == 0x0f) {
  2405. c->twobyte = 1;
  2406. c->b = insn_fetch(u8, 1, c->eip);
  2407. opcode = twobyte_table[c->b];
  2408. }
  2409. c->d = opcode.flags;
  2410. if (c->d & Group) {
  2411. dual = c->d & GroupDual;
  2412. c->modrm = insn_fetch(u8, 1, c->eip);
  2413. --c->eip;
  2414. if (c->d & GroupDual) {
  2415. g_mod012 = opcode.u.gdual->mod012;
  2416. g_mod3 = opcode.u.gdual->mod3;
  2417. } else
  2418. g_mod012 = g_mod3 = opcode.u.group;
  2419. c->d &= ~(Group | GroupDual);
  2420. goffset = (c->modrm >> 3) & 7;
  2421. if ((c->modrm >> 6) == 3)
  2422. opcode = g_mod3[goffset];
  2423. else
  2424. opcode = g_mod012[goffset];
  2425. c->d |= opcode.flags;
  2426. }
  2427. c->execute = opcode.u.execute;
  2428. /* Unrecognised? */
  2429. if (c->d == 0 || (c->d & Undefined))
  2430. return -1;
  2431. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2432. c->op_bytes = 8;
  2433. if (c->d & Op3264) {
  2434. if (mode == X86EMUL_MODE_PROT64)
  2435. c->op_bytes = 8;
  2436. else
  2437. c->op_bytes = 4;
  2438. }
  2439. /* ModRM and SIB bytes. */
  2440. if (c->d & ModRM) {
  2441. rc = decode_modrm(ctxt, ops, &memop);
  2442. if (!c->has_seg_override)
  2443. set_seg_override(c, c->modrm_seg);
  2444. } else if (c->d & MemAbs)
  2445. rc = decode_abs(ctxt, ops, &memop);
  2446. if (rc != X86EMUL_CONTINUE)
  2447. goto done;
  2448. if (!c->has_seg_override)
  2449. set_seg_override(c, VCPU_SREG_DS);
  2450. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  2451. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2452. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  2453. if (memop.type == OP_MEM && c->rip_relative)
  2454. memop.addr.mem.ea += c->eip;
  2455. /*
  2456. * Decode and fetch the source operand: register, memory
  2457. * or immediate.
  2458. */
  2459. switch (c->d & SrcMask) {
  2460. case SrcNone:
  2461. break;
  2462. case SrcReg:
  2463. decode_register_operand(&c->src, c, 0);
  2464. break;
  2465. case SrcMem16:
  2466. memop.bytes = 2;
  2467. goto srcmem_common;
  2468. case SrcMem32:
  2469. memop.bytes = 4;
  2470. goto srcmem_common;
  2471. case SrcMem:
  2472. memop.bytes = (c->d & ByteOp) ? 1 :
  2473. c->op_bytes;
  2474. srcmem_common:
  2475. c->src = memop;
  2476. break;
  2477. case SrcImmU16:
  2478. rc = decode_imm(ctxt, &c->src, 2, false);
  2479. break;
  2480. case SrcImm:
  2481. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2482. break;
  2483. case SrcImmU:
  2484. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2485. break;
  2486. case SrcImmByte:
  2487. rc = decode_imm(ctxt, &c->src, 1, true);
  2488. break;
  2489. case SrcImmUByte:
  2490. rc = decode_imm(ctxt, &c->src, 1, false);
  2491. break;
  2492. case SrcAcc:
  2493. c->src.type = OP_REG;
  2494. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2495. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2496. fetch_register_operand(&c->src);
  2497. break;
  2498. case SrcOne:
  2499. c->src.bytes = 1;
  2500. c->src.val = 1;
  2501. break;
  2502. case SrcSI:
  2503. c->src.type = OP_MEM;
  2504. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2505. c->src.addr.mem.ea =
  2506. register_address(c, c->regs[VCPU_REGS_RSI]);
  2507. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  2508. c->src.val = 0;
  2509. break;
  2510. case SrcImmFAddr:
  2511. c->src.type = OP_IMM;
  2512. c->src.addr.mem.ea = c->eip;
  2513. c->src.bytes = c->op_bytes + 2;
  2514. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2515. break;
  2516. case SrcMemFAddr:
  2517. memop.bytes = c->op_bytes + 2;
  2518. goto srcmem_common;
  2519. break;
  2520. }
  2521. if (rc != X86EMUL_CONTINUE)
  2522. goto done;
  2523. /*
  2524. * Decode and fetch the second source operand: register, memory
  2525. * or immediate.
  2526. */
  2527. switch (c->d & Src2Mask) {
  2528. case Src2None:
  2529. break;
  2530. case Src2CL:
  2531. c->src2.bytes = 1;
  2532. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2533. break;
  2534. case Src2ImmByte:
  2535. rc = decode_imm(ctxt, &c->src2, 1, true);
  2536. break;
  2537. case Src2One:
  2538. c->src2.bytes = 1;
  2539. c->src2.val = 1;
  2540. break;
  2541. case Src2Imm:
  2542. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2543. break;
  2544. }
  2545. if (rc != X86EMUL_CONTINUE)
  2546. goto done;
  2547. /* Decode and fetch the destination operand: register or memory. */
  2548. switch (c->d & DstMask) {
  2549. case DstReg:
  2550. decode_register_operand(&c->dst, c,
  2551. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2552. break;
  2553. case DstImmUByte:
  2554. c->dst.type = OP_IMM;
  2555. c->dst.addr.mem.ea = c->eip;
  2556. c->dst.bytes = 1;
  2557. c->dst.val = insn_fetch(u8, 1, c->eip);
  2558. break;
  2559. case DstMem:
  2560. case DstMem64:
  2561. c->dst = memop;
  2562. if ((c->d & DstMask) == DstMem64)
  2563. c->dst.bytes = 8;
  2564. else
  2565. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2566. if (c->d & BitOp)
  2567. fetch_bit_operand(c);
  2568. c->dst.orig_val = c->dst.val;
  2569. break;
  2570. case DstAcc:
  2571. c->dst.type = OP_REG;
  2572. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2573. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2574. fetch_register_operand(&c->dst);
  2575. c->dst.orig_val = c->dst.val;
  2576. break;
  2577. case DstDI:
  2578. c->dst.type = OP_MEM;
  2579. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2580. c->dst.addr.mem.ea =
  2581. register_address(c, c->regs[VCPU_REGS_RDI]);
  2582. c->dst.addr.mem.seg = VCPU_SREG_ES;
  2583. c->dst.val = 0;
  2584. break;
  2585. case ImplicitOps:
  2586. /* Special instructions do their own operand decoding. */
  2587. default:
  2588. c->dst.type = OP_NONE; /* Disable writeback. */
  2589. return 0;
  2590. }
  2591. done:
  2592. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2593. }
  2594. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2595. {
  2596. struct decode_cache *c = &ctxt->decode;
  2597. /* The second termination condition only applies for REPE
  2598. * and REPNE. Test if the repeat string operation prefix is
  2599. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2600. * corresponding termination condition according to:
  2601. * - if REPE/REPZ and ZF = 0 then done
  2602. * - if REPNE/REPNZ and ZF = 1 then done
  2603. */
  2604. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2605. (c->b == 0xae) || (c->b == 0xaf))
  2606. && (((c->rep_prefix == REPE_PREFIX) &&
  2607. ((ctxt->eflags & EFLG_ZF) == 0))
  2608. || ((c->rep_prefix == REPNE_PREFIX) &&
  2609. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2610. return true;
  2611. return false;
  2612. }
  2613. int
  2614. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2615. {
  2616. struct x86_emulate_ops *ops = ctxt->ops;
  2617. u64 msr_data;
  2618. struct decode_cache *c = &ctxt->decode;
  2619. int rc = X86EMUL_CONTINUE;
  2620. int saved_dst_type = c->dst.type;
  2621. int irq; /* Used for int 3, int, and into */
  2622. ctxt->decode.mem_read.pos = 0;
  2623. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2624. emulate_ud(ctxt);
  2625. rc = X86EMUL_PROPAGATE_FAULT;
  2626. goto done;
  2627. }
  2628. /* LOCK prefix is allowed only with some instructions */
  2629. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2630. emulate_ud(ctxt);
  2631. rc = X86EMUL_PROPAGATE_FAULT;
  2632. goto done;
  2633. }
  2634. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2635. emulate_ud(ctxt);
  2636. rc = X86EMUL_PROPAGATE_FAULT;
  2637. goto done;
  2638. }
  2639. /* Privileged instruction can be executed only in CPL=0 */
  2640. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2641. emulate_gp(ctxt, 0);
  2642. rc = X86EMUL_PROPAGATE_FAULT;
  2643. goto done;
  2644. }
  2645. if (c->rep_prefix && (c->d & String)) {
  2646. /* All REP prefixes have the same first termination condition */
  2647. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2648. ctxt->eip = c->eip;
  2649. goto done;
  2650. }
  2651. }
  2652. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2653. rc = read_emulated(ctxt, ops, linear(ctxt, c->src.addr.mem),
  2654. c->src.valptr, c->src.bytes);
  2655. if (rc != X86EMUL_CONTINUE)
  2656. goto done;
  2657. c->src.orig_val64 = c->src.val64;
  2658. }
  2659. if (c->src2.type == OP_MEM) {
  2660. rc = read_emulated(ctxt, ops, linear(ctxt, c->src2.addr.mem),
  2661. &c->src2.val, c->src2.bytes);
  2662. if (rc != X86EMUL_CONTINUE)
  2663. goto done;
  2664. }
  2665. if ((c->d & DstMask) == ImplicitOps)
  2666. goto special_insn;
  2667. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2668. /* optimisation - avoid slow emulated read if Mov */
  2669. rc = read_emulated(ctxt, ops, linear(ctxt, c->dst.addr.mem),
  2670. &c->dst.val, c->dst.bytes);
  2671. if (rc != X86EMUL_CONTINUE)
  2672. goto done;
  2673. }
  2674. c->dst.orig_val = c->dst.val;
  2675. special_insn:
  2676. if (c->execute) {
  2677. rc = c->execute(ctxt);
  2678. if (rc != X86EMUL_CONTINUE)
  2679. goto done;
  2680. goto writeback;
  2681. }
  2682. if (c->twobyte)
  2683. goto twobyte_insn;
  2684. switch (c->b) {
  2685. case 0x00 ... 0x05:
  2686. add: /* add */
  2687. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2688. break;
  2689. case 0x06: /* push es */
  2690. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2691. break;
  2692. case 0x07: /* pop es */
  2693. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2694. break;
  2695. case 0x08 ... 0x0d:
  2696. or: /* or */
  2697. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2698. break;
  2699. case 0x0e: /* push cs */
  2700. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2701. break;
  2702. case 0x10 ... 0x15:
  2703. adc: /* adc */
  2704. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2705. break;
  2706. case 0x16: /* push ss */
  2707. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2708. break;
  2709. case 0x17: /* pop ss */
  2710. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2711. break;
  2712. case 0x18 ... 0x1d:
  2713. sbb: /* sbb */
  2714. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2715. break;
  2716. case 0x1e: /* push ds */
  2717. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2718. break;
  2719. case 0x1f: /* pop ds */
  2720. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2721. break;
  2722. case 0x20 ... 0x25:
  2723. and: /* and */
  2724. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2725. break;
  2726. case 0x28 ... 0x2d:
  2727. sub: /* sub */
  2728. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2729. break;
  2730. case 0x30 ... 0x35:
  2731. xor: /* xor */
  2732. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2733. break;
  2734. case 0x38 ... 0x3d:
  2735. cmp: /* cmp */
  2736. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2737. break;
  2738. case 0x40 ... 0x47: /* inc r16/r32 */
  2739. emulate_1op("inc", c->dst, ctxt->eflags);
  2740. break;
  2741. case 0x48 ... 0x4f: /* dec r16/r32 */
  2742. emulate_1op("dec", c->dst, ctxt->eflags);
  2743. break;
  2744. case 0x58 ... 0x5f: /* pop reg */
  2745. pop_instruction:
  2746. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2747. break;
  2748. case 0x60: /* pusha */
  2749. rc = emulate_pusha(ctxt, ops);
  2750. break;
  2751. case 0x61: /* popa */
  2752. rc = emulate_popa(ctxt, ops);
  2753. break;
  2754. case 0x63: /* movsxd */
  2755. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2756. goto cannot_emulate;
  2757. c->dst.val = (s32) c->src.val;
  2758. break;
  2759. case 0x6c: /* insb */
  2760. case 0x6d: /* insw/insd */
  2761. c->src.val = c->regs[VCPU_REGS_RDX];
  2762. goto do_io_in;
  2763. case 0x6e: /* outsb */
  2764. case 0x6f: /* outsw/outsd */
  2765. c->dst.val = c->regs[VCPU_REGS_RDX];
  2766. goto do_io_out;
  2767. break;
  2768. case 0x70 ... 0x7f: /* jcc (short) */
  2769. if (test_cc(c->b, ctxt->eflags))
  2770. jmp_rel(c, c->src.val);
  2771. break;
  2772. case 0x80 ... 0x83: /* Grp1 */
  2773. switch (c->modrm_reg) {
  2774. case 0:
  2775. goto add;
  2776. case 1:
  2777. goto or;
  2778. case 2:
  2779. goto adc;
  2780. case 3:
  2781. goto sbb;
  2782. case 4:
  2783. goto and;
  2784. case 5:
  2785. goto sub;
  2786. case 6:
  2787. goto xor;
  2788. case 7:
  2789. goto cmp;
  2790. }
  2791. break;
  2792. case 0x84 ... 0x85:
  2793. test:
  2794. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2795. break;
  2796. case 0x86 ... 0x87: /* xchg */
  2797. xchg:
  2798. /* Write back the register source. */
  2799. c->src.val = c->dst.val;
  2800. write_register_operand(&c->src);
  2801. /*
  2802. * Write back the memory destination with implicit LOCK
  2803. * prefix.
  2804. */
  2805. c->dst.val = c->src.orig_val;
  2806. c->lock_prefix = 1;
  2807. break;
  2808. case 0x8c: /* mov r/m, sreg */
  2809. if (c->modrm_reg > VCPU_SREG_GS) {
  2810. emulate_ud(ctxt);
  2811. rc = X86EMUL_PROPAGATE_FAULT;
  2812. goto done;
  2813. }
  2814. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2815. break;
  2816. case 0x8d: /* lea r16/r32, m */
  2817. c->dst.val = c->src.addr.mem.ea;
  2818. break;
  2819. case 0x8e: { /* mov seg, r/m16 */
  2820. uint16_t sel;
  2821. sel = c->src.val;
  2822. if (c->modrm_reg == VCPU_SREG_CS ||
  2823. c->modrm_reg > VCPU_SREG_GS) {
  2824. emulate_ud(ctxt);
  2825. rc = X86EMUL_PROPAGATE_FAULT;
  2826. goto done;
  2827. }
  2828. if (c->modrm_reg == VCPU_SREG_SS)
  2829. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2830. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2831. c->dst.type = OP_NONE; /* Disable writeback. */
  2832. break;
  2833. }
  2834. case 0x8f: /* pop (sole member of Grp1a) */
  2835. rc = emulate_grp1a(ctxt, ops);
  2836. break;
  2837. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2838. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2839. break;
  2840. goto xchg;
  2841. case 0x98: /* cbw/cwde/cdqe */
  2842. switch (c->op_bytes) {
  2843. case 2: c->dst.val = (s8)c->dst.val; break;
  2844. case 4: c->dst.val = (s16)c->dst.val; break;
  2845. case 8: c->dst.val = (s32)c->dst.val; break;
  2846. }
  2847. break;
  2848. case 0x9c: /* pushf */
  2849. c->src.val = (unsigned long) ctxt->eflags;
  2850. emulate_push(ctxt, ops);
  2851. break;
  2852. case 0x9d: /* popf */
  2853. c->dst.type = OP_REG;
  2854. c->dst.addr.reg = &ctxt->eflags;
  2855. c->dst.bytes = c->op_bytes;
  2856. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2857. break;
  2858. case 0xa6 ... 0xa7: /* cmps */
  2859. c->dst.type = OP_NONE; /* Disable writeback. */
  2860. goto cmp;
  2861. case 0xa8 ... 0xa9: /* test ax, imm */
  2862. goto test;
  2863. case 0xae ... 0xaf: /* scas */
  2864. goto cmp;
  2865. case 0xc0 ... 0xc1:
  2866. emulate_grp2(ctxt);
  2867. break;
  2868. case 0xc3: /* ret */
  2869. c->dst.type = OP_REG;
  2870. c->dst.addr.reg = &c->eip;
  2871. c->dst.bytes = c->op_bytes;
  2872. goto pop_instruction;
  2873. case 0xc4: /* les */
  2874. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  2875. break;
  2876. case 0xc5: /* lds */
  2877. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  2878. break;
  2879. case 0xcb: /* ret far */
  2880. rc = emulate_ret_far(ctxt, ops);
  2881. break;
  2882. case 0xcc: /* int3 */
  2883. irq = 3;
  2884. goto do_interrupt;
  2885. case 0xcd: /* int n */
  2886. irq = c->src.val;
  2887. do_interrupt:
  2888. rc = emulate_int(ctxt, ops, irq);
  2889. break;
  2890. case 0xce: /* into */
  2891. if (ctxt->eflags & EFLG_OF) {
  2892. irq = 4;
  2893. goto do_interrupt;
  2894. }
  2895. break;
  2896. case 0xcf: /* iret */
  2897. rc = emulate_iret(ctxt, ops);
  2898. break;
  2899. case 0xd0 ... 0xd1: /* Grp2 */
  2900. emulate_grp2(ctxt);
  2901. break;
  2902. case 0xd2 ... 0xd3: /* Grp2 */
  2903. c->src.val = c->regs[VCPU_REGS_RCX];
  2904. emulate_grp2(ctxt);
  2905. break;
  2906. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2907. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2908. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2909. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2910. jmp_rel(c, c->src.val);
  2911. break;
  2912. case 0xe3: /* jcxz/jecxz/jrcxz */
  2913. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  2914. jmp_rel(c, c->src.val);
  2915. break;
  2916. case 0xe4: /* inb */
  2917. case 0xe5: /* in */
  2918. goto do_io_in;
  2919. case 0xe6: /* outb */
  2920. case 0xe7: /* out */
  2921. goto do_io_out;
  2922. case 0xe8: /* call (near) */ {
  2923. long int rel = c->src.val;
  2924. c->src.val = (unsigned long) c->eip;
  2925. jmp_rel(c, rel);
  2926. emulate_push(ctxt, ops);
  2927. break;
  2928. }
  2929. case 0xe9: /* jmp rel */
  2930. goto jmp;
  2931. case 0xea: { /* jmp far */
  2932. unsigned short sel;
  2933. jump_far:
  2934. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2935. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2936. goto done;
  2937. c->eip = 0;
  2938. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2939. break;
  2940. }
  2941. case 0xeb:
  2942. jmp: /* jmp rel short */
  2943. jmp_rel(c, c->src.val);
  2944. c->dst.type = OP_NONE; /* Disable writeback. */
  2945. break;
  2946. case 0xec: /* in al,dx */
  2947. case 0xed: /* in (e/r)ax,dx */
  2948. c->src.val = c->regs[VCPU_REGS_RDX];
  2949. do_io_in:
  2950. c->dst.bytes = min(c->dst.bytes, 4u);
  2951. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2952. emulate_gp(ctxt, 0);
  2953. rc = X86EMUL_PROPAGATE_FAULT;
  2954. goto done;
  2955. }
  2956. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2957. &c->dst.val))
  2958. goto done; /* IO is needed */
  2959. break;
  2960. case 0xee: /* out dx,al */
  2961. case 0xef: /* out dx,(e/r)ax */
  2962. c->dst.val = c->regs[VCPU_REGS_RDX];
  2963. do_io_out:
  2964. c->src.bytes = min(c->src.bytes, 4u);
  2965. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  2966. c->src.bytes)) {
  2967. emulate_gp(ctxt, 0);
  2968. rc = X86EMUL_PROPAGATE_FAULT;
  2969. goto done;
  2970. }
  2971. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  2972. &c->src.val, 1, ctxt->vcpu);
  2973. c->dst.type = OP_NONE; /* Disable writeback. */
  2974. break;
  2975. case 0xf4: /* hlt */
  2976. ctxt->vcpu->arch.halt_request = 1;
  2977. break;
  2978. case 0xf5: /* cmc */
  2979. /* complement carry flag from eflags reg */
  2980. ctxt->eflags ^= EFLG_CF;
  2981. break;
  2982. case 0xf6 ... 0xf7: /* Grp3 */
  2983. rc = emulate_grp3(ctxt, ops);
  2984. break;
  2985. case 0xf8: /* clc */
  2986. ctxt->eflags &= ~EFLG_CF;
  2987. break;
  2988. case 0xf9: /* stc */
  2989. ctxt->eflags |= EFLG_CF;
  2990. break;
  2991. case 0xfa: /* cli */
  2992. if (emulator_bad_iopl(ctxt, ops)) {
  2993. emulate_gp(ctxt, 0);
  2994. rc = X86EMUL_PROPAGATE_FAULT;
  2995. goto done;
  2996. } else
  2997. ctxt->eflags &= ~X86_EFLAGS_IF;
  2998. break;
  2999. case 0xfb: /* sti */
  3000. if (emulator_bad_iopl(ctxt, ops)) {
  3001. emulate_gp(ctxt, 0);
  3002. rc = X86EMUL_PROPAGATE_FAULT;
  3003. goto done;
  3004. } else {
  3005. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3006. ctxt->eflags |= X86_EFLAGS_IF;
  3007. }
  3008. break;
  3009. case 0xfc: /* cld */
  3010. ctxt->eflags &= ~EFLG_DF;
  3011. break;
  3012. case 0xfd: /* std */
  3013. ctxt->eflags |= EFLG_DF;
  3014. break;
  3015. case 0xfe: /* Grp4 */
  3016. grp45:
  3017. rc = emulate_grp45(ctxt, ops);
  3018. break;
  3019. case 0xff: /* Grp5 */
  3020. if (c->modrm_reg == 5)
  3021. goto jump_far;
  3022. goto grp45;
  3023. default:
  3024. goto cannot_emulate;
  3025. }
  3026. if (rc != X86EMUL_CONTINUE)
  3027. goto done;
  3028. writeback:
  3029. rc = writeback(ctxt, ops);
  3030. if (rc != X86EMUL_CONTINUE)
  3031. goto done;
  3032. /*
  3033. * restore dst type in case the decoding will be reused
  3034. * (happens for string instruction )
  3035. */
  3036. c->dst.type = saved_dst_type;
  3037. if ((c->d & SrcMask) == SrcSI)
  3038. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  3039. VCPU_REGS_RSI, &c->src);
  3040. if ((c->d & DstMask) == DstDI)
  3041. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3042. &c->dst);
  3043. if (c->rep_prefix && (c->d & String)) {
  3044. struct read_cache *r = &ctxt->decode.io_read;
  3045. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3046. if (!string_insn_completed(ctxt)) {
  3047. /*
  3048. * Re-enter guest when pio read ahead buffer is empty
  3049. * or, if it is not used, after each 1024 iteration.
  3050. */
  3051. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3052. (r->end == 0 || r->end != r->pos)) {
  3053. /*
  3054. * Reset read cache. Usually happens before
  3055. * decode, but since instruction is restarted
  3056. * we have to do it here.
  3057. */
  3058. ctxt->decode.mem_read.end = 0;
  3059. return EMULATION_RESTART;
  3060. }
  3061. goto done; /* skip rip writeback */
  3062. }
  3063. }
  3064. ctxt->eip = c->eip;
  3065. done:
  3066. if (rc == X86EMUL_PROPAGATE_FAULT)
  3067. ctxt->have_exception = true;
  3068. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3069. twobyte_insn:
  3070. switch (c->b) {
  3071. case 0x01: /* lgdt, lidt, lmsw */
  3072. switch (c->modrm_reg) {
  3073. u16 size;
  3074. unsigned long address;
  3075. case 0: /* vmcall */
  3076. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3077. goto cannot_emulate;
  3078. rc = kvm_fix_hypercall(ctxt->vcpu);
  3079. if (rc != X86EMUL_CONTINUE)
  3080. goto done;
  3081. /* Let the processor re-execute the fixed hypercall */
  3082. c->eip = ctxt->eip;
  3083. /* Disable writeback. */
  3084. c->dst.type = OP_NONE;
  3085. break;
  3086. case 2: /* lgdt */
  3087. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3088. &size, &address, c->op_bytes);
  3089. if (rc != X86EMUL_CONTINUE)
  3090. goto done;
  3091. realmode_lgdt(ctxt->vcpu, size, address);
  3092. /* Disable writeback. */
  3093. c->dst.type = OP_NONE;
  3094. break;
  3095. case 3: /* lidt/vmmcall */
  3096. if (c->modrm_mod == 3) {
  3097. switch (c->modrm_rm) {
  3098. case 1:
  3099. rc = kvm_fix_hypercall(ctxt->vcpu);
  3100. break;
  3101. default:
  3102. goto cannot_emulate;
  3103. }
  3104. } else {
  3105. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3106. &size, &address,
  3107. c->op_bytes);
  3108. if (rc != X86EMUL_CONTINUE)
  3109. goto done;
  3110. realmode_lidt(ctxt->vcpu, size, address);
  3111. }
  3112. /* Disable writeback. */
  3113. c->dst.type = OP_NONE;
  3114. break;
  3115. case 4: /* smsw */
  3116. c->dst.bytes = 2;
  3117. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3118. break;
  3119. case 6: /* lmsw */
  3120. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3121. (c->src.val & 0x0f), ctxt->vcpu);
  3122. c->dst.type = OP_NONE;
  3123. break;
  3124. case 5: /* not defined */
  3125. emulate_ud(ctxt);
  3126. rc = X86EMUL_PROPAGATE_FAULT;
  3127. goto done;
  3128. case 7: /* invlpg*/
  3129. emulate_invlpg(ctxt->vcpu,
  3130. linear(ctxt, c->src.addr.mem));
  3131. /* Disable writeback. */
  3132. c->dst.type = OP_NONE;
  3133. break;
  3134. default:
  3135. goto cannot_emulate;
  3136. }
  3137. break;
  3138. case 0x05: /* syscall */
  3139. rc = emulate_syscall(ctxt, ops);
  3140. break;
  3141. case 0x06:
  3142. emulate_clts(ctxt->vcpu);
  3143. break;
  3144. case 0x09: /* wbinvd */
  3145. kvm_emulate_wbinvd(ctxt->vcpu);
  3146. break;
  3147. case 0x08: /* invd */
  3148. case 0x0d: /* GrpP (prefetch) */
  3149. case 0x18: /* Grp16 (prefetch/nop) */
  3150. break;
  3151. case 0x20: /* mov cr, reg */
  3152. switch (c->modrm_reg) {
  3153. case 1:
  3154. case 5 ... 7:
  3155. case 9 ... 15:
  3156. emulate_ud(ctxt);
  3157. rc = X86EMUL_PROPAGATE_FAULT;
  3158. goto done;
  3159. }
  3160. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3161. break;
  3162. case 0x21: /* mov from dr to reg */
  3163. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3164. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3165. emulate_ud(ctxt);
  3166. rc = X86EMUL_PROPAGATE_FAULT;
  3167. goto done;
  3168. }
  3169. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3170. break;
  3171. case 0x22: /* mov reg, cr */
  3172. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3173. emulate_gp(ctxt, 0);
  3174. rc = X86EMUL_PROPAGATE_FAULT;
  3175. goto done;
  3176. }
  3177. c->dst.type = OP_NONE;
  3178. break;
  3179. case 0x23: /* mov from reg to dr */
  3180. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3181. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3182. emulate_ud(ctxt);
  3183. rc = X86EMUL_PROPAGATE_FAULT;
  3184. goto done;
  3185. }
  3186. if (ops->set_dr(c->modrm_reg, c->src.val &
  3187. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3188. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3189. /* #UD condition is already handled by the code above */
  3190. emulate_gp(ctxt, 0);
  3191. rc = X86EMUL_PROPAGATE_FAULT;
  3192. goto done;
  3193. }
  3194. c->dst.type = OP_NONE; /* no writeback */
  3195. break;
  3196. case 0x30:
  3197. /* wrmsr */
  3198. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3199. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3200. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3201. emulate_gp(ctxt, 0);
  3202. rc = X86EMUL_PROPAGATE_FAULT;
  3203. goto done;
  3204. }
  3205. rc = X86EMUL_CONTINUE;
  3206. break;
  3207. case 0x32:
  3208. /* rdmsr */
  3209. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3210. emulate_gp(ctxt, 0);
  3211. rc = X86EMUL_PROPAGATE_FAULT;
  3212. goto done;
  3213. } else {
  3214. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3215. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3216. }
  3217. rc = X86EMUL_CONTINUE;
  3218. break;
  3219. case 0x34: /* sysenter */
  3220. rc = emulate_sysenter(ctxt, ops);
  3221. break;
  3222. case 0x35: /* sysexit */
  3223. rc = emulate_sysexit(ctxt, ops);
  3224. break;
  3225. case 0x40 ... 0x4f: /* cmov */
  3226. c->dst.val = c->dst.orig_val = c->src.val;
  3227. if (!test_cc(c->b, ctxt->eflags))
  3228. c->dst.type = OP_NONE; /* no writeback */
  3229. break;
  3230. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3231. if (test_cc(c->b, ctxt->eflags))
  3232. jmp_rel(c, c->src.val);
  3233. break;
  3234. case 0x90 ... 0x9f: /* setcc r/m8 */
  3235. c->dst.val = test_cc(c->b, ctxt->eflags);
  3236. break;
  3237. case 0xa0: /* push fs */
  3238. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3239. break;
  3240. case 0xa1: /* pop fs */
  3241. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3242. break;
  3243. case 0xa3:
  3244. bt: /* bt */
  3245. c->dst.type = OP_NONE;
  3246. /* only subword offset */
  3247. c->src.val &= (c->dst.bytes << 3) - 1;
  3248. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3249. break;
  3250. case 0xa4: /* shld imm8, r, r/m */
  3251. case 0xa5: /* shld cl, r, r/m */
  3252. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3253. break;
  3254. case 0xa8: /* push gs */
  3255. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3256. break;
  3257. case 0xa9: /* pop gs */
  3258. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3259. break;
  3260. case 0xab:
  3261. bts: /* bts */
  3262. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3263. break;
  3264. case 0xac: /* shrd imm8, r, r/m */
  3265. case 0xad: /* shrd cl, r, r/m */
  3266. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3267. break;
  3268. case 0xae: /* clflush */
  3269. break;
  3270. case 0xb0 ... 0xb1: /* cmpxchg */
  3271. /*
  3272. * Save real source value, then compare EAX against
  3273. * destination.
  3274. */
  3275. c->src.orig_val = c->src.val;
  3276. c->src.val = c->regs[VCPU_REGS_RAX];
  3277. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3278. if (ctxt->eflags & EFLG_ZF) {
  3279. /* Success: write back to memory. */
  3280. c->dst.val = c->src.orig_val;
  3281. } else {
  3282. /* Failure: write the value we saw to EAX. */
  3283. c->dst.type = OP_REG;
  3284. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3285. }
  3286. break;
  3287. case 0xb2: /* lss */
  3288. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3289. break;
  3290. case 0xb3:
  3291. btr: /* btr */
  3292. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3293. break;
  3294. case 0xb4: /* lfs */
  3295. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3296. break;
  3297. case 0xb5: /* lgs */
  3298. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3299. break;
  3300. case 0xb6 ... 0xb7: /* movzx */
  3301. c->dst.bytes = c->op_bytes;
  3302. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3303. : (u16) c->src.val;
  3304. break;
  3305. case 0xba: /* Grp8 */
  3306. switch (c->modrm_reg & 3) {
  3307. case 0:
  3308. goto bt;
  3309. case 1:
  3310. goto bts;
  3311. case 2:
  3312. goto btr;
  3313. case 3:
  3314. goto btc;
  3315. }
  3316. break;
  3317. case 0xbb:
  3318. btc: /* btc */
  3319. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3320. break;
  3321. case 0xbc: { /* bsf */
  3322. u8 zf;
  3323. __asm__ ("bsf %2, %0; setz %1"
  3324. : "=r"(c->dst.val), "=q"(zf)
  3325. : "r"(c->src.val));
  3326. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3327. if (zf) {
  3328. ctxt->eflags |= X86_EFLAGS_ZF;
  3329. c->dst.type = OP_NONE; /* Disable writeback. */
  3330. }
  3331. break;
  3332. }
  3333. case 0xbd: { /* bsr */
  3334. u8 zf;
  3335. __asm__ ("bsr %2, %0; setz %1"
  3336. : "=r"(c->dst.val), "=q"(zf)
  3337. : "r"(c->src.val));
  3338. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3339. if (zf) {
  3340. ctxt->eflags |= X86_EFLAGS_ZF;
  3341. c->dst.type = OP_NONE; /* Disable writeback. */
  3342. }
  3343. break;
  3344. }
  3345. case 0xbe ... 0xbf: /* movsx */
  3346. c->dst.bytes = c->op_bytes;
  3347. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3348. (s16) c->src.val;
  3349. break;
  3350. case 0xc0 ... 0xc1: /* xadd */
  3351. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3352. /* Write back the register source. */
  3353. c->src.val = c->dst.orig_val;
  3354. write_register_operand(&c->src);
  3355. break;
  3356. case 0xc3: /* movnti */
  3357. c->dst.bytes = c->op_bytes;
  3358. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3359. (u64) c->src.val;
  3360. break;
  3361. case 0xc7: /* Grp9 (cmpxchg8b) */
  3362. rc = emulate_grp9(ctxt, ops);
  3363. break;
  3364. default:
  3365. goto cannot_emulate;
  3366. }
  3367. if (rc != X86EMUL_CONTINUE)
  3368. goto done;
  3369. goto writeback;
  3370. cannot_emulate:
  3371. return -1;
  3372. }