radeon_device.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "atom.h"
  37. /*
  38. * Clear GPU surface registers.
  39. */
  40. void radeon_surface_init(struct radeon_device *rdev)
  41. {
  42. /* FIXME: check this out */
  43. if (rdev->family < CHIP_R600) {
  44. int i;
  45. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  46. if (rdev->surface_regs[i].bo)
  47. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  48. else
  49. radeon_clear_surface_reg(rdev, i);
  50. }
  51. /* enable surfaces */
  52. WREG32(RADEON_SURFACE_CNTL, 0);
  53. }
  54. }
  55. /*
  56. * GPU scratch registers helpers function.
  57. */
  58. void radeon_scratch_init(struct radeon_device *rdev)
  59. {
  60. int i;
  61. /* FIXME: check this out */
  62. if (rdev->family < CHIP_R300) {
  63. rdev->scratch.num_reg = 5;
  64. } else {
  65. rdev->scratch.num_reg = 7;
  66. }
  67. for (i = 0; i < rdev->scratch.num_reg; i++) {
  68. rdev->scratch.free[i] = true;
  69. rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4);
  70. }
  71. }
  72. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  73. {
  74. int i;
  75. for (i = 0; i < rdev->scratch.num_reg; i++) {
  76. if (rdev->scratch.free[i]) {
  77. rdev->scratch.free[i] = false;
  78. *reg = rdev->scratch.reg[i];
  79. return 0;
  80. }
  81. }
  82. return -EINVAL;
  83. }
  84. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  85. {
  86. int i;
  87. for (i = 0; i < rdev->scratch.num_reg; i++) {
  88. if (rdev->scratch.reg[i] == reg) {
  89. rdev->scratch.free[i] = true;
  90. return;
  91. }
  92. }
  93. }
  94. /*
  95. * MC common functions
  96. */
  97. int radeon_mc_setup(struct radeon_device *rdev)
  98. {
  99. uint32_t tmp;
  100. /* Some chips have an "issue" with the memory controller, the
  101. * location must be aligned to the size. We just align it down,
  102. * too bad if we walk over the top of system memory, we don't
  103. * use DMA without a remapped anyway.
  104. * Affected chips are rv280, all r3xx, and all r4xx, but not IGP
  105. */
  106. /* FGLRX seems to setup like this, VRAM a 0, then GART.
  107. */
  108. /*
  109. * Note: from R6xx the address space is 40bits but here we only
  110. * use 32bits (still have to see a card which would exhaust 4G
  111. * address space).
  112. */
  113. if (rdev->mc.vram_location != 0xFFFFFFFFUL) {
  114. /* vram location was already setup try to put gtt after
  115. * if it fits */
  116. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  117. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  118. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  119. rdev->mc.gtt_location = tmp;
  120. } else {
  121. if (rdev->mc.gtt_size >= rdev->mc.vram_location) {
  122. printk(KERN_ERR "[drm] GTT too big to fit "
  123. "before or after vram location.\n");
  124. return -EINVAL;
  125. }
  126. rdev->mc.gtt_location = 0;
  127. }
  128. } else if (rdev->mc.gtt_location != 0xFFFFFFFFUL) {
  129. /* gtt location was already setup try to put vram before
  130. * if it fits */
  131. if (rdev->mc.mc_vram_size < rdev->mc.gtt_location) {
  132. rdev->mc.vram_location = 0;
  133. } else {
  134. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size;
  135. tmp += (rdev->mc.mc_vram_size - 1);
  136. tmp &= ~(rdev->mc.mc_vram_size - 1);
  137. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.mc_vram_size) {
  138. rdev->mc.vram_location = tmp;
  139. } else {
  140. printk(KERN_ERR "[drm] vram too big to fit "
  141. "before or after GTT location.\n");
  142. return -EINVAL;
  143. }
  144. }
  145. } else {
  146. rdev->mc.vram_location = 0;
  147. tmp = rdev->mc.mc_vram_size;
  148. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  149. rdev->mc.gtt_location = tmp;
  150. }
  151. rdev->mc.vram_start = rdev->mc.vram_location;
  152. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  153. rdev->mc.gtt_start = rdev->mc.gtt_location;
  154. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  155. DRM_INFO("radeon: VRAM %uM\n", (unsigned)(rdev->mc.mc_vram_size >> 20));
  156. DRM_INFO("radeon: VRAM from 0x%08X to 0x%08X\n",
  157. (unsigned)rdev->mc.vram_location,
  158. (unsigned)(rdev->mc.vram_location + rdev->mc.mc_vram_size - 1));
  159. DRM_INFO("radeon: GTT %uM\n", (unsigned)(rdev->mc.gtt_size >> 20));
  160. DRM_INFO("radeon: GTT from 0x%08X to 0x%08X\n",
  161. (unsigned)rdev->mc.gtt_location,
  162. (unsigned)(rdev->mc.gtt_location + rdev->mc.gtt_size - 1));
  163. return 0;
  164. }
  165. /*
  166. * GPU helpers function.
  167. */
  168. bool radeon_card_posted(struct radeon_device *rdev)
  169. {
  170. uint32_t reg;
  171. /* first check CRTCs */
  172. if (ASIC_IS_DCE4(rdev)) {
  173. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  174. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  175. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  176. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  177. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  178. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  179. if (reg & EVERGREEN_CRTC_MASTER_EN)
  180. return true;
  181. } else if (ASIC_IS_AVIVO(rdev)) {
  182. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  183. RREG32(AVIVO_D2CRTC_CONTROL);
  184. if (reg & AVIVO_CRTC_EN) {
  185. return true;
  186. }
  187. } else {
  188. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  189. RREG32(RADEON_CRTC2_GEN_CNTL);
  190. if (reg & RADEON_CRTC_EN) {
  191. return true;
  192. }
  193. }
  194. /* then check MEM_SIZE, in case the crtcs are off */
  195. if (rdev->family >= CHIP_R600)
  196. reg = RREG32(R600_CONFIG_MEMSIZE);
  197. else
  198. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  199. if (reg)
  200. return true;
  201. return false;
  202. }
  203. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  204. {
  205. if (radeon_card_posted(rdev))
  206. return true;
  207. if (rdev->bios) {
  208. DRM_INFO("GPU not posted. posting now...\n");
  209. if (rdev->is_atom_bios)
  210. atom_asic_init(rdev->mode_info.atom_context);
  211. else
  212. radeon_combios_asic_init(rdev->ddev);
  213. return true;
  214. } else {
  215. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  216. return false;
  217. }
  218. }
  219. int radeon_dummy_page_init(struct radeon_device *rdev)
  220. {
  221. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  222. if (rdev->dummy_page.page == NULL)
  223. return -ENOMEM;
  224. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  225. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  226. if (!rdev->dummy_page.addr) {
  227. __free_page(rdev->dummy_page.page);
  228. rdev->dummy_page.page = NULL;
  229. return -ENOMEM;
  230. }
  231. return 0;
  232. }
  233. void radeon_dummy_page_fini(struct radeon_device *rdev)
  234. {
  235. if (rdev->dummy_page.page == NULL)
  236. return;
  237. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  238. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  239. __free_page(rdev->dummy_page.page);
  240. rdev->dummy_page.page = NULL;
  241. }
  242. /*
  243. * Registers accessors functions.
  244. */
  245. uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  246. {
  247. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  248. BUG_ON(1);
  249. return 0;
  250. }
  251. void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  252. {
  253. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  254. reg, v);
  255. BUG_ON(1);
  256. }
  257. void radeon_register_accessor_init(struct radeon_device *rdev)
  258. {
  259. rdev->mc_rreg = &radeon_invalid_rreg;
  260. rdev->mc_wreg = &radeon_invalid_wreg;
  261. rdev->pll_rreg = &radeon_invalid_rreg;
  262. rdev->pll_wreg = &radeon_invalid_wreg;
  263. rdev->pciep_rreg = &radeon_invalid_rreg;
  264. rdev->pciep_wreg = &radeon_invalid_wreg;
  265. /* Don't change order as we are overridding accessor. */
  266. if (rdev->family < CHIP_RV515) {
  267. rdev->pcie_reg_mask = 0xff;
  268. } else {
  269. rdev->pcie_reg_mask = 0x7ff;
  270. }
  271. /* FIXME: not sure here */
  272. if (rdev->family <= CHIP_R580) {
  273. rdev->pll_rreg = &r100_pll_rreg;
  274. rdev->pll_wreg = &r100_pll_wreg;
  275. }
  276. if (rdev->family >= CHIP_R420) {
  277. rdev->mc_rreg = &r420_mc_rreg;
  278. rdev->mc_wreg = &r420_mc_wreg;
  279. }
  280. if (rdev->family >= CHIP_RV515) {
  281. rdev->mc_rreg = &rv515_mc_rreg;
  282. rdev->mc_wreg = &rv515_mc_wreg;
  283. }
  284. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  285. rdev->mc_rreg = &rs400_mc_rreg;
  286. rdev->mc_wreg = &rs400_mc_wreg;
  287. }
  288. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  289. rdev->mc_rreg = &rs690_mc_rreg;
  290. rdev->mc_wreg = &rs690_mc_wreg;
  291. }
  292. if (rdev->family == CHIP_RS600) {
  293. rdev->mc_rreg = &rs600_mc_rreg;
  294. rdev->mc_wreg = &rs600_mc_wreg;
  295. }
  296. if ((rdev->family >= CHIP_R600) && (rdev->family <= CHIP_RV740)) {
  297. rdev->pciep_rreg = &r600_pciep_rreg;
  298. rdev->pciep_wreg = &r600_pciep_wreg;
  299. }
  300. }
  301. /*
  302. * ASIC
  303. */
  304. int radeon_asic_init(struct radeon_device *rdev)
  305. {
  306. radeon_register_accessor_init(rdev);
  307. switch (rdev->family) {
  308. case CHIP_R100:
  309. case CHIP_RV100:
  310. case CHIP_RS100:
  311. case CHIP_RV200:
  312. case CHIP_RS200:
  313. case CHIP_R200:
  314. case CHIP_RV250:
  315. case CHIP_RS300:
  316. case CHIP_RV280:
  317. rdev->asic = &r100_asic;
  318. break;
  319. case CHIP_R300:
  320. case CHIP_R350:
  321. case CHIP_RV350:
  322. case CHIP_RV380:
  323. rdev->asic = &r300_asic;
  324. if (rdev->flags & RADEON_IS_PCIE) {
  325. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  326. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  327. }
  328. break;
  329. case CHIP_R420:
  330. case CHIP_R423:
  331. case CHIP_RV410:
  332. rdev->asic = &r420_asic;
  333. break;
  334. case CHIP_RS400:
  335. case CHIP_RS480:
  336. rdev->asic = &rs400_asic;
  337. break;
  338. case CHIP_RS600:
  339. rdev->asic = &rs600_asic;
  340. break;
  341. case CHIP_RS690:
  342. case CHIP_RS740:
  343. rdev->asic = &rs690_asic;
  344. break;
  345. case CHIP_RV515:
  346. rdev->asic = &rv515_asic;
  347. break;
  348. case CHIP_R520:
  349. case CHIP_RV530:
  350. case CHIP_RV560:
  351. case CHIP_RV570:
  352. case CHIP_R580:
  353. rdev->asic = &r520_asic;
  354. break;
  355. case CHIP_R600:
  356. case CHIP_RV610:
  357. case CHIP_RV630:
  358. case CHIP_RV620:
  359. case CHIP_RV635:
  360. case CHIP_RV670:
  361. case CHIP_RS780:
  362. case CHIP_RS880:
  363. rdev->asic = &r600_asic;
  364. break;
  365. case CHIP_RV770:
  366. case CHIP_RV730:
  367. case CHIP_RV710:
  368. case CHIP_RV740:
  369. rdev->asic = &rv770_asic;
  370. break;
  371. case CHIP_CEDAR:
  372. case CHIP_REDWOOD:
  373. case CHIP_JUNIPER:
  374. case CHIP_CYPRESS:
  375. case CHIP_HEMLOCK:
  376. rdev->asic = &evergreen_asic;
  377. break;
  378. default:
  379. /* FIXME: not supported yet */
  380. return -EINVAL;
  381. }
  382. if (rdev->flags & RADEON_IS_IGP) {
  383. rdev->asic->get_memory_clock = NULL;
  384. rdev->asic->set_memory_clock = NULL;
  385. }
  386. return 0;
  387. }
  388. /*
  389. * Wrapper around modesetting bits.
  390. */
  391. int radeon_clocks_init(struct radeon_device *rdev)
  392. {
  393. int r;
  394. r = radeon_static_clocks_init(rdev->ddev);
  395. if (r) {
  396. return r;
  397. }
  398. DRM_INFO("Clocks initialized !\n");
  399. return 0;
  400. }
  401. void radeon_clocks_fini(struct radeon_device *rdev)
  402. {
  403. }
  404. /* ATOM accessor methods */
  405. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  406. {
  407. struct radeon_device *rdev = info->dev->dev_private;
  408. uint32_t r;
  409. r = rdev->pll_rreg(rdev, reg);
  410. return r;
  411. }
  412. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  413. {
  414. struct radeon_device *rdev = info->dev->dev_private;
  415. rdev->pll_wreg(rdev, reg, val);
  416. }
  417. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  418. {
  419. struct radeon_device *rdev = info->dev->dev_private;
  420. uint32_t r;
  421. r = rdev->mc_rreg(rdev, reg);
  422. return r;
  423. }
  424. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  425. {
  426. struct radeon_device *rdev = info->dev->dev_private;
  427. rdev->mc_wreg(rdev, reg, val);
  428. }
  429. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  430. {
  431. struct radeon_device *rdev = info->dev->dev_private;
  432. WREG32(reg*4, val);
  433. }
  434. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  435. {
  436. struct radeon_device *rdev = info->dev->dev_private;
  437. uint32_t r;
  438. r = RREG32(reg*4);
  439. return r;
  440. }
  441. int radeon_atombios_init(struct radeon_device *rdev)
  442. {
  443. struct card_info *atom_card_info =
  444. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  445. if (!atom_card_info)
  446. return -ENOMEM;
  447. rdev->mode_info.atom_card_info = atom_card_info;
  448. atom_card_info->dev = rdev->ddev;
  449. atom_card_info->reg_read = cail_reg_read;
  450. atom_card_info->reg_write = cail_reg_write;
  451. atom_card_info->mc_read = cail_mc_read;
  452. atom_card_info->mc_write = cail_mc_write;
  453. atom_card_info->pll_read = cail_pll_read;
  454. atom_card_info->pll_write = cail_pll_write;
  455. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  456. mutex_init(&rdev->mode_info.atom_context->mutex);
  457. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  458. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  459. return 0;
  460. }
  461. void radeon_atombios_fini(struct radeon_device *rdev)
  462. {
  463. if (rdev->mode_info.atom_context) {
  464. kfree(rdev->mode_info.atom_context->scratch);
  465. kfree(rdev->mode_info.atom_context);
  466. }
  467. kfree(rdev->mode_info.atom_card_info);
  468. }
  469. int radeon_combios_init(struct radeon_device *rdev)
  470. {
  471. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  472. return 0;
  473. }
  474. void radeon_combios_fini(struct radeon_device *rdev)
  475. {
  476. }
  477. /* if we get transitioned to only one device, tak VGA back */
  478. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  479. {
  480. struct radeon_device *rdev = cookie;
  481. radeon_vga_set_state(rdev, state);
  482. if (state)
  483. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  484. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  485. else
  486. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  487. }
  488. void radeon_agp_disable(struct radeon_device *rdev)
  489. {
  490. rdev->flags &= ~RADEON_IS_AGP;
  491. if (rdev->family >= CHIP_R600) {
  492. DRM_INFO("Forcing AGP to PCIE mode\n");
  493. rdev->flags |= RADEON_IS_PCIE;
  494. } else if (rdev->family >= CHIP_RV515 ||
  495. rdev->family == CHIP_RV380 ||
  496. rdev->family == CHIP_RV410 ||
  497. rdev->family == CHIP_R423) {
  498. DRM_INFO("Forcing AGP to PCIE mode\n");
  499. rdev->flags |= RADEON_IS_PCIE;
  500. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  501. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  502. } else {
  503. DRM_INFO("Forcing AGP to PCI mode\n");
  504. rdev->flags |= RADEON_IS_PCI;
  505. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  506. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  507. }
  508. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  509. }
  510. void radeon_check_arguments(struct radeon_device *rdev)
  511. {
  512. /* vramlimit must be a power of two */
  513. switch (radeon_vram_limit) {
  514. case 0:
  515. case 4:
  516. case 8:
  517. case 16:
  518. case 32:
  519. case 64:
  520. case 128:
  521. case 256:
  522. case 512:
  523. case 1024:
  524. case 2048:
  525. case 4096:
  526. break;
  527. default:
  528. dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
  529. radeon_vram_limit);
  530. radeon_vram_limit = 0;
  531. break;
  532. }
  533. radeon_vram_limit = radeon_vram_limit << 20;
  534. /* gtt size must be power of two and greater or equal to 32M */
  535. switch (radeon_gart_size) {
  536. case 4:
  537. case 8:
  538. case 16:
  539. dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
  540. radeon_gart_size);
  541. radeon_gart_size = 512;
  542. break;
  543. case 32:
  544. case 64:
  545. case 128:
  546. case 256:
  547. case 512:
  548. case 1024:
  549. case 2048:
  550. case 4096:
  551. break;
  552. default:
  553. dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
  554. radeon_gart_size);
  555. radeon_gart_size = 512;
  556. break;
  557. }
  558. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  559. /* AGP mode can only be -1, 1, 2, 4, 8 */
  560. switch (radeon_agpmode) {
  561. case -1:
  562. case 0:
  563. case 1:
  564. case 2:
  565. case 4:
  566. case 8:
  567. break;
  568. default:
  569. dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
  570. "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
  571. radeon_agpmode = 0;
  572. break;
  573. }
  574. }
  575. int radeon_device_init(struct radeon_device *rdev,
  576. struct drm_device *ddev,
  577. struct pci_dev *pdev,
  578. uint32_t flags)
  579. {
  580. int r;
  581. int dma_bits;
  582. DRM_INFO("radeon: Initializing kernel modesetting.\n");
  583. rdev->shutdown = false;
  584. rdev->dev = &pdev->dev;
  585. rdev->ddev = ddev;
  586. rdev->pdev = pdev;
  587. rdev->flags = flags;
  588. rdev->family = flags & RADEON_FAMILY_MASK;
  589. rdev->is_atom_bios = false;
  590. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  591. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  592. rdev->gpu_lockup = false;
  593. rdev->accel_working = false;
  594. /* mutex initialization are all done here so we
  595. * can recall function without having locking issues */
  596. mutex_init(&rdev->cs_mutex);
  597. mutex_init(&rdev->ib_pool.mutex);
  598. mutex_init(&rdev->cp.mutex);
  599. mutex_init(&rdev->dc_hw_i2c_mutex);
  600. if (rdev->family >= CHIP_R600)
  601. spin_lock_init(&rdev->ih.lock);
  602. mutex_init(&rdev->gem.mutex);
  603. mutex_init(&rdev->pm.mutex);
  604. rwlock_init(&rdev->fence_drv.lock);
  605. INIT_LIST_HEAD(&rdev->gem.objects);
  606. init_waitqueue_head(&rdev->irq.vblank_queue);
  607. /* setup workqueue */
  608. rdev->wq = create_workqueue("radeon");
  609. if (rdev->wq == NULL)
  610. return -ENOMEM;
  611. /* Set asic functions */
  612. r = radeon_asic_init(rdev);
  613. if (r)
  614. return r;
  615. radeon_check_arguments(rdev);
  616. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  617. radeon_agp_disable(rdev);
  618. }
  619. /* set DMA mask + need_dma32 flags.
  620. * PCIE - can handle 40-bits.
  621. * IGP - can handle 40-bits (in theory)
  622. * AGP - generally dma32 is safest
  623. * PCI - only dma32
  624. */
  625. rdev->need_dma32 = false;
  626. if (rdev->flags & RADEON_IS_AGP)
  627. rdev->need_dma32 = true;
  628. if (rdev->flags & RADEON_IS_PCI)
  629. rdev->need_dma32 = true;
  630. dma_bits = rdev->need_dma32 ? 32 : 40;
  631. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  632. if (r) {
  633. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  634. }
  635. /* Registers mapping */
  636. /* TODO: block userspace mapping of io register */
  637. rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2);
  638. rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2);
  639. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  640. if (rdev->rmmio == NULL) {
  641. return -ENOMEM;
  642. }
  643. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  644. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  645. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  646. /* this will fail for cards that aren't VGA class devices, just
  647. * ignore it */
  648. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  649. r = radeon_init(rdev);
  650. if (r)
  651. return r;
  652. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  653. /* Acceleration not working on AGP card try again
  654. * with fallback to PCI or PCIE GART
  655. */
  656. radeon_gpu_reset(rdev);
  657. radeon_fini(rdev);
  658. radeon_agp_disable(rdev);
  659. r = radeon_init(rdev);
  660. if (r)
  661. return r;
  662. }
  663. if (radeon_testing) {
  664. radeon_test_moves(rdev);
  665. }
  666. if (radeon_benchmarking) {
  667. radeon_benchmark(rdev);
  668. }
  669. return 0;
  670. }
  671. void radeon_device_fini(struct radeon_device *rdev)
  672. {
  673. DRM_INFO("radeon: finishing device.\n");
  674. rdev->shutdown = true;
  675. radeon_fini(rdev);
  676. destroy_workqueue(rdev->wq);
  677. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  678. iounmap(rdev->rmmio);
  679. rdev->rmmio = NULL;
  680. }
  681. /*
  682. * Suspend & resume.
  683. */
  684. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  685. {
  686. struct radeon_device *rdev;
  687. struct drm_crtc *crtc;
  688. int r;
  689. if (dev == NULL || dev->dev_private == NULL) {
  690. return -ENODEV;
  691. }
  692. if (state.event == PM_EVENT_PRETHAW) {
  693. return 0;
  694. }
  695. rdev = dev->dev_private;
  696. /* unpin the front buffers */
  697. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  698. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  699. struct radeon_bo *robj;
  700. if (rfb == NULL || rfb->obj == NULL) {
  701. continue;
  702. }
  703. robj = rfb->obj->driver_private;
  704. if (robj != rdev->fbdev_rbo) {
  705. r = radeon_bo_reserve(robj, false);
  706. if (unlikely(r == 0)) {
  707. radeon_bo_unpin(robj);
  708. radeon_bo_unreserve(robj);
  709. }
  710. }
  711. }
  712. /* evict vram memory */
  713. radeon_bo_evict_vram(rdev);
  714. /* wait for gpu to finish processing current batch */
  715. radeon_fence_wait_last(rdev);
  716. radeon_save_bios_scratch_regs(rdev);
  717. radeon_suspend(rdev);
  718. radeon_hpd_fini(rdev);
  719. /* evict remaining vram memory */
  720. radeon_bo_evict_vram(rdev);
  721. pci_save_state(dev->pdev);
  722. if (state.event == PM_EVENT_SUSPEND) {
  723. /* Shut down the device */
  724. pci_disable_device(dev->pdev);
  725. pci_set_power_state(dev->pdev, PCI_D3hot);
  726. }
  727. acquire_console_sem();
  728. fb_set_suspend(rdev->fbdev_info, 1);
  729. release_console_sem();
  730. return 0;
  731. }
  732. int radeon_resume_kms(struct drm_device *dev)
  733. {
  734. struct radeon_device *rdev = dev->dev_private;
  735. acquire_console_sem();
  736. pci_set_power_state(dev->pdev, PCI_D0);
  737. pci_restore_state(dev->pdev);
  738. if (pci_enable_device(dev->pdev)) {
  739. release_console_sem();
  740. return -1;
  741. }
  742. pci_set_master(dev->pdev);
  743. /* resume AGP if in use */
  744. radeon_agp_resume(rdev);
  745. radeon_resume(rdev);
  746. radeon_restore_bios_scratch_regs(rdev);
  747. fb_set_suspend(rdev->fbdev_info, 0);
  748. release_console_sem();
  749. /* reset hpd state */
  750. radeon_hpd_init(rdev);
  751. /* blat the mode back in */
  752. drm_helper_resume_force_mode(dev);
  753. return 0;
  754. }
  755. /*
  756. * Debugfs
  757. */
  758. struct radeon_debugfs {
  759. struct drm_info_list *files;
  760. unsigned num_files;
  761. };
  762. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  763. static unsigned _radeon_debugfs_count = 0;
  764. int radeon_debugfs_add_files(struct radeon_device *rdev,
  765. struct drm_info_list *files,
  766. unsigned nfiles)
  767. {
  768. unsigned i;
  769. for (i = 0; i < _radeon_debugfs_count; i++) {
  770. if (_radeon_debugfs[i].files == files) {
  771. /* Already registered */
  772. return 0;
  773. }
  774. }
  775. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  776. DRM_ERROR("Reached maximum number of debugfs files.\n");
  777. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  778. return -EINVAL;
  779. }
  780. _radeon_debugfs[_radeon_debugfs_count].files = files;
  781. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  782. _radeon_debugfs_count++;
  783. #if defined(CONFIG_DEBUG_FS)
  784. drm_debugfs_create_files(files, nfiles,
  785. rdev->ddev->control->debugfs_root,
  786. rdev->ddev->control);
  787. drm_debugfs_create_files(files, nfiles,
  788. rdev->ddev->primary->debugfs_root,
  789. rdev->ddev->primary);
  790. #endif
  791. return 0;
  792. }
  793. #if defined(CONFIG_DEBUG_FS)
  794. int radeon_debugfs_init(struct drm_minor *minor)
  795. {
  796. return 0;
  797. }
  798. void radeon_debugfs_cleanup(struct drm_minor *minor)
  799. {
  800. unsigned i;
  801. for (i = 0; i < _radeon_debugfs_count; i++) {
  802. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  803. _radeon_debugfs[i].num_files, minor);
  804. }
  805. }
  806. #endif