tg3.c 391 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <net/checksum.h>
  42. #include <net/ip.h>
  43. #include <asm/system.h>
  44. #include <asm/io.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/uaccess.h>
  47. #ifdef CONFIG_SPARC
  48. #include <asm/idprom.h>
  49. #include <asm/prom.h>
  50. #endif
  51. #define BAR_0 0
  52. #define BAR_2 2
  53. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  54. #define TG3_VLAN_TAG_USED 1
  55. #else
  56. #define TG3_VLAN_TAG_USED 0
  57. #endif
  58. #define TG3_TSO_SUPPORT 1
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.94"
  63. #define DRV_MODULE_RELDATE "August 14, 2008"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  112. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  113. /* minimum number of free TX descriptors required to wake up TX process */
  114. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  115. /* number of ETHTOOL_GSTATS u64's */
  116. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  117. #define TG3_NUM_TEST 6
  118. static char version[] __devinitdata =
  119. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  120. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  121. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  122. MODULE_LICENSE("GPL");
  123. MODULE_VERSION(DRV_MODULE_VERSION);
  124. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  125. module_param(tg3_debug, int, 0);
  126. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  127. static struct pci_device_id tg3_pci_tbl[] = {
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  196. {}
  197. };
  198. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  199. static const struct {
  200. const char string[ETH_GSTRING_LEN];
  201. } ethtool_stats_keys[TG3_NUM_STATS] = {
  202. { "rx_octets" },
  203. { "rx_fragments" },
  204. { "rx_ucast_packets" },
  205. { "rx_mcast_packets" },
  206. { "rx_bcast_packets" },
  207. { "rx_fcs_errors" },
  208. { "rx_align_errors" },
  209. { "rx_xon_pause_rcvd" },
  210. { "rx_xoff_pause_rcvd" },
  211. { "rx_mac_ctrl_rcvd" },
  212. { "rx_xoff_entered" },
  213. { "rx_frame_too_long_errors" },
  214. { "rx_jabbers" },
  215. { "rx_undersize_packets" },
  216. { "rx_in_length_errors" },
  217. { "rx_out_length_errors" },
  218. { "rx_64_or_less_octet_packets" },
  219. { "rx_65_to_127_octet_packets" },
  220. { "rx_128_to_255_octet_packets" },
  221. { "rx_256_to_511_octet_packets" },
  222. { "rx_512_to_1023_octet_packets" },
  223. { "rx_1024_to_1522_octet_packets" },
  224. { "rx_1523_to_2047_octet_packets" },
  225. { "rx_2048_to_4095_octet_packets" },
  226. { "rx_4096_to_8191_octet_packets" },
  227. { "rx_8192_to_9022_octet_packets" },
  228. { "tx_octets" },
  229. { "tx_collisions" },
  230. { "tx_xon_sent" },
  231. { "tx_xoff_sent" },
  232. { "tx_flow_control" },
  233. { "tx_mac_errors" },
  234. { "tx_single_collisions" },
  235. { "tx_mult_collisions" },
  236. { "tx_deferred" },
  237. { "tx_excessive_collisions" },
  238. { "tx_late_collisions" },
  239. { "tx_collide_2times" },
  240. { "tx_collide_3times" },
  241. { "tx_collide_4times" },
  242. { "tx_collide_5times" },
  243. { "tx_collide_6times" },
  244. { "tx_collide_7times" },
  245. { "tx_collide_8times" },
  246. { "tx_collide_9times" },
  247. { "tx_collide_10times" },
  248. { "tx_collide_11times" },
  249. { "tx_collide_12times" },
  250. { "tx_collide_13times" },
  251. { "tx_collide_14times" },
  252. { "tx_collide_15times" },
  253. { "tx_ucast_packets" },
  254. { "tx_mcast_packets" },
  255. { "tx_bcast_packets" },
  256. { "tx_carrier_sense_errors" },
  257. { "tx_discards" },
  258. { "tx_errors" },
  259. { "dma_writeq_full" },
  260. { "dma_write_prioq_full" },
  261. { "rxbds_empty" },
  262. { "rx_discards" },
  263. { "rx_errors" },
  264. { "rx_threshold_hit" },
  265. { "dma_readq_full" },
  266. { "dma_read_prioq_full" },
  267. { "tx_comp_queue_full" },
  268. { "ring_set_send_prod_index" },
  269. { "ring_status_update" },
  270. { "nic_irqs" },
  271. { "nic_avoided_irqs" },
  272. { "nic_tx_threshold_hit" }
  273. };
  274. static const struct {
  275. const char string[ETH_GSTRING_LEN];
  276. } ethtool_test_keys[TG3_NUM_TEST] = {
  277. { "nvram test (online) " },
  278. { "link test (online) " },
  279. { "register test (offline)" },
  280. { "memory test (offline)" },
  281. { "loopback test (offline)" },
  282. { "interrupt test (offline)" },
  283. };
  284. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  285. {
  286. writel(val, tp->regs + off);
  287. }
  288. static u32 tg3_read32(struct tg3 *tp, u32 off)
  289. {
  290. return (readl(tp->regs + off));
  291. }
  292. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  293. {
  294. writel(val, tp->aperegs + off);
  295. }
  296. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  297. {
  298. return (readl(tp->aperegs + off));
  299. }
  300. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  301. {
  302. unsigned long flags;
  303. spin_lock_irqsave(&tp->indirect_lock, flags);
  304. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  305. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  306. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  307. }
  308. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  309. {
  310. writel(val, tp->regs + off);
  311. readl(tp->regs + off);
  312. }
  313. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  314. {
  315. unsigned long flags;
  316. u32 val;
  317. spin_lock_irqsave(&tp->indirect_lock, flags);
  318. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  319. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  320. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  321. return val;
  322. }
  323. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  324. {
  325. unsigned long flags;
  326. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  327. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  328. TG3_64BIT_REG_LOW, val);
  329. return;
  330. }
  331. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  332. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  333. TG3_64BIT_REG_LOW, val);
  334. return;
  335. }
  336. spin_lock_irqsave(&tp->indirect_lock, flags);
  337. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  338. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  339. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  340. /* In indirect mode when disabling interrupts, we also need
  341. * to clear the interrupt bit in the GRC local ctrl register.
  342. */
  343. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  344. (val == 0x1)) {
  345. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  346. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  347. }
  348. }
  349. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  350. {
  351. unsigned long flags;
  352. u32 val;
  353. spin_lock_irqsave(&tp->indirect_lock, flags);
  354. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  355. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  356. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  357. return val;
  358. }
  359. /* usec_wait specifies the wait time in usec when writing to certain registers
  360. * where it is unsafe to read back the register without some delay.
  361. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  362. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  363. */
  364. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  365. {
  366. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  367. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  368. /* Non-posted methods */
  369. tp->write32(tp, off, val);
  370. else {
  371. /* Posted method */
  372. tg3_write32(tp, off, val);
  373. if (usec_wait)
  374. udelay(usec_wait);
  375. tp->read32(tp, off);
  376. }
  377. /* Wait again after the read for the posted method to guarantee that
  378. * the wait time is met.
  379. */
  380. if (usec_wait)
  381. udelay(usec_wait);
  382. }
  383. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  384. {
  385. tp->write32_mbox(tp, off, val);
  386. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  387. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  388. tp->read32_mbox(tp, off);
  389. }
  390. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  391. {
  392. void __iomem *mbox = tp->regs + off;
  393. writel(val, mbox);
  394. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  395. writel(val, mbox);
  396. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  397. readl(mbox);
  398. }
  399. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  400. {
  401. return (readl(tp->regs + off + GRCMBOX_BASE));
  402. }
  403. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  404. {
  405. writel(val, tp->regs + off + GRCMBOX_BASE);
  406. }
  407. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  408. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  409. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  410. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  411. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  412. #define tw32(reg,val) tp->write32(tp, reg, val)
  413. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  414. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  415. #define tr32(reg) tp->read32(tp, reg)
  416. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  417. {
  418. unsigned long flags;
  419. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  420. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  421. return;
  422. spin_lock_irqsave(&tp->indirect_lock, flags);
  423. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  424. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  425. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  426. /* Always leave this as zero. */
  427. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  428. } else {
  429. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  430. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  431. /* Always leave this as zero. */
  432. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  433. }
  434. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  435. }
  436. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  437. {
  438. unsigned long flags;
  439. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  440. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  441. *val = 0;
  442. return;
  443. }
  444. spin_lock_irqsave(&tp->indirect_lock, flags);
  445. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  446. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  447. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  448. /* Always leave this as zero. */
  449. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  450. } else {
  451. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  452. *val = tr32(TG3PCI_MEM_WIN_DATA);
  453. /* Always leave this as zero. */
  454. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  455. }
  456. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  457. }
  458. static void tg3_ape_lock_init(struct tg3 *tp)
  459. {
  460. int i;
  461. /* Make sure the driver hasn't any stale locks. */
  462. for (i = 0; i < 8; i++)
  463. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  464. APE_LOCK_GRANT_DRIVER);
  465. }
  466. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  467. {
  468. int i, off;
  469. int ret = 0;
  470. u32 status;
  471. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  472. return 0;
  473. switch (locknum) {
  474. case TG3_APE_LOCK_GRC:
  475. case TG3_APE_LOCK_MEM:
  476. break;
  477. default:
  478. return -EINVAL;
  479. }
  480. off = 4 * locknum;
  481. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  482. /* Wait for up to 1 millisecond to acquire lock. */
  483. for (i = 0; i < 100; i++) {
  484. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  485. if (status == APE_LOCK_GRANT_DRIVER)
  486. break;
  487. udelay(10);
  488. }
  489. if (status != APE_LOCK_GRANT_DRIVER) {
  490. /* Revoke the lock request. */
  491. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  492. APE_LOCK_GRANT_DRIVER);
  493. ret = -EBUSY;
  494. }
  495. return ret;
  496. }
  497. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  498. {
  499. int off;
  500. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  501. return;
  502. switch (locknum) {
  503. case TG3_APE_LOCK_GRC:
  504. case TG3_APE_LOCK_MEM:
  505. break;
  506. default:
  507. return;
  508. }
  509. off = 4 * locknum;
  510. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  511. }
  512. static void tg3_disable_ints(struct tg3 *tp)
  513. {
  514. tw32(TG3PCI_MISC_HOST_CTRL,
  515. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  516. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  517. }
  518. static inline void tg3_cond_int(struct tg3 *tp)
  519. {
  520. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  521. (tp->hw_status->status & SD_STATUS_UPDATED))
  522. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  523. else
  524. tw32(HOSTCC_MODE, tp->coalesce_mode |
  525. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  526. }
  527. static void tg3_enable_ints(struct tg3 *tp)
  528. {
  529. tp->irq_sync = 0;
  530. wmb();
  531. tw32(TG3PCI_MISC_HOST_CTRL,
  532. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  533. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  534. (tp->last_tag << 24));
  535. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  536. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  537. (tp->last_tag << 24));
  538. tg3_cond_int(tp);
  539. }
  540. static inline unsigned int tg3_has_work(struct tg3 *tp)
  541. {
  542. struct tg3_hw_status *sblk = tp->hw_status;
  543. unsigned int work_exists = 0;
  544. /* check for phy events */
  545. if (!(tp->tg3_flags &
  546. (TG3_FLAG_USE_LINKCHG_REG |
  547. TG3_FLAG_POLL_SERDES))) {
  548. if (sblk->status & SD_STATUS_LINK_CHG)
  549. work_exists = 1;
  550. }
  551. /* check for RX/TX work to do */
  552. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  553. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  554. work_exists = 1;
  555. return work_exists;
  556. }
  557. /* tg3_restart_ints
  558. * similar to tg3_enable_ints, but it accurately determines whether there
  559. * is new work pending and can return without flushing the PIO write
  560. * which reenables interrupts
  561. */
  562. static void tg3_restart_ints(struct tg3 *tp)
  563. {
  564. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  565. tp->last_tag << 24);
  566. mmiowb();
  567. /* When doing tagged status, this work check is unnecessary.
  568. * The last_tag we write above tells the chip which piece of
  569. * work we've completed.
  570. */
  571. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  572. tg3_has_work(tp))
  573. tw32(HOSTCC_MODE, tp->coalesce_mode |
  574. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  575. }
  576. static inline void tg3_netif_stop(struct tg3 *tp)
  577. {
  578. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  579. napi_disable(&tp->napi);
  580. netif_tx_disable(tp->dev);
  581. }
  582. static inline void tg3_netif_start(struct tg3 *tp)
  583. {
  584. netif_wake_queue(tp->dev);
  585. /* NOTE: unconditional netif_wake_queue is only appropriate
  586. * so long as all callers are assured to have free tx slots
  587. * (such as after tg3_init_hw)
  588. */
  589. napi_enable(&tp->napi);
  590. tp->hw_status->status |= SD_STATUS_UPDATED;
  591. tg3_enable_ints(tp);
  592. }
  593. static void tg3_switch_clocks(struct tg3 *tp)
  594. {
  595. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  596. u32 orig_clock_ctrl;
  597. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  598. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  599. return;
  600. orig_clock_ctrl = clock_ctrl;
  601. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  602. CLOCK_CTRL_CLKRUN_OENABLE |
  603. 0x1f);
  604. tp->pci_clock_ctrl = clock_ctrl;
  605. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  606. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  607. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  608. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  609. }
  610. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  611. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  612. clock_ctrl |
  613. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  614. 40);
  615. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  616. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  617. 40);
  618. }
  619. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  620. }
  621. #define PHY_BUSY_LOOPS 5000
  622. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  623. {
  624. u32 frame_val;
  625. unsigned int loops;
  626. int ret;
  627. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  628. tw32_f(MAC_MI_MODE,
  629. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  630. udelay(80);
  631. }
  632. *val = 0x0;
  633. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  634. MI_COM_PHY_ADDR_MASK);
  635. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  636. MI_COM_REG_ADDR_MASK);
  637. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  638. tw32_f(MAC_MI_COM, frame_val);
  639. loops = PHY_BUSY_LOOPS;
  640. while (loops != 0) {
  641. udelay(10);
  642. frame_val = tr32(MAC_MI_COM);
  643. if ((frame_val & MI_COM_BUSY) == 0) {
  644. udelay(5);
  645. frame_val = tr32(MAC_MI_COM);
  646. break;
  647. }
  648. loops -= 1;
  649. }
  650. ret = -EBUSY;
  651. if (loops != 0) {
  652. *val = frame_val & MI_COM_DATA_MASK;
  653. ret = 0;
  654. }
  655. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  656. tw32_f(MAC_MI_MODE, tp->mi_mode);
  657. udelay(80);
  658. }
  659. return ret;
  660. }
  661. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  662. {
  663. u32 frame_val;
  664. unsigned int loops;
  665. int ret;
  666. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  667. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  668. return 0;
  669. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  670. tw32_f(MAC_MI_MODE,
  671. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  672. udelay(80);
  673. }
  674. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  675. MI_COM_PHY_ADDR_MASK);
  676. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  677. MI_COM_REG_ADDR_MASK);
  678. frame_val |= (val & MI_COM_DATA_MASK);
  679. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  680. tw32_f(MAC_MI_COM, frame_val);
  681. loops = PHY_BUSY_LOOPS;
  682. while (loops != 0) {
  683. udelay(10);
  684. frame_val = tr32(MAC_MI_COM);
  685. if ((frame_val & MI_COM_BUSY) == 0) {
  686. udelay(5);
  687. frame_val = tr32(MAC_MI_COM);
  688. break;
  689. }
  690. loops -= 1;
  691. }
  692. ret = -EBUSY;
  693. if (loops != 0)
  694. ret = 0;
  695. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  696. tw32_f(MAC_MI_MODE, tp->mi_mode);
  697. udelay(80);
  698. }
  699. return ret;
  700. }
  701. static int tg3_bmcr_reset(struct tg3 *tp)
  702. {
  703. u32 phy_control;
  704. int limit, err;
  705. /* OK, reset it, and poll the BMCR_RESET bit until it
  706. * clears or we time out.
  707. */
  708. phy_control = BMCR_RESET;
  709. err = tg3_writephy(tp, MII_BMCR, phy_control);
  710. if (err != 0)
  711. return -EBUSY;
  712. limit = 5000;
  713. while (limit--) {
  714. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  715. if (err != 0)
  716. return -EBUSY;
  717. if ((phy_control & BMCR_RESET) == 0) {
  718. udelay(40);
  719. break;
  720. }
  721. udelay(10);
  722. }
  723. if (limit <= 0)
  724. return -EBUSY;
  725. return 0;
  726. }
  727. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  728. {
  729. struct tg3 *tp = (struct tg3 *)bp->priv;
  730. u32 val;
  731. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  732. return -EAGAIN;
  733. if (tg3_readphy(tp, reg, &val))
  734. return -EIO;
  735. return val;
  736. }
  737. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  738. {
  739. struct tg3 *tp = (struct tg3 *)bp->priv;
  740. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  741. return -EAGAIN;
  742. if (tg3_writephy(tp, reg, val))
  743. return -EIO;
  744. return 0;
  745. }
  746. static int tg3_mdio_reset(struct mii_bus *bp)
  747. {
  748. return 0;
  749. }
  750. static void tg3_mdio_config(struct tg3 *tp)
  751. {
  752. u32 val;
  753. if (tp->mdio_bus->phy_map[PHY_ADDR]->interface !=
  754. PHY_INTERFACE_MODE_RGMII)
  755. return;
  756. val = tr32(MAC_PHYCFG1) & ~(MAC_PHYCFG1_RGMII_EXT_RX_DEC |
  757. MAC_PHYCFG1_RGMII_SND_STAT_EN);
  758. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  759. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  760. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  761. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  762. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  763. }
  764. tw32(MAC_PHYCFG1, val | MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV);
  765. val = tr32(MAC_PHYCFG2) & ~(MAC_PHYCFG2_INBAND_ENABLE);
  766. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  767. val |= MAC_PHYCFG2_INBAND_ENABLE;
  768. tw32(MAC_PHYCFG2, val);
  769. val = tr32(MAC_EXT_RGMII_MODE);
  770. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  771. MAC_RGMII_MODE_RX_QUALITY |
  772. MAC_RGMII_MODE_RX_ACTIVITY |
  773. MAC_RGMII_MODE_RX_ENG_DET |
  774. MAC_RGMII_MODE_TX_ENABLE |
  775. MAC_RGMII_MODE_TX_LOWPWR |
  776. MAC_RGMII_MODE_TX_RESET);
  777. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  778. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  779. val |= MAC_RGMII_MODE_RX_INT_B |
  780. MAC_RGMII_MODE_RX_QUALITY |
  781. MAC_RGMII_MODE_RX_ACTIVITY |
  782. MAC_RGMII_MODE_RX_ENG_DET;
  783. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  784. val |= MAC_RGMII_MODE_TX_ENABLE |
  785. MAC_RGMII_MODE_TX_LOWPWR |
  786. MAC_RGMII_MODE_TX_RESET;
  787. }
  788. tw32(MAC_EXT_RGMII_MODE, val);
  789. }
  790. static void tg3_mdio_start(struct tg3 *tp)
  791. {
  792. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  793. mutex_lock(&tp->mdio_bus->mdio_lock);
  794. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  795. mutex_unlock(&tp->mdio_bus->mdio_lock);
  796. }
  797. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  798. tw32_f(MAC_MI_MODE, tp->mi_mode);
  799. udelay(80);
  800. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED)
  801. tg3_mdio_config(tp);
  802. }
  803. static void tg3_mdio_stop(struct tg3 *tp)
  804. {
  805. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  806. mutex_lock(&tp->mdio_bus->mdio_lock);
  807. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  808. mutex_unlock(&tp->mdio_bus->mdio_lock);
  809. }
  810. }
  811. static int tg3_mdio_init(struct tg3 *tp)
  812. {
  813. int i;
  814. u32 reg;
  815. struct phy_device *phydev;
  816. tg3_mdio_start(tp);
  817. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  818. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  819. return 0;
  820. tp->mdio_bus = mdiobus_alloc();
  821. if (tp->mdio_bus == NULL)
  822. return -ENOMEM;
  823. tp->mdio_bus->name = "tg3 mdio bus";
  824. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  825. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  826. tp->mdio_bus->priv = tp;
  827. tp->mdio_bus->parent = &tp->pdev->dev;
  828. tp->mdio_bus->read = &tg3_mdio_read;
  829. tp->mdio_bus->write = &tg3_mdio_write;
  830. tp->mdio_bus->reset = &tg3_mdio_reset;
  831. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  832. tp->mdio_bus->irq = &tp->mdio_irq[0];
  833. for (i = 0; i < PHY_MAX_ADDR; i++)
  834. tp->mdio_bus->irq[i] = PHY_POLL;
  835. /* The bus registration will look for all the PHYs on the mdio bus.
  836. * Unfortunately, it does not ensure the PHY is powered up before
  837. * accessing the PHY ID registers. A chip reset is the
  838. * quickest way to bring the device back to an operational state..
  839. */
  840. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  841. tg3_bmcr_reset(tp);
  842. i = mdiobus_register(tp->mdio_bus);
  843. if (i) {
  844. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  845. tp->dev->name, i);
  846. return i;
  847. }
  848. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  849. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  850. switch (phydev->phy_id) {
  851. case TG3_PHY_ID_BCM50610:
  852. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  853. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  854. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  855. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  856. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  857. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  858. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  859. break;
  860. case TG3_PHY_ID_BCMAC131:
  861. phydev->interface = PHY_INTERFACE_MODE_MII;
  862. break;
  863. }
  864. tg3_mdio_config(tp);
  865. return 0;
  866. }
  867. static void tg3_mdio_fini(struct tg3 *tp)
  868. {
  869. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  870. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  871. mdiobus_unregister(tp->mdio_bus);
  872. mdiobus_free(tp->mdio_bus);
  873. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  874. }
  875. }
  876. /* tp->lock is held. */
  877. static inline void tg3_generate_fw_event(struct tg3 *tp)
  878. {
  879. u32 val;
  880. val = tr32(GRC_RX_CPU_EVENT);
  881. val |= GRC_RX_CPU_DRIVER_EVENT;
  882. tw32_f(GRC_RX_CPU_EVENT, val);
  883. tp->last_event_jiffies = jiffies;
  884. }
  885. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  886. /* tp->lock is held. */
  887. static void tg3_wait_for_event_ack(struct tg3 *tp)
  888. {
  889. int i;
  890. unsigned int delay_cnt;
  891. long time_remain;
  892. /* If enough time has passed, no wait is necessary. */
  893. time_remain = (long)(tp->last_event_jiffies + 1 +
  894. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  895. (long)jiffies;
  896. if (time_remain < 0)
  897. return;
  898. /* Check if we can shorten the wait time. */
  899. delay_cnt = jiffies_to_usecs(time_remain);
  900. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  901. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  902. delay_cnt = (delay_cnt >> 3) + 1;
  903. for (i = 0; i < delay_cnt; i++) {
  904. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  905. break;
  906. udelay(8);
  907. }
  908. }
  909. /* tp->lock is held. */
  910. static void tg3_ump_link_report(struct tg3 *tp)
  911. {
  912. u32 reg;
  913. u32 val;
  914. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  915. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  916. return;
  917. tg3_wait_for_event_ack(tp);
  918. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  919. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  920. val = 0;
  921. if (!tg3_readphy(tp, MII_BMCR, &reg))
  922. val = reg << 16;
  923. if (!tg3_readphy(tp, MII_BMSR, &reg))
  924. val |= (reg & 0xffff);
  925. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  926. val = 0;
  927. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  928. val = reg << 16;
  929. if (!tg3_readphy(tp, MII_LPA, &reg))
  930. val |= (reg & 0xffff);
  931. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  932. val = 0;
  933. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  934. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  935. val = reg << 16;
  936. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  937. val |= (reg & 0xffff);
  938. }
  939. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  940. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  941. val = reg << 16;
  942. else
  943. val = 0;
  944. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  945. tg3_generate_fw_event(tp);
  946. }
  947. static void tg3_link_report(struct tg3 *tp)
  948. {
  949. if (!netif_carrier_ok(tp->dev)) {
  950. if (netif_msg_link(tp))
  951. printk(KERN_INFO PFX "%s: Link is down.\n",
  952. tp->dev->name);
  953. tg3_ump_link_report(tp);
  954. } else if (netif_msg_link(tp)) {
  955. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  956. tp->dev->name,
  957. (tp->link_config.active_speed == SPEED_1000 ?
  958. 1000 :
  959. (tp->link_config.active_speed == SPEED_100 ?
  960. 100 : 10)),
  961. (tp->link_config.active_duplex == DUPLEX_FULL ?
  962. "full" : "half"));
  963. printk(KERN_INFO PFX
  964. "%s: Flow control is %s for TX and %s for RX.\n",
  965. tp->dev->name,
  966. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX) ?
  967. "on" : "off",
  968. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX) ?
  969. "on" : "off");
  970. tg3_ump_link_report(tp);
  971. }
  972. }
  973. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  974. {
  975. u16 miireg;
  976. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  977. miireg = ADVERTISE_PAUSE_CAP;
  978. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  979. miireg = ADVERTISE_PAUSE_ASYM;
  980. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  981. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  982. else
  983. miireg = 0;
  984. return miireg;
  985. }
  986. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  987. {
  988. u16 miireg;
  989. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  990. miireg = ADVERTISE_1000XPAUSE;
  991. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  992. miireg = ADVERTISE_1000XPSE_ASYM;
  993. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  994. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  995. else
  996. miireg = 0;
  997. return miireg;
  998. }
  999. static u8 tg3_resolve_flowctrl_1000T(u16 lcladv, u16 rmtadv)
  1000. {
  1001. u8 cap = 0;
  1002. if (lcladv & ADVERTISE_PAUSE_CAP) {
  1003. if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1004. if (rmtadv & LPA_PAUSE_CAP)
  1005. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1006. else if (rmtadv & LPA_PAUSE_ASYM)
  1007. cap = TG3_FLOW_CTRL_RX;
  1008. } else {
  1009. if (rmtadv & LPA_PAUSE_CAP)
  1010. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1011. }
  1012. } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1013. if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
  1014. cap = TG3_FLOW_CTRL_TX;
  1015. }
  1016. return cap;
  1017. }
  1018. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1019. {
  1020. u8 cap = 0;
  1021. if (lcladv & ADVERTISE_1000XPAUSE) {
  1022. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1023. if (rmtadv & LPA_1000XPAUSE)
  1024. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1025. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1026. cap = TG3_FLOW_CTRL_RX;
  1027. } else {
  1028. if (rmtadv & LPA_1000XPAUSE)
  1029. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1030. }
  1031. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1032. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1033. cap = TG3_FLOW_CTRL_TX;
  1034. }
  1035. return cap;
  1036. }
  1037. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1038. {
  1039. u8 autoneg;
  1040. u8 flowctrl = 0;
  1041. u32 old_rx_mode = tp->rx_mode;
  1042. u32 old_tx_mode = tp->tx_mode;
  1043. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1044. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1045. else
  1046. autoneg = tp->link_config.autoneg;
  1047. if (autoneg == AUTONEG_ENABLE &&
  1048. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1049. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1050. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1051. else
  1052. flowctrl = tg3_resolve_flowctrl_1000T(lcladv, rmtadv);
  1053. } else
  1054. flowctrl = tp->link_config.flowctrl;
  1055. tp->link_config.active_flowctrl = flowctrl;
  1056. if (flowctrl & TG3_FLOW_CTRL_RX)
  1057. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1058. else
  1059. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1060. if (old_rx_mode != tp->rx_mode)
  1061. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1062. if (flowctrl & TG3_FLOW_CTRL_TX)
  1063. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1064. else
  1065. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1066. if (old_tx_mode != tp->tx_mode)
  1067. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1068. }
  1069. static void tg3_adjust_link(struct net_device *dev)
  1070. {
  1071. u8 oldflowctrl, linkmesg = 0;
  1072. u32 mac_mode, lcl_adv, rmt_adv;
  1073. struct tg3 *tp = netdev_priv(dev);
  1074. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1075. spin_lock(&tp->lock);
  1076. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1077. MAC_MODE_HALF_DUPLEX);
  1078. oldflowctrl = tp->link_config.active_flowctrl;
  1079. if (phydev->link) {
  1080. lcl_adv = 0;
  1081. rmt_adv = 0;
  1082. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1083. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1084. else
  1085. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1086. if (phydev->duplex == DUPLEX_HALF)
  1087. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1088. else {
  1089. lcl_adv = tg3_advert_flowctrl_1000T(
  1090. tp->link_config.flowctrl);
  1091. if (phydev->pause)
  1092. rmt_adv = LPA_PAUSE_CAP;
  1093. if (phydev->asym_pause)
  1094. rmt_adv |= LPA_PAUSE_ASYM;
  1095. }
  1096. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1097. } else
  1098. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1099. if (mac_mode != tp->mac_mode) {
  1100. tp->mac_mode = mac_mode;
  1101. tw32_f(MAC_MODE, tp->mac_mode);
  1102. udelay(40);
  1103. }
  1104. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1105. tw32(MAC_TX_LENGTHS,
  1106. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1107. (6 << TX_LENGTHS_IPG_SHIFT) |
  1108. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1109. else
  1110. tw32(MAC_TX_LENGTHS,
  1111. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1112. (6 << TX_LENGTHS_IPG_SHIFT) |
  1113. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1114. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1115. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1116. phydev->speed != tp->link_config.active_speed ||
  1117. phydev->duplex != tp->link_config.active_duplex ||
  1118. oldflowctrl != tp->link_config.active_flowctrl)
  1119. linkmesg = 1;
  1120. tp->link_config.active_speed = phydev->speed;
  1121. tp->link_config.active_duplex = phydev->duplex;
  1122. spin_unlock(&tp->lock);
  1123. if (linkmesg)
  1124. tg3_link_report(tp);
  1125. }
  1126. static int tg3_phy_init(struct tg3 *tp)
  1127. {
  1128. struct phy_device *phydev;
  1129. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1130. return 0;
  1131. /* Bring the PHY back to a known state. */
  1132. tg3_bmcr_reset(tp);
  1133. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1134. /* Attach the MAC to the PHY. */
  1135. phydev = phy_connect(tp->dev, phydev->dev.bus_id, tg3_adjust_link,
  1136. phydev->dev_flags, phydev->interface);
  1137. if (IS_ERR(phydev)) {
  1138. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1139. return PTR_ERR(phydev);
  1140. }
  1141. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1142. /* Mask with MAC supported features. */
  1143. phydev->supported &= (PHY_GBIT_FEATURES |
  1144. SUPPORTED_Pause |
  1145. SUPPORTED_Asym_Pause);
  1146. phydev->advertising = phydev->supported;
  1147. printk(KERN_INFO
  1148. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  1149. tp->dev->name, phydev->drv->name, phydev->dev.bus_id);
  1150. return 0;
  1151. }
  1152. static void tg3_phy_start(struct tg3 *tp)
  1153. {
  1154. struct phy_device *phydev;
  1155. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1156. return;
  1157. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1158. if (tp->link_config.phy_is_low_power) {
  1159. tp->link_config.phy_is_low_power = 0;
  1160. phydev->speed = tp->link_config.orig_speed;
  1161. phydev->duplex = tp->link_config.orig_duplex;
  1162. phydev->autoneg = tp->link_config.orig_autoneg;
  1163. phydev->advertising = tp->link_config.orig_advertising;
  1164. }
  1165. phy_start(phydev);
  1166. phy_start_aneg(phydev);
  1167. }
  1168. static void tg3_phy_stop(struct tg3 *tp)
  1169. {
  1170. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1171. return;
  1172. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1173. }
  1174. static void tg3_phy_fini(struct tg3 *tp)
  1175. {
  1176. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1177. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1178. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1179. }
  1180. }
  1181. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1182. {
  1183. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1184. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1185. }
  1186. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1187. {
  1188. u32 phy;
  1189. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1190. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1191. return;
  1192. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1193. u32 ephy;
  1194. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  1195. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  1196. ephy | MII_TG3_EPHY_SHADOW_EN);
  1197. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  1198. if (enable)
  1199. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1200. else
  1201. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1202. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  1203. }
  1204. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  1205. }
  1206. } else {
  1207. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1208. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1209. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1210. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1211. if (enable)
  1212. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1213. else
  1214. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1215. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1216. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1217. }
  1218. }
  1219. }
  1220. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1221. {
  1222. u32 val;
  1223. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1224. return;
  1225. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1226. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1227. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1228. (val | (1 << 15) | (1 << 4)));
  1229. }
  1230. static void tg3_phy_apply_otp(struct tg3 *tp)
  1231. {
  1232. u32 otp, phy;
  1233. if (!tp->phy_otp)
  1234. return;
  1235. otp = tp->phy_otp;
  1236. /* Enable SM_DSP clock and tx 6dB coding. */
  1237. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1238. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1239. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1240. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1241. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1242. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1243. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1244. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1245. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1246. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1247. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1248. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1249. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1250. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1251. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1252. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1253. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1254. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1255. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1256. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1257. /* Turn off SM_DSP clock. */
  1258. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1259. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1260. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1261. }
  1262. static int tg3_wait_macro_done(struct tg3 *tp)
  1263. {
  1264. int limit = 100;
  1265. while (limit--) {
  1266. u32 tmp32;
  1267. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1268. if ((tmp32 & 0x1000) == 0)
  1269. break;
  1270. }
  1271. }
  1272. if (limit <= 0)
  1273. return -EBUSY;
  1274. return 0;
  1275. }
  1276. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1277. {
  1278. static const u32 test_pat[4][6] = {
  1279. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1280. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1281. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1282. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1283. };
  1284. int chan;
  1285. for (chan = 0; chan < 4; chan++) {
  1286. int i;
  1287. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1288. (chan * 0x2000) | 0x0200);
  1289. tg3_writephy(tp, 0x16, 0x0002);
  1290. for (i = 0; i < 6; i++)
  1291. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1292. test_pat[chan][i]);
  1293. tg3_writephy(tp, 0x16, 0x0202);
  1294. if (tg3_wait_macro_done(tp)) {
  1295. *resetp = 1;
  1296. return -EBUSY;
  1297. }
  1298. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1299. (chan * 0x2000) | 0x0200);
  1300. tg3_writephy(tp, 0x16, 0x0082);
  1301. if (tg3_wait_macro_done(tp)) {
  1302. *resetp = 1;
  1303. return -EBUSY;
  1304. }
  1305. tg3_writephy(tp, 0x16, 0x0802);
  1306. if (tg3_wait_macro_done(tp)) {
  1307. *resetp = 1;
  1308. return -EBUSY;
  1309. }
  1310. for (i = 0; i < 6; i += 2) {
  1311. u32 low, high;
  1312. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1313. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1314. tg3_wait_macro_done(tp)) {
  1315. *resetp = 1;
  1316. return -EBUSY;
  1317. }
  1318. low &= 0x7fff;
  1319. high &= 0x000f;
  1320. if (low != test_pat[chan][i] ||
  1321. high != test_pat[chan][i+1]) {
  1322. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1323. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1324. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1325. return -EBUSY;
  1326. }
  1327. }
  1328. }
  1329. return 0;
  1330. }
  1331. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1332. {
  1333. int chan;
  1334. for (chan = 0; chan < 4; chan++) {
  1335. int i;
  1336. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1337. (chan * 0x2000) | 0x0200);
  1338. tg3_writephy(tp, 0x16, 0x0002);
  1339. for (i = 0; i < 6; i++)
  1340. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1341. tg3_writephy(tp, 0x16, 0x0202);
  1342. if (tg3_wait_macro_done(tp))
  1343. return -EBUSY;
  1344. }
  1345. return 0;
  1346. }
  1347. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1348. {
  1349. u32 reg32, phy9_orig;
  1350. int retries, do_phy_reset, err;
  1351. retries = 10;
  1352. do_phy_reset = 1;
  1353. do {
  1354. if (do_phy_reset) {
  1355. err = tg3_bmcr_reset(tp);
  1356. if (err)
  1357. return err;
  1358. do_phy_reset = 0;
  1359. }
  1360. /* Disable transmitter and interrupt. */
  1361. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1362. continue;
  1363. reg32 |= 0x3000;
  1364. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1365. /* Set full-duplex, 1000 mbps. */
  1366. tg3_writephy(tp, MII_BMCR,
  1367. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1368. /* Set to master mode. */
  1369. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1370. continue;
  1371. tg3_writephy(tp, MII_TG3_CTRL,
  1372. (MII_TG3_CTRL_AS_MASTER |
  1373. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1374. /* Enable SM_DSP_CLOCK and 6dB. */
  1375. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1376. /* Block the PHY control access. */
  1377. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1378. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1379. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1380. if (!err)
  1381. break;
  1382. } while (--retries);
  1383. err = tg3_phy_reset_chanpat(tp);
  1384. if (err)
  1385. return err;
  1386. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1387. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1388. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1389. tg3_writephy(tp, 0x16, 0x0000);
  1390. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1391. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1392. /* Set Extended packet length bit for jumbo frames */
  1393. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1394. }
  1395. else {
  1396. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1397. }
  1398. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1399. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1400. reg32 &= ~0x3000;
  1401. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1402. } else if (!err)
  1403. err = -EBUSY;
  1404. return err;
  1405. }
  1406. /* This will reset the tigon3 PHY if there is no valid
  1407. * link unless the FORCE argument is non-zero.
  1408. */
  1409. static int tg3_phy_reset(struct tg3 *tp)
  1410. {
  1411. u32 cpmuctrl;
  1412. u32 phy_status;
  1413. int err;
  1414. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1415. u32 val;
  1416. val = tr32(GRC_MISC_CFG);
  1417. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1418. udelay(40);
  1419. }
  1420. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1421. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1422. if (err != 0)
  1423. return -EBUSY;
  1424. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1425. netif_carrier_off(tp->dev);
  1426. tg3_link_report(tp);
  1427. }
  1428. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1429. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1430. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1431. err = tg3_phy_reset_5703_4_5(tp);
  1432. if (err)
  1433. return err;
  1434. goto out;
  1435. }
  1436. cpmuctrl = 0;
  1437. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1438. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1439. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1440. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1441. tw32(TG3_CPMU_CTRL,
  1442. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1443. }
  1444. err = tg3_bmcr_reset(tp);
  1445. if (err)
  1446. return err;
  1447. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1448. u32 phy;
  1449. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1450. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1451. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1452. }
  1453. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1454. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1455. u32 val;
  1456. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1457. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1458. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1459. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1460. udelay(40);
  1461. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1462. }
  1463. /* Disable GPHY autopowerdown. */
  1464. tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1465. MII_TG3_MISC_SHDW_WREN |
  1466. MII_TG3_MISC_SHDW_APD_SEL |
  1467. MII_TG3_MISC_SHDW_APD_WKTM_84MS);
  1468. }
  1469. tg3_phy_apply_otp(tp);
  1470. out:
  1471. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1472. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1473. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1474. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1475. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1476. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1477. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1478. }
  1479. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1480. tg3_writephy(tp, 0x1c, 0x8d68);
  1481. tg3_writephy(tp, 0x1c, 0x8d68);
  1482. }
  1483. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1484. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1485. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1486. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1487. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1488. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1489. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1490. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1491. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1492. }
  1493. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1494. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1495. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1496. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1497. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1498. tg3_writephy(tp, MII_TG3_TEST1,
  1499. MII_TG3_TEST1_TRIM_EN | 0x4);
  1500. } else
  1501. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1502. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1503. }
  1504. /* Set Extended packet length bit (bit 14) on all chips that */
  1505. /* support jumbo frames */
  1506. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1507. /* Cannot do read-modify-write on 5401 */
  1508. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1509. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1510. u32 phy_reg;
  1511. /* Set bit 14 with read-modify-write to preserve other bits */
  1512. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1513. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1514. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1515. }
  1516. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1517. * jumbo frames transmission.
  1518. */
  1519. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1520. u32 phy_reg;
  1521. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1522. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1523. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1524. }
  1525. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1526. /* adjust output voltage */
  1527. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1528. }
  1529. tg3_phy_toggle_automdix(tp, 1);
  1530. tg3_phy_set_wirespeed(tp);
  1531. return 0;
  1532. }
  1533. static void tg3_frob_aux_power(struct tg3 *tp)
  1534. {
  1535. struct tg3 *tp_peer = tp;
  1536. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1537. return;
  1538. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1539. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1540. struct net_device *dev_peer;
  1541. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1542. /* remove_one() may have been run on the peer. */
  1543. if (!dev_peer)
  1544. tp_peer = tp;
  1545. else
  1546. tp_peer = netdev_priv(dev_peer);
  1547. }
  1548. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1549. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1550. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1551. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1552. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1553. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1554. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1555. (GRC_LCLCTRL_GPIO_OE0 |
  1556. GRC_LCLCTRL_GPIO_OE1 |
  1557. GRC_LCLCTRL_GPIO_OE2 |
  1558. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1559. GRC_LCLCTRL_GPIO_OUTPUT1),
  1560. 100);
  1561. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  1562. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1563. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1564. GRC_LCLCTRL_GPIO_OE1 |
  1565. GRC_LCLCTRL_GPIO_OE2 |
  1566. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1567. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1568. tp->grc_local_ctrl;
  1569. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1570. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1571. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1572. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1573. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1574. } else {
  1575. u32 no_gpio2;
  1576. u32 grc_local_ctrl = 0;
  1577. if (tp_peer != tp &&
  1578. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1579. return;
  1580. /* Workaround to prevent overdrawing Amps. */
  1581. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1582. ASIC_REV_5714) {
  1583. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1584. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1585. grc_local_ctrl, 100);
  1586. }
  1587. /* On 5753 and variants, GPIO2 cannot be used. */
  1588. no_gpio2 = tp->nic_sram_data_cfg &
  1589. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1590. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1591. GRC_LCLCTRL_GPIO_OE1 |
  1592. GRC_LCLCTRL_GPIO_OE2 |
  1593. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1594. GRC_LCLCTRL_GPIO_OUTPUT2;
  1595. if (no_gpio2) {
  1596. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1597. GRC_LCLCTRL_GPIO_OUTPUT2);
  1598. }
  1599. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1600. grc_local_ctrl, 100);
  1601. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1602. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1603. grc_local_ctrl, 100);
  1604. if (!no_gpio2) {
  1605. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1606. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1607. grc_local_ctrl, 100);
  1608. }
  1609. }
  1610. } else {
  1611. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1612. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1613. if (tp_peer != tp &&
  1614. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1615. return;
  1616. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1617. (GRC_LCLCTRL_GPIO_OE1 |
  1618. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1619. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1620. GRC_LCLCTRL_GPIO_OE1, 100);
  1621. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1622. (GRC_LCLCTRL_GPIO_OE1 |
  1623. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1624. }
  1625. }
  1626. }
  1627. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1628. {
  1629. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1630. return 1;
  1631. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1632. if (speed != SPEED_10)
  1633. return 1;
  1634. } else if (speed == SPEED_10)
  1635. return 1;
  1636. return 0;
  1637. }
  1638. static int tg3_setup_phy(struct tg3 *, int);
  1639. #define RESET_KIND_SHUTDOWN 0
  1640. #define RESET_KIND_INIT 1
  1641. #define RESET_KIND_SUSPEND 2
  1642. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1643. static int tg3_halt_cpu(struct tg3 *, u32);
  1644. static int tg3_nvram_lock(struct tg3 *);
  1645. static void tg3_nvram_unlock(struct tg3 *);
  1646. static void tg3_power_down_phy(struct tg3 *tp)
  1647. {
  1648. u32 val;
  1649. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1650. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1651. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1652. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1653. sg_dig_ctrl |=
  1654. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1655. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1656. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1657. }
  1658. return;
  1659. }
  1660. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1661. tg3_bmcr_reset(tp);
  1662. val = tr32(GRC_MISC_CFG);
  1663. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1664. udelay(40);
  1665. return;
  1666. } else if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  1667. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1668. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1669. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1670. }
  1671. /* The PHY should not be powered down on some chips because
  1672. * of bugs.
  1673. */
  1674. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1675. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1676. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1677. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1678. return;
  1679. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1680. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1681. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1682. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1683. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1684. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1685. }
  1686. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1687. }
  1688. /* tp->lock is held. */
  1689. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1690. {
  1691. u32 addr_high, addr_low;
  1692. int i;
  1693. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1694. tp->dev->dev_addr[1]);
  1695. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1696. (tp->dev->dev_addr[3] << 16) |
  1697. (tp->dev->dev_addr[4] << 8) |
  1698. (tp->dev->dev_addr[5] << 0));
  1699. for (i = 0; i < 4; i++) {
  1700. if (i == 1 && skip_mac_1)
  1701. continue;
  1702. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1703. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1704. }
  1705. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1706. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1707. for (i = 0; i < 12; i++) {
  1708. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1709. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1710. }
  1711. }
  1712. addr_high = (tp->dev->dev_addr[0] +
  1713. tp->dev->dev_addr[1] +
  1714. tp->dev->dev_addr[2] +
  1715. tp->dev->dev_addr[3] +
  1716. tp->dev->dev_addr[4] +
  1717. tp->dev->dev_addr[5]) &
  1718. TX_BACKOFF_SEED_MASK;
  1719. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1720. }
  1721. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1722. {
  1723. u32 misc_host_ctrl;
  1724. /* Make sure register accesses (indirect or otherwise)
  1725. * will function correctly.
  1726. */
  1727. pci_write_config_dword(tp->pdev,
  1728. TG3PCI_MISC_HOST_CTRL,
  1729. tp->misc_host_ctrl);
  1730. switch (state) {
  1731. case PCI_D0:
  1732. pci_enable_wake(tp->pdev, state, false);
  1733. pci_set_power_state(tp->pdev, PCI_D0);
  1734. /* Switch out of Vaux if it is a NIC */
  1735. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1736. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1737. return 0;
  1738. case PCI_D1:
  1739. case PCI_D2:
  1740. case PCI_D3hot:
  1741. break;
  1742. default:
  1743. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  1744. tp->dev->name, state);
  1745. return -EINVAL;
  1746. }
  1747. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1748. tw32(TG3PCI_MISC_HOST_CTRL,
  1749. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1750. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  1751. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  1752. !tp->link_config.phy_is_low_power) {
  1753. struct phy_device *phydev;
  1754. u32 advertising;
  1755. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1756. tp->link_config.phy_is_low_power = 1;
  1757. tp->link_config.orig_speed = phydev->speed;
  1758. tp->link_config.orig_duplex = phydev->duplex;
  1759. tp->link_config.orig_autoneg = phydev->autoneg;
  1760. tp->link_config.orig_advertising = phydev->advertising;
  1761. advertising = ADVERTISED_TP |
  1762. ADVERTISED_Pause |
  1763. ADVERTISED_Autoneg |
  1764. ADVERTISED_10baseT_Half;
  1765. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1766. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  1767. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1768. advertising |=
  1769. ADVERTISED_100baseT_Half |
  1770. ADVERTISED_100baseT_Full |
  1771. ADVERTISED_10baseT_Full;
  1772. else
  1773. advertising |= ADVERTISED_10baseT_Full;
  1774. }
  1775. phydev->advertising = advertising;
  1776. phy_start_aneg(phydev);
  1777. }
  1778. } else {
  1779. if (tp->link_config.phy_is_low_power == 0) {
  1780. tp->link_config.phy_is_low_power = 1;
  1781. tp->link_config.orig_speed = tp->link_config.speed;
  1782. tp->link_config.orig_duplex = tp->link_config.duplex;
  1783. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1784. }
  1785. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1786. tp->link_config.speed = SPEED_10;
  1787. tp->link_config.duplex = DUPLEX_HALF;
  1788. tp->link_config.autoneg = AUTONEG_ENABLE;
  1789. tg3_setup_phy(tp, 0);
  1790. }
  1791. }
  1792. __tg3_set_mac_addr(tp, 0);
  1793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1794. u32 val;
  1795. val = tr32(GRC_VCPU_EXT_CTRL);
  1796. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1797. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1798. int i;
  1799. u32 val;
  1800. for (i = 0; i < 200; i++) {
  1801. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1802. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1803. break;
  1804. msleep(1);
  1805. }
  1806. }
  1807. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1808. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1809. WOL_DRV_STATE_SHUTDOWN |
  1810. WOL_DRV_WOL |
  1811. WOL_SET_MAGIC_PKT);
  1812. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1813. u32 mac_mode;
  1814. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1815. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  1816. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1817. udelay(40);
  1818. }
  1819. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1820. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1821. else
  1822. mac_mode = MAC_MODE_PORT_MODE_MII;
  1823. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1824. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1825. ASIC_REV_5700) {
  1826. u32 speed = (tp->tg3_flags &
  1827. TG3_FLAG_WOL_SPEED_100MB) ?
  1828. SPEED_100 : SPEED_10;
  1829. if (tg3_5700_link_polarity(tp, speed))
  1830. mac_mode |= MAC_MODE_LINK_POLARITY;
  1831. else
  1832. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1833. }
  1834. } else {
  1835. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1836. }
  1837. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1838. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1839. if (pci_pme_capable(tp->pdev, state) &&
  1840. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  1841. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1842. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  1843. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  1844. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1845. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  1846. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  1847. }
  1848. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  1849. mac_mode |= tp->mac_mode &
  1850. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  1851. if (mac_mode & MAC_MODE_APE_TX_EN)
  1852. mac_mode |= MAC_MODE_TDE_ENABLE;
  1853. }
  1854. tw32_f(MAC_MODE, mac_mode);
  1855. udelay(100);
  1856. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1857. udelay(10);
  1858. }
  1859. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1860. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1861. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1862. u32 base_val;
  1863. base_val = tp->pci_clock_ctrl;
  1864. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1865. CLOCK_CTRL_TXCLK_DISABLE);
  1866. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1867. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1868. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1869. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1870. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1871. /* do nothing */
  1872. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1873. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1874. u32 newbits1, newbits2;
  1875. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1876. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1877. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1878. CLOCK_CTRL_TXCLK_DISABLE |
  1879. CLOCK_CTRL_ALTCLK);
  1880. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1881. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1882. newbits1 = CLOCK_CTRL_625_CORE;
  1883. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1884. } else {
  1885. newbits1 = CLOCK_CTRL_ALTCLK;
  1886. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1887. }
  1888. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1889. 40);
  1890. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1891. 40);
  1892. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1893. u32 newbits3;
  1894. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1895. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1896. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1897. CLOCK_CTRL_TXCLK_DISABLE |
  1898. CLOCK_CTRL_44MHZ_CORE);
  1899. } else {
  1900. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1901. }
  1902. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1903. tp->pci_clock_ctrl | newbits3, 40);
  1904. }
  1905. }
  1906. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1907. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  1908. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  1909. tg3_power_down_phy(tp);
  1910. tg3_frob_aux_power(tp);
  1911. /* Workaround for unstable PLL clock */
  1912. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1913. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1914. u32 val = tr32(0x7d00);
  1915. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1916. tw32(0x7d00, val);
  1917. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1918. int err;
  1919. err = tg3_nvram_lock(tp);
  1920. tg3_halt_cpu(tp, RX_CPU_BASE);
  1921. if (!err)
  1922. tg3_nvram_unlock(tp);
  1923. }
  1924. }
  1925. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1926. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  1927. pci_enable_wake(tp->pdev, state, true);
  1928. /* Finally, set the new power state. */
  1929. pci_set_power_state(tp->pdev, state);
  1930. return 0;
  1931. }
  1932. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1933. {
  1934. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1935. case MII_TG3_AUX_STAT_10HALF:
  1936. *speed = SPEED_10;
  1937. *duplex = DUPLEX_HALF;
  1938. break;
  1939. case MII_TG3_AUX_STAT_10FULL:
  1940. *speed = SPEED_10;
  1941. *duplex = DUPLEX_FULL;
  1942. break;
  1943. case MII_TG3_AUX_STAT_100HALF:
  1944. *speed = SPEED_100;
  1945. *duplex = DUPLEX_HALF;
  1946. break;
  1947. case MII_TG3_AUX_STAT_100FULL:
  1948. *speed = SPEED_100;
  1949. *duplex = DUPLEX_FULL;
  1950. break;
  1951. case MII_TG3_AUX_STAT_1000HALF:
  1952. *speed = SPEED_1000;
  1953. *duplex = DUPLEX_HALF;
  1954. break;
  1955. case MII_TG3_AUX_STAT_1000FULL:
  1956. *speed = SPEED_1000;
  1957. *duplex = DUPLEX_FULL;
  1958. break;
  1959. default:
  1960. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1961. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1962. SPEED_10;
  1963. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1964. DUPLEX_HALF;
  1965. break;
  1966. }
  1967. *speed = SPEED_INVALID;
  1968. *duplex = DUPLEX_INVALID;
  1969. break;
  1970. }
  1971. }
  1972. static void tg3_phy_copper_begin(struct tg3 *tp)
  1973. {
  1974. u32 new_adv;
  1975. int i;
  1976. if (tp->link_config.phy_is_low_power) {
  1977. /* Entering low power mode. Disable gigabit and
  1978. * 100baseT advertisements.
  1979. */
  1980. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1981. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1982. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1983. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1984. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1985. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1986. } else if (tp->link_config.speed == SPEED_INVALID) {
  1987. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1988. tp->link_config.advertising &=
  1989. ~(ADVERTISED_1000baseT_Half |
  1990. ADVERTISED_1000baseT_Full);
  1991. new_adv = ADVERTISE_CSMA;
  1992. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1993. new_adv |= ADVERTISE_10HALF;
  1994. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1995. new_adv |= ADVERTISE_10FULL;
  1996. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1997. new_adv |= ADVERTISE_100HALF;
  1998. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1999. new_adv |= ADVERTISE_100FULL;
  2000. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2001. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2002. if (tp->link_config.advertising &
  2003. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2004. new_adv = 0;
  2005. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2006. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2007. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2008. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2009. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2010. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2011. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2012. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2013. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2014. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2015. } else {
  2016. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2017. }
  2018. } else {
  2019. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2020. new_adv |= ADVERTISE_CSMA;
  2021. /* Asking for a specific link mode. */
  2022. if (tp->link_config.speed == SPEED_1000) {
  2023. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2024. if (tp->link_config.duplex == DUPLEX_FULL)
  2025. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2026. else
  2027. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2028. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2029. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2030. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2031. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2032. } else {
  2033. if (tp->link_config.speed == SPEED_100) {
  2034. if (tp->link_config.duplex == DUPLEX_FULL)
  2035. new_adv |= ADVERTISE_100FULL;
  2036. else
  2037. new_adv |= ADVERTISE_100HALF;
  2038. } else {
  2039. if (tp->link_config.duplex == DUPLEX_FULL)
  2040. new_adv |= ADVERTISE_10FULL;
  2041. else
  2042. new_adv |= ADVERTISE_10HALF;
  2043. }
  2044. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2045. new_adv = 0;
  2046. }
  2047. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2048. }
  2049. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2050. tp->link_config.speed != SPEED_INVALID) {
  2051. u32 bmcr, orig_bmcr;
  2052. tp->link_config.active_speed = tp->link_config.speed;
  2053. tp->link_config.active_duplex = tp->link_config.duplex;
  2054. bmcr = 0;
  2055. switch (tp->link_config.speed) {
  2056. default:
  2057. case SPEED_10:
  2058. break;
  2059. case SPEED_100:
  2060. bmcr |= BMCR_SPEED100;
  2061. break;
  2062. case SPEED_1000:
  2063. bmcr |= TG3_BMCR_SPEED1000;
  2064. break;
  2065. }
  2066. if (tp->link_config.duplex == DUPLEX_FULL)
  2067. bmcr |= BMCR_FULLDPLX;
  2068. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2069. (bmcr != orig_bmcr)) {
  2070. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2071. for (i = 0; i < 1500; i++) {
  2072. u32 tmp;
  2073. udelay(10);
  2074. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2075. tg3_readphy(tp, MII_BMSR, &tmp))
  2076. continue;
  2077. if (!(tmp & BMSR_LSTATUS)) {
  2078. udelay(40);
  2079. break;
  2080. }
  2081. }
  2082. tg3_writephy(tp, MII_BMCR, bmcr);
  2083. udelay(40);
  2084. }
  2085. } else {
  2086. tg3_writephy(tp, MII_BMCR,
  2087. BMCR_ANENABLE | BMCR_ANRESTART);
  2088. }
  2089. }
  2090. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2091. {
  2092. int err;
  2093. /* Turn off tap power management. */
  2094. /* Set Extended packet length bit */
  2095. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2096. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2097. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2098. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2099. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2100. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2101. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2102. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2103. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2104. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2105. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2106. udelay(40);
  2107. return err;
  2108. }
  2109. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2110. {
  2111. u32 adv_reg, all_mask = 0;
  2112. if (mask & ADVERTISED_10baseT_Half)
  2113. all_mask |= ADVERTISE_10HALF;
  2114. if (mask & ADVERTISED_10baseT_Full)
  2115. all_mask |= ADVERTISE_10FULL;
  2116. if (mask & ADVERTISED_100baseT_Half)
  2117. all_mask |= ADVERTISE_100HALF;
  2118. if (mask & ADVERTISED_100baseT_Full)
  2119. all_mask |= ADVERTISE_100FULL;
  2120. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2121. return 0;
  2122. if ((adv_reg & all_mask) != all_mask)
  2123. return 0;
  2124. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2125. u32 tg3_ctrl;
  2126. all_mask = 0;
  2127. if (mask & ADVERTISED_1000baseT_Half)
  2128. all_mask |= ADVERTISE_1000HALF;
  2129. if (mask & ADVERTISED_1000baseT_Full)
  2130. all_mask |= ADVERTISE_1000FULL;
  2131. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2132. return 0;
  2133. if ((tg3_ctrl & all_mask) != all_mask)
  2134. return 0;
  2135. }
  2136. return 1;
  2137. }
  2138. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2139. {
  2140. u32 curadv, reqadv;
  2141. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2142. return 1;
  2143. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2144. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2145. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2146. if (curadv != reqadv)
  2147. return 0;
  2148. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2149. tg3_readphy(tp, MII_LPA, rmtadv);
  2150. } else {
  2151. /* Reprogram the advertisement register, even if it
  2152. * does not affect the current link. If the link
  2153. * gets renegotiated in the future, we can save an
  2154. * additional renegotiation cycle by advertising
  2155. * it correctly in the first place.
  2156. */
  2157. if (curadv != reqadv) {
  2158. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2159. ADVERTISE_PAUSE_ASYM);
  2160. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2161. }
  2162. }
  2163. return 1;
  2164. }
  2165. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2166. {
  2167. int current_link_up;
  2168. u32 bmsr, dummy;
  2169. u32 lcl_adv, rmt_adv;
  2170. u16 current_speed;
  2171. u8 current_duplex;
  2172. int i, err;
  2173. tw32(MAC_EVENT, 0);
  2174. tw32_f(MAC_STATUS,
  2175. (MAC_STATUS_SYNC_CHANGED |
  2176. MAC_STATUS_CFG_CHANGED |
  2177. MAC_STATUS_MI_COMPLETION |
  2178. MAC_STATUS_LNKSTATE_CHANGED));
  2179. udelay(40);
  2180. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2181. tw32_f(MAC_MI_MODE,
  2182. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2183. udelay(80);
  2184. }
  2185. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2186. /* Some third-party PHYs need to be reset on link going
  2187. * down.
  2188. */
  2189. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2190. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2191. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2192. netif_carrier_ok(tp->dev)) {
  2193. tg3_readphy(tp, MII_BMSR, &bmsr);
  2194. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2195. !(bmsr & BMSR_LSTATUS))
  2196. force_reset = 1;
  2197. }
  2198. if (force_reset)
  2199. tg3_phy_reset(tp);
  2200. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2201. tg3_readphy(tp, MII_BMSR, &bmsr);
  2202. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2203. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2204. bmsr = 0;
  2205. if (!(bmsr & BMSR_LSTATUS)) {
  2206. err = tg3_init_5401phy_dsp(tp);
  2207. if (err)
  2208. return err;
  2209. tg3_readphy(tp, MII_BMSR, &bmsr);
  2210. for (i = 0; i < 1000; i++) {
  2211. udelay(10);
  2212. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2213. (bmsr & BMSR_LSTATUS)) {
  2214. udelay(40);
  2215. break;
  2216. }
  2217. }
  2218. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2219. !(bmsr & BMSR_LSTATUS) &&
  2220. tp->link_config.active_speed == SPEED_1000) {
  2221. err = tg3_phy_reset(tp);
  2222. if (!err)
  2223. err = tg3_init_5401phy_dsp(tp);
  2224. if (err)
  2225. return err;
  2226. }
  2227. }
  2228. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2229. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2230. /* 5701 {A0,B0} CRC bug workaround */
  2231. tg3_writephy(tp, 0x15, 0x0a75);
  2232. tg3_writephy(tp, 0x1c, 0x8c68);
  2233. tg3_writephy(tp, 0x1c, 0x8d68);
  2234. tg3_writephy(tp, 0x1c, 0x8c68);
  2235. }
  2236. /* Clear pending interrupts... */
  2237. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2238. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2239. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2240. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2241. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2242. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2243. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2244. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2245. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2246. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2247. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2248. else
  2249. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2250. }
  2251. current_link_up = 0;
  2252. current_speed = SPEED_INVALID;
  2253. current_duplex = DUPLEX_INVALID;
  2254. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2255. u32 val;
  2256. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2257. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2258. if (!(val & (1 << 10))) {
  2259. val |= (1 << 10);
  2260. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2261. goto relink;
  2262. }
  2263. }
  2264. bmsr = 0;
  2265. for (i = 0; i < 100; i++) {
  2266. tg3_readphy(tp, MII_BMSR, &bmsr);
  2267. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2268. (bmsr & BMSR_LSTATUS))
  2269. break;
  2270. udelay(40);
  2271. }
  2272. if (bmsr & BMSR_LSTATUS) {
  2273. u32 aux_stat, bmcr;
  2274. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2275. for (i = 0; i < 2000; i++) {
  2276. udelay(10);
  2277. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2278. aux_stat)
  2279. break;
  2280. }
  2281. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2282. &current_speed,
  2283. &current_duplex);
  2284. bmcr = 0;
  2285. for (i = 0; i < 200; i++) {
  2286. tg3_readphy(tp, MII_BMCR, &bmcr);
  2287. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2288. continue;
  2289. if (bmcr && bmcr != 0x7fff)
  2290. break;
  2291. udelay(10);
  2292. }
  2293. lcl_adv = 0;
  2294. rmt_adv = 0;
  2295. tp->link_config.active_speed = current_speed;
  2296. tp->link_config.active_duplex = current_duplex;
  2297. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2298. if ((bmcr & BMCR_ANENABLE) &&
  2299. tg3_copper_is_advertising_all(tp,
  2300. tp->link_config.advertising)) {
  2301. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2302. &rmt_adv))
  2303. current_link_up = 1;
  2304. }
  2305. } else {
  2306. if (!(bmcr & BMCR_ANENABLE) &&
  2307. tp->link_config.speed == current_speed &&
  2308. tp->link_config.duplex == current_duplex &&
  2309. tp->link_config.flowctrl ==
  2310. tp->link_config.active_flowctrl) {
  2311. current_link_up = 1;
  2312. }
  2313. }
  2314. if (current_link_up == 1 &&
  2315. tp->link_config.active_duplex == DUPLEX_FULL)
  2316. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2317. }
  2318. relink:
  2319. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2320. u32 tmp;
  2321. tg3_phy_copper_begin(tp);
  2322. tg3_readphy(tp, MII_BMSR, &tmp);
  2323. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2324. (tmp & BMSR_LSTATUS))
  2325. current_link_up = 1;
  2326. }
  2327. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2328. if (current_link_up == 1) {
  2329. if (tp->link_config.active_speed == SPEED_100 ||
  2330. tp->link_config.active_speed == SPEED_10)
  2331. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2332. else
  2333. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2334. } else
  2335. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2336. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2337. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2338. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2339. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2340. if (current_link_up == 1 &&
  2341. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2342. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2343. else
  2344. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2345. }
  2346. /* ??? Without this setting Netgear GA302T PHY does not
  2347. * ??? send/receive packets...
  2348. */
  2349. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2350. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2351. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2352. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2353. udelay(80);
  2354. }
  2355. tw32_f(MAC_MODE, tp->mac_mode);
  2356. udelay(40);
  2357. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2358. /* Polled via timer. */
  2359. tw32_f(MAC_EVENT, 0);
  2360. } else {
  2361. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2362. }
  2363. udelay(40);
  2364. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2365. current_link_up == 1 &&
  2366. tp->link_config.active_speed == SPEED_1000 &&
  2367. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2368. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2369. udelay(120);
  2370. tw32_f(MAC_STATUS,
  2371. (MAC_STATUS_SYNC_CHANGED |
  2372. MAC_STATUS_CFG_CHANGED));
  2373. udelay(40);
  2374. tg3_write_mem(tp,
  2375. NIC_SRAM_FIRMWARE_MBOX,
  2376. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2377. }
  2378. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2379. if (current_link_up)
  2380. netif_carrier_on(tp->dev);
  2381. else
  2382. netif_carrier_off(tp->dev);
  2383. tg3_link_report(tp);
  2384. }
  2385. return 0;
  2386. }
  2387. struct tg3_fiber_aneginfo {
  2388. int state;
  2389. #define ANEG_STATE_UNKNOWN 0
  2390. #define ANEG_STATE_AN_ENABLE 1
  2391. #define ANEG_STATE_RESTART_INIT 2
  2392. #define ANEG_STATE_RESTART 3
  2393. #define ANEG_STATE_DISABLE_LINK_OK 4
  2394. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2395. #define ANEG_STATE_ABILITY_DETECT 6
  2396. #define ANEG_STATE_ACK_DETECT_INIT 7
  2397. #define ANEG_STATE_ACK_DETECT 8
  2398. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2399. #define ANEG_STATE_COMPLETE_ACK 10
  2400. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2401. #define ANEG_STATE_IDLE_DETECT 12
  2402. #define ANEG_STATE_LINK_OK 13
  2403. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2404. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2405. u32 flags;
  2406. #define MR_AN_ENABLE 0x00000001
  2407. #define MR_RESTART_AN 0x00000002
  2408. #define MR_AN_COMPLETE 0x00000004
  2409. #define MR_PAGE_RX 0x00000008
  2410. #define MR_NP_LOADED 0x00000010
  2411. #define MR_TOGGLE_TX 0x00000020
  2412. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2413. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2414. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2415. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2416. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2417. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2418. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2419. #define MR_TOGGLE_RX 0x00002000
  2420. #define MR_NP_RX 0x00004000
  2421. #define MR_LINK_OK 0x80000000
  2422. unsigned long link_time, cur_time;
  2423. u32 ability_match_cfg;
  2424. int ability_match_count;
  2425. char ability_match, idle_match, ack_match;
  2426. u32 txconfig, rxconfig;
  2427. #define ANEG_CFG_NP 0x00000080
  2428. #define ANEG_CFG_ACK 0x00000040
  2429. #define ANEG_CFG_RF2 0x00000020
  2430. #define ANEG_CFG_RF1 0x00000010
  2431. #define ANEG_CFG_PS2 0x00000001
  2432. #define ANEG_CFG_PS1 0x00008000
  2433. #define ANEG_CFG_HD 0x00004000
  2434. #define ANEG_CFG_FD 0x00002000
  2435. #define ANEG_CFG_INVAL 0x00001f06
  2436. };
  2437. #define ANEG_OK 0
  2438. #define ANEG_DONE 1
  2439. #define ANEG_TIMER_ENAB 2
  2440. #define ANEG_FAILED -1
  2441. #define ANEG_STATE_SETTLE_TIME 10000
  2442. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2443. struct tg3_fiber_aneginfo *ap)
  2444. {
  2445. u16 flowctrl;
  2446. unsigned long delta;
  2447. u32 rx_cfg_reg;
  2448. int ret;
  2449. if (ap->state == ANEG_STATE_UNKNOWN) {
  2450. ap->rxconfig = 0;
  2451. ap->link_time = 0;
  2452. ap->cur_time = 0;
  2453. ap->ability_match_cfg = 0;
  2454. ap->ability_match_count = 0;
  2455. ap->ability_match = 0;
  2456. ap->idle_match = 0;
  2457. ap->ack_match = 0;
  2458. }
  2459. ap->cur_time++;
  2460. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2461. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2462. if (rx_cfg_reg != ap->ability_match_cfg) {
  2463. ap->ability_match_cfg = rx_cfg_reg;
  2464. ap->ability_match = 0;
  2465. ap->ability_match_count = 0;
  2466. } else {
  2467. if (++ap->ability_match_count > 1) {
  2468. ap->ability_match = 1;
  2469. ap->ability_match_cfg = rx_cfg_reg;
  2470. }
  2471. }
  2472. if (rx_cfg_reg & ANEG_CFG_ACK)
  2473. ap->ack_match = 1;
  2474. else
  2475. ap->ack_match = 0;
  2476. ap->idle_match = 0;
  2477. } else {
  2478. ap->idle_match = 1;
  2479. ap->ability_match_cfg = 0;
  2480. ap->ability_match_count = 0;
  2481. ap->ability_match = 0;
  2482. ap->ack_match = 0;
  2483. rx_cfg_reg = 0;
  2484. }
  2485. ap->rxconfig = rx_cfg_reg;
  2486. ret = ANEG_OK;
  2487. switch(ap->state) {
  2488. case ANEG_STATE_UNKNOWN:
  2489. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2490. ap->state = ANEG_STATE_AN_ENABLE;
  2491. /* fallthru */
  2492. case ANEG_STATE_AN_ENABLE:
  2493. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2494. if (ap->flags & MR_AN_ENABLE) {
  2495. ap->link_time = 0;
  2496. ap->cur_time = 0;
  2497. ap->ability_match_cfg = 0;
  2498. ap->ability_match_count = 0;
  2499. ap->ability_match = 0;
  2500. ap->idle_match = 0;
  2501. ap->ack_match = 0;
  2502. ap->state = ANEG_STATE_RESTART_INIT;
  2503. } else {
  2504. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2505. }
  2506. break;
  2507. case ANEG_STATE_RESTART_INIT:
  2508. ap->link_time = ap->cur_time;
  2509. ap->flags &= ~(MR_NP_LOADED);
  2510. ap->txconfig = 0;
  2511. tw32(MAC_TX_AUTO_NEG, 0);
  2512. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2513. tw32_f(MAC_MODE, tp->mac_mode);
  2514. udelay(40);
  2515. ret = ANEG_TIMER_ENAB;
  2516. ap->state = ANEG_STATE_RESTART;
  2517. /* fallthru */
  2518. case ANEG_STATE_RESTART:
  2519. delta = ap->cur_time - ap->link_time;
  2520. if (delta > ANEG_STATE_SETTLE_TIME) {
  2521. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2522. } else {
  2523. ret = ANEG_TIMER_ENAB;
  2524. }
  2525. break;
  2526. case ANEG_STATE_DISABLE_LINK_OK:
  2527. ret = ANEG_DONE;
  2528. break;
  2529. case ANEG_STATE_ABILITY_DETECT_INIT:
  2530. ap->flags &= ~(MR_TOGGLE_TX);
  2531. ap->txconfig = ANEG_CFG_FD;
  2532. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2533. if (flowctrl & ADVERTISE_1000XPAUSE)
  2534. ap->txconfig |= ANEG_CFG_PS1;
  2535. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2536. ap->txconfig |= ANEG_CFG_PS2;
  2537. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2538. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2539. tw32_f(MAC_MODE, tp->mac_mode);
  2540. udelay(40);
  2541. ap->state = ANEG_STATE_ABILITY_DETECT;
  2542. break;
  2543. case ANEG_STATE_ABILITY_DETECT:
  2544. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2545. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2546. }
  2547. break;
  2548. case ANEG_STATE_ACK_DETECT_INIT:
  2549. ap->txconfig |= ANEG_CFG_ACK;
  2550. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2551. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2552. tw32_f(MAC_MODE, tp->mac_mode);
  2553. udelay(40);
  2554. ap->state = ANEG_STATE_ACK_DETECT;
  2555. /* fallthru */
  2556. case ANEG_STATE_ACK_DETECT:
  2557. if (ap->ack_match != 0) {
  2558. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2559. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2560. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2561. } else {
  2562. ap->state = ANEG_STATE_AN_ENABLE;
  2563. }
  2564. } else if (ap->ability_match != 0 &&
  2565. ap->rxconfig == 0) {
  2566. ap->state = ANEG_STATE_AN_ENABLE;
  2567. }
  2568. break;
  2569. case ANEG_STATE_COMPLETE_ACK_INIT:
  2570. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2571. ret = ANEG_FAILED;
  2572. break;
  2573. }
  2574. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2575. MR_LP_ADV_HALF_DUPLEX |
  2576. MR_LP_ADV_SYM_PAUSE |
  2577. MR_LP_ADV_ASYM_PAUSE |
  2578. MR_LP_ADV_REMOTE_FAULT1 |
  2579. MR_LP_ADV_REMOTE_FAULT2 |
  2580. MR_LP_ADV_NEXT_PAGE |
  2581. MR_TOGGLE_RX |
  2582. MR_NP_RX);
  2583. if (ap->rxconfig & ANEG_CFG_FD)
  2584. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2585. if (ap->rxconfig & ANEG_CFG_HD)
  2586. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2587. if (ap->rxconfig & ANEG_CFG_PS1)
  2588. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2589. if (ap->rxconfig & ANEG_CFG_PS2)
  2590. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2591. if (ap->rxconfig & ANEG_CFG_RF1)
  2592. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2593. if (ap->rxconfig & ANEG_CFG_RF2)
  2594. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2595. if (ap->rxconfig & ANEG_CFG_NP)
  2596. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2597. ap->link_time = ap->cur_time;
  2598. ap->flags ^= (MR_TOGGLE_TX);
  2599. if (ap->rxconfig & 0x0008)
  2600. ap->flags |= MR_TOGGLE_RX;
  2601. if (ap->rxconfig & ANEG_CFG_NP)
  2602. ap->flags |= MR_NP_RX;
  2603. ap->flags |= MR_PAGE_RX;
  2604. ap->state = ANEG_STATE_COMPLETE_ACK;
  2605. ret = ANEG_TIMER_ENAB;
  2606. break;
  2607. case ANEG_STATE_COMPLETE_ACK:
  2608. if (ap->ability_match != 0 &&
  2609. ap->rxconfig == 0) {
  2610. ap->state = ANEG_STATE_AN_ENABLE;
  2611. break;
  2612. }
  2613. delta = ap->cur_time - ap->link_time;
  2614. if (delta > ANEG_STATE_SETTLE_TIME) {
  2615. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2616. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2617. } else {
  2618. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2619. !(ap->flags & MR_NP_RX)) {
  2620. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2621. } else {
  2622. ret = ANEG_FAILED;
  2623. }
  2624. }
  2625. }
  2626. break;
  2627. case ANEG_STATE_IDLE_DETECT_INIT:
  2628. ap->link_time = ap->cur_time;
  2629. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2630. tw32_f(MAC_MODE, tp->mac_mode);
  2631. udelay(40);
  2632. ap->state = ANEG_STATE_IDLE_DETECT;
  2633. ret = ANEG_TIMER_ENAB;
  2634. break;
  2635. case ANEG_STATE_IDLE_DETECT:
  2636. if (ap->ability_match != 0 &&
  2637. ap->rxconfig == 0) {
  2638. ap->state = ANEG_STATE_AN_ENABLE;
  2639. break;
  2640. }
  2641. delta = ap->cur_time - ap->link_time;
  2642. if (delta > ANEG_STATE_SETTLE_TIME) {
  2643. /* XXX another gem from the Broadcom driver :( */
  2644. ap->state = ANEG_STATE_LINK_OK;
  2645. }
  2646. break;
  2647. case ANEG_STATE_LINK_OK:
  2648. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2649. ret = ANEG_DONE;
  2650. break;
  2651. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2652. /* ??? unimplemented */
  2653. break;
  2654. case ANEG_STATE_NEXT_PAGE_WAIT:
  2655. /* ??? unimplemented */
  2656. break;
  2657. default:
  2658. ret = ANEG_FAILED;
  2659. break;
  2660. }
  2661. return ret;
  2662. }
  2663. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2664. {
  2665. int res = 0;
  2666. struct tg3_fiber_aneginfo aninfo;
  2667. int status = ANEG_FAILED;
  2668. unsigned int tick;
  2669. u32 tmp;
  2670. tw32_f(MAC_TX_AUTO_NEG, 0);
  2671. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2672. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2673. udelay(40);
  2674. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2675. udelay(40);
  2676. memset(&aninfo, 0, sizeof(aninfo));
  2677. aninfo.flags |= MR_AN_ENABLE;
  2678. aninfo.state = ANEG_STATE_UNKNOWN;
  2679. aninfo.cur_time = 0;
  2680. tick = 0;
  2681. while (++tick < 195000) {
  2682. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2683. if (status == ANEG_DONE || status == ANEG_FAILED)
  2684. break;
  2685. udelay(1);
  2686. }
  2687. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2688. tw32_f(MAC_MODE, tp->mac_mode);
  2689. udelay(40);
  2690. *txflags = aninfo.txconfig;
  2691. *rxflags = aninfo.flags;
  2692. if (status == ANEG_DONE &&
  2693. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2694. MR_LP_ADV_FULL_DUPLEX)))
  2695. res = 1;
  2696. return res;
  2697. }
  2698. static void tg3_init_bcm8002(struct tg3 *tp)
  2699. {
  2700. u32 mac_status = tr32(MAC_STATUS);
  2701. int i;
  2702. /* Reset when initting first time or we have a link. */
  2703. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2704. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2705. return;
  2706. /* Set PLL lock range. */
  2707. tg3_writephy(tp, 0x16, 0x8007);
  2708. /* SW reset */
  2709. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2710. /* Wait for reset to complete. */
  2711. /* XXX schedule_timeout() ... */
  2712. for (i = 0; i < 500; i++)
  2713. udelay(10);
  2714. /* Config mode; select PMA/Ch 1 regs. */
  2715. tg3_writephy(tp, 0x10, 0x8411);
  2716. /* Enable auto-lock and comdet, select txclk for tx. */
  2717. tg3_writephy(tp, 0x11, 0x0a10);
  2718. tg3_writephy(tp, 0x18, 0x00a0);
  2719. tg3_writephy(tp, 0x16, 0x41ff);
  2720. /* Assert and deassert POR. */
  2721. tg3_writephy(tp, 0x13, 0x0400);
  2722. udelay(40);
  2723. tg3_writephy(tp, 0x13, 0x0000);
  2724. tg3_writephy(tp, 0x11, 0x0a50);
  2725. udelay(40);
  2726. tg3_writephy(tp, 0x11, 0x0a10);
  2727. /* Wait for signal to stabilize */
  2728. /* XXX schedule_timeout() ... */
  2729. for (i = 0; i < 15000; i++)
  2730. udelay(10);
  2731. /* Deselect the channel register so we can read the PHYID
  2732. * later.
  2733. */
  2734. tg3_writephy(tp, 0x10, 0x8011);
  2735. }
  2736. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2737. {
  2738. u16 flowctrl;
  2739. u32 sg_dig_ctrl, sg_dig_status;
  2740. u32 serdes_cfg, expected_sg_dig_ctrl;
  2741. int workaround, port_a;
  2742. int current_link_up;
  2743. serdes_cfg = 0;
  2744. expected_sg_dig_ctrl = 0;
  2745. workaround = 0;
  2746. port_a = 1;
  2747. current_link_up = 0;
  2748. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2749. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2750. workaround = 1;
  2751. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2752. port_a = 0;
  2753. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2754. /* preserve bits 20-23 for voltage regulator */
  2755. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2756. }
  2757. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2758. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2759. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  2760. if (workaround) {
  2761. u32 val = serdes_cfg;
  2762. if (port_a)
  2763. val |= 0xc010000;
  2764. else
  2765. val |= 0x4010000;
  2766. tw32_f(MAC_SERDES_CFG, val);
  2767. }
  2768. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2769. }
  2770. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2771. tg3_setup_flow_control(tp, 0, 0);
  2772. current_link_up = 1;
  2773. }
  2774. goto out;
  2775. }
  2776. /* Want auto-negotiation. */
  2777. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  2778. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2779. if (flowctrl & ADVERTISE_1000XPAUSE)
  2780. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  2781. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2782. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  2783. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2784. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2785. tp->serdes_counter &&
  2786. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2787. MAC_STATUS_RCVD_CFG)) ==
  2788. MAC_STATUS_PCS_SYNCED)) {
  2789. tp->serdes_counter--;
  2790. current_link_up = 1;
  2791. goto out;
  2792. }
  2793. restart_autoneg:
  2794. if (workaround)
  2795. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2796. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  2797. udelay(5);
  2798. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2799. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2800. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2801. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2802. MAC_STATUS_SIGNAL_DET)) {
  2803. sg_dig_status = tr32(SG_DIG_STATUS);
  2804. mac_status = tr32(MAC_STATUS);
  2805. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  2806. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2807. u32 local_adv = 0, remote_adv = 0;
  2808. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  2809. local_adv |= ADVERTISE_1000XPAUSE;
  2810. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  2811. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2812. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  2813. remote_adv |= LPA_1000XPAUSE;
  2814. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  2815. remote_adv |= LPA_1000XPAUSE_ASYM;
  2816. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2817. current_link_up = 1;
  2818. tp->serdes_counter = 0;
  2819. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2820. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  2821. if (tp->serdes_counter)
  2822. tp->serdes_counter--;
  2823. else {
  2824. if (workaround) {
  2825. u32 val = serdes_cfg;
  2826. if (port_a)
  2827. val |= 0xc010000;
  2828. else
  2829. val |= 0x4010000;
  2830. tw32_f(MAC_SERDES_CFG, val);
  2831. }
  2832. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2833. udelay(40);
  2834. /* Link parallel detection - link is up */
  2835. /* only if we have PCS_SYNC and not */
  2836. /* receiving config code words */
  2837. mac_status = tr32(MAC_STATUS);
  2838. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2839. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2840. tg3_setup_flow_control(tp, 0, 0);
  2841. current_link_up = 1;
  2842. tp->tg3_flags2 |=
  2843. TG3_FLG2_PARALLEL_DETECT;
  2844. tp->serdes_counter =
  2845. SERDES_PARALLEL_DET_TIMEOUT;
  2846. } else
  2847. goto restart_autoneg;
  2848. }
  2849. }
  2850. } else {
  2851. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2852. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2853. }
  2854. out:
  2855. return current_link_up;
  2856. }
  2857. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2858. {
  2859. int current_link_up = 0;
  2860. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2861. goto out;
  2862. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2863. u32 txflags, rxflags;
  2864. int i;
  2865. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  2866. u32 local_adv = 0, remote_adv = 0;
  2867. if (txflags & ANEG_CFG_PS1)
  2868. local_adv |= ADVERTISE_1000XPAUSE;
  2869. if (txflags & ANEG_CFG_PS2)
  2870. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2871. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  2872. remote_adv |= LPA_1000XPAUSE;
  2873. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  2874. remote_adv |= LPA_1000XPAUSE_ASYM;
  2875. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2876. current_link_up = 1;
  2877. }
  2878. for (i = 0; i < 30; i++) {
  2879. udelay(20);
  2880. tw32_f(MAC_STATUS,
  2881. (MAC_STATUS_SYNC_CHANGED |
  2882. MAC_STATUS_CFG_CHANGED));
  2883. udelay(40);
  2884. if ((tr32(MAC_STATUS) &
  2885. (MAC_STATUS_SYNC_CHANGED |
  2886. MAC_STATUS_CFG_CHANGED)) == 0)
  2887. break;
  2888. }
  2889. mac_status = tr32(MAC_STATUS);
  2890. if (current_link_up == 0 &&
  2891. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2892. !(mac_status & MAC_STATUS_RCVD_CFG))
  2893. current_link_up = 1;
  2894. } else {
  2895. tg3_setup_flow_control(tp, 0, 0);
  2896. /* Forcing 1000FD link up. */
  2897. current_link_up = 1;
  2898. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2899. udelay(40);
  2900. tw32_f(MAC_MODE, tp->mac_mode);
  2901. udelay(40);
  2902. }
  2903. out:
  2904. return current_link_up;
  2905. }
  2906. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2907. {
  2908. u32 orig_pause_cfg;
  2909. u16 orig_active_speed;
  2910. u8 orig_active_duplex;
  2911. u32 mac_status;
  2912. int current_link_up;
  2913. int i;
  2914. orig_pause_cfg = tp->link_config.active_flowctrl;
  2915. orig_active_speed = tp->link_config.active_speed;
  2916. orig_active_duplex = tp->link_config.active_duplex;
  2917. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2918. netif_carrier_ok(tp->dev) &&
  2919. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2920. mac_status = tr32(MAC_STATUS);
  2921. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2922. MAC_STATUS_SIGNAL_DET |
  2923. MAC_STATUS_CFG_CHANGED |
  2924. MAC_STATUS_RCVD_CFG);
  2925. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2926. MAC_STATUS_SIGNAL_DET)) {
  2927. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2928. MAC_STATUS_CFG_CHANGED));
  2929. return 0;
  2930. }
  2931. }
  2932. tw32_f(MAC_TX_AUTO_NEG, 0);
  2933. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2934. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2935. tw32_f(MAC_MODE, tp->mac_mode);
  2936. udelay(40);
  2937. if (tp->phy_id == PHY_ID_BCM8002)
  2938. tg3_init_bcm8002(tp);
  2939. /* Enable link change event even when serdes polling. */
  2940. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2941. udelay(40);
  2942. current_link_up = 0;
  2943. mac_status = tr32(MAC_STATUS);
  2944. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2945. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2946. else
  2947. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2948. tp->hw_status->status =
  2949. (SD_STATUS_UPDATED |
  2950. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2951. for (i = 0; i < 100; i++) {
  2952. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2953. MAC_STATUS_CFG_CHANGED));
  2954. udelay(5);
  2955. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2956. MAC_STATUS_CFG_CHANGED |
  2957. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2958. break;
  2959. }
  2960. mac_status = tr32(MAC_STATUS);
  2961. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2962. current_link_up = 0;
  2963. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2964. tp->serdes_counter == 0) {
  2965. tw32_f(MAC_MODE, (tp->mac_mode |
  2966. MAC_MODE_SEND_CONFIGS));
  2967. udelay(1);
  2968. tw32_f(MAC_MODE, tp->mac_mode);
  2969. }
  2970. }
  2971. if (current_link_up == 1) {
  2972. tp->link_config.active_speed = SPEED_1000;
  2973. tp->link_config.active_duplex = DUPLEX_FULL;
  2974. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2975. LED_CTRL_LNKLED_OVERRIDE |
  2976. LED_CTRL_1000MBPS_ON));
  2977. } else {
  2978. tp->link_config.active_speed = SPEED_INVALID;
  2979. tp->link_config.active_duplex = DUPLEX_INVALID;
  2980. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2981. LED_CTRL_LNKLED_OVERRIDE |
  2982. LED_CTRL_TRAFFIC_OVERRIDE));
  2983. }
  2984. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2985. if (current_link_up)
  2986. netif_carrier_on(tp->dev);
  2987. else
  2988. netif_carrier_off(tp->dev);
  2989. tg3_link_report(tp);
  2990. } else {
  2991. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  2992. if (orig_pause_cfg != now_pause_cfg ||
  2993. orig_active_speed != tp->link_config.active_speed ||
  2994. orig_active_duplex != tp->link_config.active_duplex)
  2995. tg3_link_report(tp);
  2996. }
  2997. return 0;
  2998. }
  2999. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3000. {
  3001. int current_link_up, err = 0;
  3002. u32 bmsr, bmcr;
  3003. u16 current_speed;
  3004. u8 current_duplex;
  3005. u32 local_adv, remote_adv;
  3006. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3007. tw32_f(MAC_MODE, tp->mac_mode);
  3008. udelay(40);
  3009. tw32(MAC_EVENT, 0);
  3010. tw32_f(MAC_STATUS,
  3011. (MAC_STATUS_SYNC_CHANGED |
  3012. MAC_STATUS_CFG_CHANGED |
  3013. MAC_STATUS_MI_COMPLETION |
  3014. MAC_STATUS_LNKSTATE_CHANGED));
  3015. udelay(40);
  3016. if (force_reset)
  3017. tg3_phy_reset(tp);
  3018. current_link_up = 0;
  3019. current_speed = SPEED_INVALID;
  3020. current_duplex = DUPLEX_INVALID;
  3021. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3022. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3023. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3024. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3025. bmsr |= BMSR_LSTATUS;
  3026. else
  3027. bmsr &= ~BMSR_LSTATUS;
  3028. }
  3029. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3030. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3031. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3032. /* do nothing, just check for link up at the end */
  3033. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3034. u32 adv, new_adv;
  3035. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3036. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3037. ADVERTISE_1000XPAUSE |
  3038. ADVERTISE_1000XPSE_ASYM |
  3039. ADVERTISE_SLCT);
  3040. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3041. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3042. new_adv |= ADVERTISE_1000XHALF;
  3043. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3044. new_adv |= ADVERTISE_1000XFULL;
  3045. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3046. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3047. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3048. tg3_writephy(tp, MII_BMCR, bmcr);
  3049. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3050. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3051. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3052. return err;
  3053. }
  3054. } else {
  3055. u32 new_bmcr;
  3056. bmcr &= ~BMCR_SPEED1000;
  3057. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3058. if (tp->link_config.duplex == DUPLEX_FULL)
  3059. new_bmcr |= BMCR_FULLDPLX;
  3060. if (new_bmcr != bmcr) {
  3061. /* BMCR_SPEED1000 is a reserved bit that needs
  3062. * to be set on write.
  3063. */
  3064. new_bmcr |= BMCR_SPEED1000;
  3065. /* Force a linkdown */
  3066. if (netif_carrier_ok(tp->dev)) {
  3067. u32 adv;
  3068. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3069. adv &= ~(ADVERTISE_1000XFULL |
  3070. ADVERTISE_1000XHALF |
  3071. ADVERTISE_SLCT);
  3072. tg3_writephy(tp, MII_ADVERTISE, adv);
  3073. tg3_writephy(tp, MII_BMCR, bmcr |
  3074. BMCR_ANRESTART |
  3075. BMCR_ANENABLE);
  3076. udelay(10);
  3077. netif_carrier_off(tp->dev);
  3078. }
  3079. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3080. bmcr = new_bmcr;
  3081. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3082. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3083. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3084. ASIC_REV_5714) {
  3085. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3086. bmsr |= BMSR_LSTATUS;
  3087. else
  3088. bmsr &= ~BMSR_LSTATUS;
  3089. }
  3090. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3091. }
  3092. }
  3093. if (bmsr & BMSR_LSTATUS) {
  3094. current_speed = SPEED_1000;
  3095. current_link_up = 1;
  3096. if (bmcr & BMCR_FULLDPLX)
  3097. current_duplex = DUPLEX_FULL;
  3098. else
  3099. current_duplex = DUPLEX_HALF;
  3100. local_adv = 0;
  3101. remote_adv = 0;
  3102. if (bmcr & BMCR_ANENABLE) {
  3103. u32 common;
  3104. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3105. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3106. common = local_adv & remote_adv;
  3107. if (common & (ADVERTISE_1000XHALF |
  3108. ADVERTISE_1000XFULL)) {
  3109. if (common & ADVERTISE_1000XFULL)
  3110. current_duplex = DUPLEX_FULL;
  3111. else
  3112. current_duplex = DUPLEX_HALF;
  3113. }
  3114. else
  3115. current_link_up = 0;
  3116. }
  3117. }
  3118. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3119. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3120. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3121. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3122. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3123. tw32_f(MAC_MODE, tp->mac_mode);
  3124. udelay(40);
  3125. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3126. tp->link_config.active_speed = current_speed;
  3127. tp->link_config.active_duplex = current_duplex;
  3128. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3129. if (current_link_up)
  3130. netif_carrier_on(tp->dev);
  3131. else {
  3132. netif_carrier_off(tp->dev);
  3133. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3134. }
  3135. tg3_link_report(tp);
  3136. }
  3137. return err;
  3138. }
  3139. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3140. {
  3141. if (tp->serdes_counter) {
  3142. /* Give autoneg time to complete. */
  3143. tp->serdes_counter--;
  3144. return;
  3145. }
  3146. if (!netif_carrier_ok(tp->dev) &&
  3147. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3148. u32 bmcr;
  3149. tg3_readphy(tp, MII_BMCR, &bmcr);
  3150. if (bmcr & BMCR_ANENABLE) {
  3151. u32 phy1, phy2;
  3152. /* Select shadow register 0x1f */
  3153. tg3_writephy(tp, 0x1c, 0x7c00);
  3154. tg3_readphy(tp, 0x1c, &phy1);
  3155. /* Select expansion interrupt status register */
  3156. tg3_writephy(tp, 0x17, 0x0f01);
  3157. tg3_readphy(tp, 0x15, &phy2);
  3158. tg3_readphy(tp, 0x15, &phy2);
  3159. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3160. /* We have signal detect and not receiving
  3161. * config code words, link is up by parallel
  3162. * detection.
  3163. */
  3164. bmcr &= ~BMCR_ANENABLE;
  3165. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3166. tg3_writephy(tp, MII_BMCR, bmcr);
  3167. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3168. }
  3169. }
  3170. }
  3171. else if (netif_carrier_ok(tp->dev) &&
  3172. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3173. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3174. u32 phy2;
  3175. /* Select expansion interrupt status register */
  3176. tg3_writephy(tp, 0x17, 0x0f01);
  3177. tg3_readphy(tp, 0x15, &phy2);
  3178. if (phy2 & 0x20) {
  3179. u32 bmcr;
  3180. /* Config code words received, turn on autoneg. */
  3181. tg3_readphy(tp, MII_BMCR, &bmcr);
  3182. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3183. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3184. }
  3185. }
  3186. }
  3187. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3188. {
  3189. int err;
  3190. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3191. err = tg3_setup_fiber_phy(tp, force_reset);
  3192. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3193. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3194. } else {
  3195. err = tg3_setup_copper_phy(tp, force_reset);
  3196. }
  3197. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3198. u32 val, scale;
  3199. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3200. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3201. scale = 65;
  3202. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3203. scale = 6;
  3204. else
  3205. scale = 12;
  3206. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3207. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3208. tw32(GRC_MISC_CFG, val);
  3209. }
  3210. if (tp->link_config.active_speed == SPEED_1000 &&
  3211. tp->link_config.active_duplex == DUPLEX_HALF)
  3212. tw32(MAC_TX_LENGTHS,
  3213. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3214. (6 << TX_LENGTHS_IPG_SHIFT) |
  3215. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3216. else
  3217. tw32(MAC_TX_LENGTHS,
  3218. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3219. (6 << TX_LENGTHS_IPG_SHIFT) |
  3220. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3221. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3222. if (netif_carrier_ok(tp->dev)) {
  3223. tw32(HOSTCC_STAT_COAL_TICKS,
  3224. tp->coal.stats_block_coalesce_usecs);
  3225. } else {
  3226. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3227. }
  3228. }
  3229. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3230. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3231. if (!netif_carrier_ok(tp->dev))
  3232. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3233. tp->pwrmgmt_thresh;
  3234. else
  3235. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3236. tw32(PCIE_PWR_MGMT_THRESH, val);
  3237. }
  3238. return err;
  3239. }
  3240. /* This is called whenever we suspect that the system chipset is re-
  3241. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3242. * is bogus tx completions. We try to recover by setting the
  3243. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3244. * in the workqueue.
  3245. */
  3246. static void tg3_tx_recover(struct tg3 *tp)
  3247. {
  3248. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3249. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3250. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3251. "mapped I/O cycles to the network device, attempting to "
  3252. "recover. Please report the problem to the driver maintainer "
  3253. "and include system chipset information.\n", tp->dev->name);
  3254. spin_lock(&tp->lock);
  3255. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3256. spin_unlock(&tp->lock);
  3257. }
  3258. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3259. {
  3260. smp_mb();
  3261. return (tp->tx_pending -
  3262. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3263. }
  3264. /* Tigon3 never reports partial packet sends. So we do not
  3265. * need special logic to handle SKBs that have not had all
  3266. * of their frags sent yet, like SunGEM does.
  3267. */
  3268. static void tg3_tx(struct tg3 *tp)
  3269. {
  3270. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3271. u32 sw_idx = tp->tx_cons;
  3272. while (sw_idx != hw_idx) {
  3273. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3274. struct sk_buff *skb = ri->skb;
  3275. int i, tx_bug = 0;
  3276. if (unlikely(skb == NULL)) {
  3277. tg3_tx_recover(tp);
  3278. return;
  3279. }
  3280. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3281. ri->skb = NULL;
  3282. sw_idx = NEXT_TX(sw_idx);
  3283. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3284. ri = &tp->tx_buffers[sw_idx];
  3285. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3286. tx_bug = 1;
  3287. sw_idx = NEXT_TX(sw_idx);
  3288. }
  3289. dev_kfree_skb(skb);
  3290. if (unlikely(tx_bug)) {
  3291. tg3_tx_recover(tp);
  3292. return;
  3293. }
  3294. }
  3295. tp->tx_cons = sw_idx;
  3296. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3297. * before checking for netif_queue_stopped(). Without the
  3298. * memory barrier, there is a small possibility that tg3_start_xmit()
  3299. * will miss it and cause the queue to be stopped forever.
  3300. */
  3301. smp_mb();
  3302. if (unlikely(netif_queue_stopped(tp->dev) &&
  3303. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3304. netif_tx_lock(tp->dev);
  3305. if (netif_queue_stopped(tp->dev) &&
  3306. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3307. netif_wake_queue(tp->dev);
  3308. netif_tx_unlock(tp->dev);
  3309. }
  3310. }
  3311. /* Returns size of skb allocated or < 0 on error.
  3312. *
  3313. * We only need to fill in the address because the other members
  3314. * of the RX descriptor are invariant, see tg3_init_rings.
  3315. *
  3316. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3317. * posting buffers we only dirty the first cache line of the RX
  3318. * descriptor (containing the address). Whereas for the RX status
  3319. * buffers the cpu only reads the last cacheline of the RX descriptor
  3320. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3321. */
  3322. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3323. int src_idx, u32 dest_idx_unmasked)
  3324. {
  3325. struct tg3_rx_buffer_desc *desc;
  3326. struct ring_info *map, *src_map;
  3327. struct sk_buff *skb;
  3328. dma_addr_t mapping;
  3329. int skb_size, dest_idx;
  3330. src_map = NULL;
  3331. switch (opaque_key) {
  3332. case RXD_OPAQUE_RING_STD:
  3333. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3334. desc = &tp->rx_std[dest_idx];
  3335. map = &tp->rx_std_buffers[dest_idx];
  3336. if (src_idx >= 0)
  3337. src_map = &tp->rx_std_buffers[src_idx];
  3338. skb_size = tp->rx_pkt_buf_sz;
  3339. break;
  3340. case RXD_OPAQUE_RING_JUMBO:
  3341. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3342. desc = &tp->rx_jumbo[dest_idx];
  3343. map = &tp->rx_jumbo_buffers[dest_idx];
  3344. if (src_idx >= 0)
  3345. src_map = &tp->rx_jumbo_buffers[src_idx];
  3346. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3347. break;
  3348. default:
  3349. return -EINVAL;
  3350. }
  3351. /* Do not overwrite any of the map or rp information
  3352. * until we are sure we can commit to a new buffer.
  3353. *
  3354. * Callers depend upon this behavior and assume that
  3355. * we leave everything unchanged if we fail.
  3356. */
  3357. skb = netdev_alloc_skb(tp->dev, skb_size);
  3358. if (skb == NULL)
  3359. return -ENOMEM;
  3360. skb_reserve(skb, tp->rx_offset);
  3361. mapping = pci_map_single(tp->pdev, skb->data,
  3362. skb_size - tp->rx_offset,
  3363. PCI_DMA_FROMDEVICE);
  3364. map->skb = skb;
  3365. pci_unmap_addr_set(map, mapping, mapping);
  3366. if (src_map != NULL)
  3367. src_map->skb = NULL;
  3368. desc->addr_hi = ((u64)mapping >> 32);
  3369. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3370. return skb_size;
  3371. }
  3372. /* We only need to move over in the address because the other
  3373. * members of the RX descriptor are invariant. See notes above
  3374. * tg3_alloc_rx_skb for full details.
  3375. */
  3376. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3377. int src_idx, u32 dest_idx_unmasked)
  3378. {
  3379. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3380. struct ring_info *src_map, *dest_map;
  3381. int dest_idx;
  3382. switch (opaque_key) {
  3383. case RXD_OPAQUE_RING_STD:
  3384. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3385. dest_desc = &tp->rx_std[dest_idx];
  3386. dest_map = &tp->rx_std_buffers[dest_idx];
  3387. src_desc = &tp->rx_std[src_idx];
  3388. src_map = &tp->rx_std_buffers[src_idx];
  3389. break;
  3390. case RXD_OPAQUE_RING_JUMBO:
  3391. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3392. dest_desc = &tp->rx_jumbo[dest_idx];
  3393. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3394. src_desc = &tp->rx_jumbo[src_idx];
  3395. src_map = &tp->rx_jumbo_buffers[src_idx];
  3396. break;
  3397. default:
  3398. return;
  3399. }
  3400. dest_map->skb = src_map->skb;
  3401. pci_unmap_addr_set(dest_map, mapping,
  3402. pci_unmap_addr(src_map, mapping));
  3403. dest_desc->addr_hi = src_desc->addr_hi;
  3404. dest_desc->addr_lo = src_desc->addr_lo;
  3405. src_map->skb = NULL;
  3406. }
  3407. #if TG3_VLAN_TAG_USED
  3408. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3409. {
  3410. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  3411. }
  3412. #endif
  3413. /* The RX ring scheme is composed of multiple rings which post fresh
  3414. * buffers to the chip, and one special ring the chip uses to report
  3415. * status back to the host.
  3416. *
  3417. * The special ring reports the status of received packets to the
  3418. * host. The chip does not write into the original descriptor the
  3419. * RX buffer was obtained from. The chip simply takes the original
  3420. * descriptor as provided by the host, updates the status and length
  3421. * field, then writes this into the next status ring entry.
  3422. *
  3423. * Each ring the host uses to post buffers to the chip is described
  3424. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3425. * it is first placed into the on-chip ram. When the packet's length
  3426. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3427. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3428. * which is within the range of the new packet's length is chosen.
  3429. *
  3430. * The "separate ring for rx status" scheme may sound queer, but it makes
  3431. * sense from a cache coherency perspective. If only the host writes
  3432. * to the buffer post rings, and only the chip writes to the rx status
  3433. * rings, then cache lines never move beyond shared-modified state.
  3434. * If both the host and chip were to write into the same ring, cache line
  3435. * eviction could occur since both entities want it in an exclusive state.
  3436. */
  3437. static int tg3_rx(struct tg3 *tp, int budget)
  3438. {
  3439. u32 work_mask, rx_std_posted = 0;
  3440. u32 sw_idx = tp->rx_rcb_ptr;
  3441. u16 hw_idx;
  3442. int received;
  3443. hw_idx = tp->hw_status->idx[0].rx_producer;
  3444. /*
  3445. * We need to order the read of hw_idx and the read of
  3446. * the opaque cookie.
  3447. */
  3448. rmb();
  3449. work_mask = 0;
  3450. received = 0;
  3451. while (sw_idx != hw_idx && budget > 0) {
  3452. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3453. unsigned int len;
  3454. struct sk_buff *skb;
  3455. dma_addr_t dma_addr;
  3456. u32 opaque_key, desc_idx, *post_ptr;
  3457. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3458. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3459. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3460. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3461. mapping);
  3462. skb = tp->rx_std_buffers[desc_idx].skb;
  3463. post_ptr = &tp->rx_std_ptr;
  3464. rx_std_posted++;
  3465. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3466. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3467. mapping);
  3468. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3469. post_ptr = &tp->rx_jumbo_ptr;
  3470. }
  3471. else {
  3472. goto next_pkt_nopost;
  3473. }
  3474. work_mask |= opaque_key;
  3475. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3476. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3477. drop_it:
  3478. tg3_recycle_rx(tp, opaque_key,
  3479. desc_idx, *post_ptr);
  3480. drop_it_no_recycle:
  3481. /* Other statistics kept track of by card. */
  3482. tp->net_stats.rx_dropped++;
  3483. goto next_pkt;
  3484. }
  3485. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  3486. if (len > RX_COPY_THRESHOLD
  3487. && tp->rx_offset == 2
  3488. /* rx_offset != 2 iff this is a 5701 card running
  3489. * in PCI-X mode [see tg3_get_invariants()] */
  3490. ) {
  3491. int skb_size;
  3492. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3493. desc_idx, *post_ptr);
  3494. if (skb_size < 0)
  3495. goto drop_it;
  3496. pci_unmap_single(tp->pdev, dma_addr,
  3497. skb_size - tp->rx_offset,
  3498. PCI_DMA_FROMDEVICE);
  3499. skb_put(skb, len);
  3500. } else {
  3501. struct sk_buff *copy_skb;
  3502. tg3_recycle_rx(tp, opaque_key,
  3503. desc_idx, *post_ptr);
  3504. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  3505. if (copy_skb == NULL)
  3506. goto drop_it_no_recycle;
  3507. skb_reserve(copy_skb, 2);
  3508. skb_put(copy_skb, len);
  3509. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3510. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3511. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3512. /* We'll reuse the original ring buffer. */
  3513. skb = copy_skb;
  3514. }
  3515. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3516. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3517. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3518. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3519. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3520. else
  3521. skb->ip_summed = CHECKSUM_NONE;
  3522. skb->protocol = eth_type_trans(skb, tp->dev);
  3523. #if TG3_VLAN_TAG_USED
  3524. if (tp->vlgrp != NULL &&
  3525. desc->type_flags & RXD_FLAG_VLAN) {
  3526. tg3_vlan_rx(tp, skb,
  3527. desc->err_vlan & RXD_VLAN_MASK);
  3528. } else
  3529. #endif
  3530. netif_receive_skb(skb);
  3531. tp->dev->last_rx = jiffies;
  3532. received++;
  3533. budget--;
  3534. next_pkt:
  3535. (*post_ptr)++;
  3536. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3537. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3538. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3539. TG3_64BIT_REG_LOW, idx);
  3540. work_mask &= ~RXD_OPAQUE_RING_STD;
  3541. rx_std_posted = 0;
  3542. }
  3543. next_pkt_nopost:
  3544. sw_idx++;
  3545. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3546. /* Refresh hw_idx to see if there is new work */
  3547. if (sw_idx == hw_idx) {
  3548. hw_idx = tp->hw_status->idx[0].rx_producer;
  3549. rmb();
  3550. }
  3551. }
  3552. /* ACK the status ring. */
  3553. tp->rx_rcb_ptr = sw_idx;
  3554. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3555. /* Refill RX ring(s). */
  3556. if (work_mask & RXD_OPAQUE_RING_STD) {
  3557. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3558. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3559. sw_idx);
  3560. }
  3561. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3562. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3563. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3564. sw_idx);
  3565. }
  3566. mmiowb();
  3567. return received;
  3568. }
  3569. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3570. {
  3571. struct tg3_hw_status *sblk = tp->hw_status;
  3572. /* handle link change and other phy events */
  3573. if (!(tp->tg3_flags &
  3574. (TG3_FLAG_USE_LINKCHG_REG |
  3575. TG3_FLAG_POLL_SERDES))) {
  3576. if (sblk->status & SD_STATUS_LINK_CHG) {
  3577. sblk->status = SD_STATUS_UPDATED |
  3578. (sblk->status & ~SD_STATUS_LINK_CHG);
  3579. spin_lock(&tp->lock);
  3580. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3581. tw32_f(MAC_STATUS,
  3582. (MAC_STATUS_SYNC_CHANGED |
  3583. MAC_STATUS_CFG_CHANGED |
  3584. MAC_STATUS_MI_COMPLETION |
  3585. MAC_STATUS_LNKSTATE_CHANGED));
  3586. udelay(40);
  3587. } else
  3588. tg3_setup_phy(tp, 0);
  3589. spin_unlock(&tp->lock);
  3590. }
  3591. }
  3592. /* run TX completion thread */
  3593. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3594. tg3_tx(tp);
  3595. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3596. return work_done;
  3597. }
  3598. /* run RX thread, within the bounds set by NAPI.
  3599. * All RX "locking" is done by ensuring outside
  3600. * code synchronizes with tg3->napi.poll()
  3601. */
  3602. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3603. work_done += tg3_rx(tp, budget - work_done);
  3604. return work_done;
  3605. }
  3606. static int tg3_poll(struct napi_struct *napi, int budget)
  3607. {
  3608. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3609. int work_done = 0;
  3610. struct tg3_hw_status *sblk = tp->hw_status;
  3611. while (1) {
  3612. work_done = tg3_poll_work(tp, work_done, budget);
  3613. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3614. goto tx_recovery;
  3615. if (unlikely(work_done >= budget))
  3616. break;
  3617. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3618. /* tp->last_tag is used in tg3_restart_ints() below
  3619. * to tell the hw how much work has been processed,
  3620. * so we must read it before checking for more work.
  3621. */
  3622. tp->last_tag = sblk->status_tag;
  3623. rmb();
  3624. } else
  3625. sblk->status &= ~SD_STATUS_UPDATED;
  3626. if (likely(!tg3_has_work(tp))) {
  3627. netif_rx_complete(tp->dev, napi);
  3628. tg3_restart_ints(tp);
  3629. break;
  3630. }
  3631. }
  3632. return work_done;
  3633. tx_recovery:
  3634. /* work_done is guaranteed to be less than budget. */
  3635. netif_rx_complete(tp->dev, napi);
  3636. schedule_work(&tp->reset_task);
  3637. return work_done;
  3638. }
  3639. static void tg3_irq_quiesce(struct tg3 *tp)
  3640. {
  3641. BUG_ON(tp->irq_sync);
  3642. tp->irq_sync = 1;
  3643. smp_mb();
  3644. synchronize_irq(tp->pdev->irq);
  3645. }
  3646. static inline int tg3_irq_sync(struct tg3 *tp)
  3647. {
  3648. return tp->irq_sync;
  3649. }
  3650. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3651. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3652. * with as well. Most of the time, this is not necessary except when
  3653. * shutting down the device.
  3654. */
  3655. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3656. {
  3657. spin_lock_bh(&tp->lock);
  3658. if (irq_sync)
  3659. tg3_irq_quiesce(tp);
  3660. }
  3661. static inline void tg3_full_unlock(struct tg3 *tp)
  3662. {
  3663. spin_unlock_bh(&tp->lock);
  3664. }
  3665. /* One-shot MSI handler - Chip automatically disables interrupt
  3666. * after sending MSI so driver doesn't have to do it.
  3667. */
  3668. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3669. {
  3670. struct net_device *dev = dev_id;
  3671. struct tg3 *tp = netdev_priv(dev);
  3672. prefetch(tp->hw_status);
  3673. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3674. if (likely(!tg3_irq_sync(tp)))
  3675. netif_rx_schedule(dev, &tp->napi);
  3676. return IRQ_HANDLED;
  3677. }
  3678. /* MSI ISR - No need to check for interrupt sharing and no need to
  3679. * flush status block and interrupt mailbox. PCI ordering rules
  3680. * guarantee that MSI will arrive after the status block.
  3681. */
  3682. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3683. {
  3684. struct net_device *dev = dev_id;
  3685. struct tg3 *tp = netdev_priv(dev);
  3686. prefetch(tp->hw_status);
  3687. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3688. /*
  3689. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3690. * chip-internal interrupt pending events.
  3691. * Writing non-zero to intr-mbox-0 additional tells the
  3692. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3693. * event coalescing.
  3694. */
  3695. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3696. if (likely(!tg3_irq_sync(tp)))
  3697. netif_rx_schedule(dev, &tp->napi);
  3698. return IRQ_RETVAL(1);
  3699. }
  3700. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3701. {
  3702. struct net_device *dev = dev_id;
  3703. struct tg3 *tp = netdev_priv(dev);
  3704. struct tg3_hw_status *sblk = tp->hw_status;
  3705. unsigned int handled = 1;
  3706. /* In INTx mode, it is possible for the interrupt to arrive at
  3707. * the CPU before the status block posted prior to the interrupt.
  3708. * Reading the PCI State register will confirm whether the
  3709. * interrupt is ours and will flush the status block.
  3710. */
  3711. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3712. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3713. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3714. handled = 0;
  3715. goto out;
  3716. }
  3717. }
  3718. /*
  3719. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3720. * chip-internal interrupt pending events.
  3721. * Writing non-zero to intr-mbox-0 additional tells the
  3722. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3723. * event coalescing.
  3724. *
  3725. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3726. * spurious interrupts. The flush impacts performance but
  3727. * excessive spurious interrupts can be worse in some cases.
  3728. */
  3729. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3730. if (tg3_irq_sync(tp))
  3731. goto out;
  3732. sblk->status &= ~SD_STATUS_UPDATED;
  3733. if (likely(tg3_has_work(tp))) {
  3734. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3735. netif_rx_schedule(dev, &tp->napi);
  3736. } else {
  3737. /* No work, shared interrupt perhaps? re-enable
  3738. * interrupts, and flush that PCI write
  3739. */
  3740. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3741. 0x00000000);
  3742. }
  3743. out:
  3744. return IRQ_RETVAL(handled);
  3745. }
  3746. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3747. {
  3748. struct net_device *dev = dev_id;
  3749. struct tg3 *tp = netdev_priv(dev);
  3750. struct tg3_hw_status *sblk = tp->hw_status;
  3751. unsigned int handled = 1;
  3752. /* In INTx mode, it is possible for the interrupt to arrive at
  3753. * the CPU before the status block posted prior to the interrupt.
  3754. * Reading the PCI State register will confirm whether the
  3755. * interrupt is ours and will flush the status block.
  3756. */
  3757. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3758. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3759. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3760. handled = 0;
  3761. goto out;
  3762. }
  3763. }
  3764. /*
  3765. * writing any value to intr-mbox-0 clears PCI INTA# and
  3766. * chip-internal interrupt pending events.
  3767. * writing non-zero to intr-mbox-0 additional tells the
  3768. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3769. * event coalescing.
  3770. *
  3771. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3772. * spurious interrupts. The flush impacts performance but
  3773. * excessive spurious interrupts can be worse in some cases.
  3774. */
  3775. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3776. if (tg3_irq_sync(tp))
  3777. goto out;
  3778. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3779. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3780. /* Update last_tag to mark that this status has been
  3781. * seen. Because interrupt may be shared, we may be
  3782. * racing with tg3_poll(), so only update last_tag
  3783. * if tg3_poll() is not scheduled.
  3784. */
  3785. tp->last_tag = sblk->status_tag;
  3786. __netif_rx_schedule(dev, &tp->napi);
  3787. }
  3788. out:
  3789. return IRQ_RETVAL(handled);
  3790. }
  3791. /* ISR for interrupt test */
  3792. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3793. {
  3794. struct net_device *dev = dev_id;
  3795. struct tg3 *tp = netdev_priv(dev);
  3796. struct tg3_hw_status *sblk = tp->hw_status;
  3797. if ((sblk->status & SD_STATUS_UPDATED) ||
  3798. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3799. tg3_disable_ints(tp);
  3800. return IRQ_RETVAL(1);
  3801. }
  3802. return IRQ_RETVAL(0);
  3803. }
  3804. static int tg3_init_hw(struct tg3 *, int);
  3805. static int tg3_halt(struct tg3 *, int, int);
  3806. /* Restart hardware after configuration changes, self-test, etc.
  3807. * Invoked with tp->lock held.
  3808. */
  3809. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3810. __releases(tp->lock)
  3811. __acquires(tp->lock)
  3812. {
  3813. int err;
  3814. err = tg3_init_hw(tp, reset_phy);
  3815. if (err) {
  3816. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3817. "aborting.\n", tp->dev->name);
  3818. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3819. tg3_full_unlock(tp);
  3820. del_timer_sync(&tp->timer);
  3821. tp->irq_sync = 0;
  3822. napi_enable(&tp->napi);
  3823. dev_close(tp->dev);
  3824. tg3_full_lock(tp, 0);
  3825. }
  3826. return err;
  3827. }
  3828. #ifdef CONFIG_NET_POLL_CONTROLLER
  3829. static void tg3_poll_controller(struct net_device *dev)
  3830. {
  3831. struct tg3 *tp = netdev_priv(dev);
  3832. tg3_interrupt(tp->pdev->irq, dev);
  3833. }
  3834. #endif
  3835. static void tg3_reset_task(struct work_struct *work)
  3836. {
  3837. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3838. int err;
  3839. unsigned int restart_timer;
  3840. tg3_full_lock(tp, 0);
  3841. if (!netif_running(tp->dev)) {
  3842. tg3_full_unlock(tp);
  3843. return;
  3844. }
  3845. tg3_full_unlock(tp);
  3846. tg3_phy_stop(tp);
  3847. tg3_netif_stop(tp);
  3848. tg3_full_lock(tp, 1);
  3849. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3850. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3851. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3852. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3853. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3854. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3855. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3856. }
  3857. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3858. err = tg3_init_hw(tp, 1);
  3859. if (err)
  3860. goto out;
  3861. tg3_netif_start(tp);
  3862. if (restart_timer)
  3863. mod_timer(&tp->timer, jiffies + 1);
  3864. out:
  3865. tg3_full_unlock(tp);
  3866. if (!err)
  3867. tg3_phy_start(tp);
  3868. }
  3869. static void tg3_dump_short_state(struct tg3 *tp)
  3870. {
  3871. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3872. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3873. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3874. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3875. }
  3876. static void tg3_tx_timeout(struct net_device *dev)
  3877. {
  3878. struct tg3 *tp = netdev_priv(dev);
  3879. if (netif_msg_tx_err(tp)) {
  3880. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3881. dev->name);
  3882. tg3_dump_short_state(tp);
  3883. }
  3884. schedule_work(&tp->reset_task);
  3885. }
  3886. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3887. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3888. {
  3889. u32 base = (u32) mapping & 0xffffffff;
  3890. return ((base > 0xffffdcc0) &&
  3891. (base + len + 8 < base));
  3892. }
  3893. /* Test for DMA addresses > 40-bit */
  3894. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3895. int len)
  3896. {
  3897. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3898. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3899. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3900. return 0;
  3901. #else
  3902. return 0;
  3903. #endif
  3904. }
  3905. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3906. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3907. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3908. u32 last_plus_one, u32 *start,
  3909. u32 base_flags, u32 mss)
  3910. {
  3911. struct sk_buff *new_skb;
  3912. dma_addr_t new_addr = 0;
  3913. u32 entry = *start;
  3914. int i, ret = 0;
  3915. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  3916. new_skb = skb_copy(skb, GFP_ATOMIC);
  3917. else {
  3918. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  3919. new_skb = skb_copy_expand(skb,
  3920. skb_headroom(skb) + more_headroom,
  3921. skb_tailroom(skb), GFP_ATOMIC);
  3922. }
  3923. if (!new_skb) {
  3924. ret = -1;
  3925. } else {
  3926. /* New SKB is guaranteed to be linear. */
  3927. entry = *start;
  3928. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  3929. new_addr = skb_shinfo(new_skb)->dma_maps[0];
  3930. /* Make sure new skb does not cross any 4G boundaries.
  3931. * Drop the packet if it does.
  3932. */
  3933. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3934. if (!ret)
  3935. skb_dma_unmap(&tp->pdev->dev, new_skb,
  3936. DMA_TO_DEVICE);
  3937. ret = -1;
  3938. dev_kfree_skb(new_skb);
  3939. new_skb = NULL;
  3940. } else {
  3941. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3942. base_flags, 1 | (mss << 1));
  3943. *start = NEXT_TX(entry);
  3944. }
  3945. }
  3946. /* Now clean up the sw ring entries. */
  3947. i = 0;
  3948. while (entry != last_plus_one) {
  3949. if (i == 0) {
  3950. tp->tx_buffers[entry].skb = new_skb;
  3951. } else {
  3952. tp->tx_buffers[entry].skb = NULL;
  3953. }
  3954. entry = NEXT_TX(entry);
  3955. i++;
  3956. }
  3957. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3958. dev_kfree_skb(skb);
  3959. return ret;
  3960. }
  3961. static void tg3_set_txd(struct tg3 *tp, int entry,
  3962. dma_addr_t mapping, int len, u32 flags,
  3963. u32 mss_and_is_end)
  3964. {
  3965. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3966. int is_end = (mss_and_is_end & 0x1);
  3967. u32 mss = (mss_and_is_end >> 1);
  3968. u32 vlan_tag = 0;
  3969. if (is_end)
  3970. flags |= TXD_FLAG_END;
  3971. if (flags & TXD_FLAG_VLAN) {
  3972. vlan_tag = flags >> 16;
  3973. flags &= 0xffff;
  3974. }
  3975. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3976. txd->addr_hi = ((u64) mapping >> 32);
  3977. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3978. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3979. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3980. }
  3981. /* hard_start_xmit for devices that don't have any bugs and
  3982. * support TG3_FLG2_HW_TSO_2 only.
  3983. */
  3984. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3985. {
  3986. struct tg3 *tp = netdev_priv(dev);
  3987. u32 len, entry, base_flags, mss;
  3988. struct skb_shared_info *sp;
  3989. dma_addr_t mapping;
  3990. len = skb_headlen(skb);
  3991. /* We are running in BH disabled context with netif_tx_lock
  3992. * and TX reclaim runs via tp->napi.poll inside of a software
  3993. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3994. * no IRQ context deadlocks to worry about either. Rejoice!
  3995. */
  3996. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3997. if (!netif_queue_stopped(dev)) {
  3998. netif_stop_queue(dev);
  3999. /* This is a hard error, log it. */
  4000. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4001. "queue awake!\n", dev->name);
  4002. }
  4003. return NETDEV_TX_BUSY;
  4004. }
  4005. entry = tp->tx_prod;
  4006. base_flags = 0;
  4007. mss = 0;
  4008. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4009. int tcp_opt_len, ip_tcp_len;
  4010. if (skb_header_cloned(skb) &&
  4011. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4012. dev_kfree_skb(skb);
  4013. goto out_unlock;
  4014. }
  4015. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4016. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4017. else {
  4018. struct iphdr *iph = ip_hdr(skb);
  4019. tcp_opt_len = tcp_optlen(skb);
  4020. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4021. iph->check = 0;
  4022. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4023. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4024. }
  4025. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4026. TXD_FLAG_CPU_POST_DMA);
  4027. tcp_hdr(skb)->check = 0;
  4028. }
  4029. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4030. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4031. #if TG3_VLAN_TAG_USED
  4032. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4033. base_flags |= (TXD_FLAG_VLAN |
  4034. (vlan_tx_tag_get(skb) << 16));
  4035. #endif
  4036. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4037. dev_kfree_skb(skb);
  4038. goto out_unlock;
  4039. }
  4040. sp = skb_shinfo(skb);
  4041. mapping = sp->dma_maps[0];
  4042. tp->tx_buffers[entry].skb = skb;
  4043. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4044. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4045. entry = NEXT_TX(entry);
  4046. /* Now loop through additional data fragments, and queue them. */
  4047. if (skb_shinfo(skb)->nr_frags > 0) {
  4048. unsigned int i, last;
  4049. last = skb_shinfo(skb)->nr_frags - 1;
  4050. for (i = 0; i <= last; i++) {
  4051. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4052. len = frag->size;
  4053. mapping = sp->dma_maps[i + 1];
  4054. tp->tx_buffers[entry].skb = NULL;
  4055. tg3_set_txd(tp, entry, mapping, len,
  4056. base_flags, (i == last) | (mss << 1));
  4057. entry = NEXT_TX(entry);
  4058. }
  4059. }
  4060. /* Packets are ready, update Tx producer idx local and on card. */
  4061. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4062. tp->tx_prod = entry;
  4063. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4064. netif_stop_queue(dev);
  4065. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4066. netif_wake_queue(tp->dev);
  4067. }
  4068. out_unlock:
  4069. mmiowb();
  4070. dev->trans_start = jiffies;
  4071. return NETDEV_TX_OK;
  4072. }
  4073. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4074. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4075. * TSO header is greater than 80 bytes.
  4076. */
  4077. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4078. {
  4079. struct sk_buff *segs, *nskb;
  4080. /* Estimate the number of fragments in the worst case */
  4081. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4082. netif_stop_queue(tp->dev);
  4083. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4084. return NETDEV_TX_BUSY;
  4085. netif_wake_queue(tp->dev);
  4086. }
  4087. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4088. if (IS_ERR(segs))
  4089. goto tg3_tso_bug_end;
  4090. do {
  4091. nskb = segs;
  4092. segs = segs->next;
  4093. nskb->next = NULL;
  4094. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4095. } while (segs);
  4096. tg3_tso_bug_end:
  4097. dev_kfree_skb(skb);
  4098. return NETDEV_TX_OK;
  4099. }
  4100. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4101. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4102. */
  4103. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4104. {
  4105. struct tg3 *tp = netdev_priv(dev);
  4106. u32 len, entry, base_flags, mss;
  4107. struct skb_shared_info *sp;
  4108. int would_hit_hwbug;
  4109. dma_addr_t mapping;
  4110. len = skb_headlen(skb);
  4111. /* We are running in BH disabled context with netif_tx_lock
  4112. * and TX reclaim runs via tp->napi.poll inside of a software
  4113. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4114. * no IRQ context deadlocks to worry about either. Rejoice!
  4115. */
  4116. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4117. if (!netif_queue_stopped(dev)) {
  4118. netif_stop_queue(dev);
  4119. /* This is a hard error, log it. */
  4120. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4121. "queue awake!\n", dev->name);
  4122. }
  4123. return NETDEV_TX_BUSY;
  4124. }
  4125. entry = tp->tx_prod;
  4126. base_flags = 0;
  4127. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4128. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4129. mss = 0;
  4130. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4131. struct iphdr *iph;
  4132. int tcp_opt_len, ip_tcp_len, hdr_len;
  4133. if (skb_header_cloned(skb) &&
  4134. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4135. dev_kfree_skb(skb);
  4136. goto out_unlock;
  4137. }
  4138. tcp_opt_len = tcp_optlen(skb);
  4139. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4140. hdr_len = ip_tcp_len + tcp_opt_len;
  4141. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4142. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4143. return (tg3_tso_bug(tp, skb));
  4144. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4145. TXD_FLAG_CPU_POST_DMA);
  4146. iph = ip_hdr(skb);
  4147. iph->check = 0;
  4148. iph->tot_len = htons(mss + hdr_len);
  4149. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4150. tcp_hdr(skb)->check = 0;
  4151. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4152. } else
  4153. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4154. iph->daddr, 0,
  4155. IPPROTO_TCP,
  4156. 0);
  4157. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4158. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4159. if (tcp_opt_len || iph->ihl > 5) {
  4160. int tsflags;
  4161. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4162. mss |= (tsflags << 11);
  4163. }
  4164. } else {
  4165. if (tcp_opt_len || iph->ihl > 5) {
  4166. int tsflags;
  4167. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4168. base_flags |= tsflags << 12;
  4169. }
  4170. }
  4171. }
  4172. #if TG3_VLAN_TAG_USED
  4173. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4174. base_flags |= (TXD_FLAG_VLAN |
  4175. (vlan_tx_tag_get(skb) << 16));
  4176. #endif
  4177. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4178. dev_kfree_skb(skb);
  4179. goto out_unlock;
  4180. }
  4181. sp = skb_shinfo(skb);
  4182. mapping = sp->dma_maps[0];
  4183. tp->tx_buffers[entry].skb = skb;
  4184. would_hit_hwbug = 0;
  4185. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4186. would_hit_hwbug = 1;
  4187. else if (tg3_4g_overflow_test(mapping, len))
  4188. would_hit_hwbug = 1;
  4189. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4190. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4191. entry = NEXT_TX(entry);
  4192. /* Now loop through additional data fragments, and queue them. */
  4193. if (skb_shinfo(skb)->nr_frags > 0) {
  4194. unsigned int i, last;
  4195. last = skb_shinfo(skb)->nr_frags - 1;
  4196. for (i = 0; i <= last; i++) {
  4197. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4198. len = frag->size;
  4199. mapping = sp->dma_maps[i + 1];
  4200. tp->tx_buffers[entry].skb = NULL;
  4201. if (tg3_4g_overflow_test(mapping, len))
  4202. would_hit_hwbug = 1;
  4203. if (tg3_40bit_overflow_test(tp, mapping, len))
  4204. would_hit_hwbug = 1;
  4205. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4206. tg3_set_txd(tp, entry, mapping, len,
  4207. base_flags, (i == last)|(mss << 1));
  4208. else
  4209. tg3_set_txd(tp, entry, mapping, len,
  4210. base_flags, (i == last));
  4211. entry = NEXT_TX(entry);
  4212. }
  4213. }
  4214. if (would_hit_hwbug) {
  4215. u32 last_plus_one = entry;
  4216. u32 start;
  4217. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4218. start &= (TG3_TX_RING_SIZE - 1);
  4219. /* If the workaround fails due to memory/mapping
  4220. * failure, silently drop this packet.
  4221. */
  4222. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4223. &start, base_flags, mss))
  4224. goto out_unlock;
  4225. entry = start;
  4226. }
  4227. /* Packets are ready, update Tx producer idx local and on card. */
  4228. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4229. tp->tx_prod = entry;
  4230. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4231. netif_stop_queue(dev);
  4232. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4233. netif_wake_queue(tp->dev);
  4234. }
  4235. out_unlock:
  4236. mmiowb();
  4237. dev->trans_start = jiffies;
  4238. return NETDEV_TX_OK;
  4239. }
  4240. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4241. int new_mtu)
  4242. {
  4243. dev->mtu = new_mtu;
  4244. if (new_mtu > ETH_DATA_LEN) {
  4245. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4246. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4247. ethtool_op_set_tso(dev, 0);
  4248. }
  4249. else
  4250. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4251. } else {
  4252. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4253. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4254. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4255. }
  4256. }
  4257. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4258. {
  4259. struct tg3 *tp = netdev_priv(dev);
  4260. int err;
  4261. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4262. return -EINVAL;
  4263. if (!netif_running(dev)) {
  4264. /* We'll just catch it later when the
  4265. * device is up'd.
  4266. */
  4267. tg3_set_mtu(dev, tp, new_mtu);
  4268. return 0;
  4269. }
  4270. tg3_phy_stop(tp);
  4271. tg3_netif_stop(tp);
  4272. tg3_full_lock(tp, 1);
  4273. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4274. tg3_set_mtu(dev, tp, new_mtu);
  4275. err = tg3_restart_hw(tp, 0);
  4276. if (!err)
  4277. tg3_netif_start(tp);
  4278. tg3_full_unlock(tp);
  4279. if (!err)
  4280. tg3_phy_start(tp);
  4281. return err;
  4282. }
  4283. /* Free up pending packets in all rx/tx rings.
  4284. *
  4285. * The chip has been shut down and the driver detached from
  4286. * the networking, so no interrupts or new tx packets will
  4287. * end up in the driver. tp->{tx,}lock is not held and we are not
  4288. * in an interrupt context and thus may sleep.
  4289. */
  4290. static void tg3_free_rings(struct tg3 *tp)
  4291. {
  4292. struct ring_info *rxp;
  4293. int i;
  4294. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4295. rxp = &tp->rx_std_buffers[i];
  4296. if (rxp->skb == NULL)
  4297. continue;
  4298. pci_unmap_single(tp->pdev,
  4299. pci_unmap_addr(rxp, mapping),
  4300. tp->rx_pkt_buf_sz - tp->rx_offset,
  4301. PCI_DMA_FROMDEVICE);
  4302. dev_kfree_skb_any(rxp->skb);
  4303. rxp->skb = NULL;
  4304. }
  4305. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4306. rxp = &tp->rx_jumbo_buffers[i];
  4307. if (rxp->skb == NULL)
  4308. continue;
  4309. pci_unmap_single(tp->pdev,
  4310. pci_unmap_addr(rxp, mapping),
  4311. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4312. PCI_DMA_FROMDEVICE);
  4313. dev_kfree_skb_any(rxp->skb);
  4314. rxp->skb = NULL;
  4315. }
  4316. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4317. struct tx_ring_info *txp;
  4318. struct sk_buff *skb;
  4319. txp = &tp->tx_buffers[i];
  4320. skb = txp->skb;
  4321. if (skb == NULL) {
  4322. i++;
  4323. continue;
  4324. }
  4325. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4326. txp->skb = NULL;
  4327. i += skb_shinfo(skb)->nr_frags + 1;
  4328. dev_kfree_skb_any(skb);
  4329. }
  4330. }
  4331. /* Initialize tx/rx rings for packet processing.
  4332. *
  4333. * The chip has been shut down and the driver detached from
  4334. * the networking, so no interrupts or new tx packets will
  4335. * end up in the driver. tp->{tx,}lock are held and thus
  4336. * we may not sleep.
  4337. */
  4338. static int tg3_init_rings(struct tg3 *tp)
  4339. {
  4340. u32 i;
  4341. /* Free up all the SKBs. */
  4342. tg3_free_rings(tp);
  4343. /* Zero out all descriptors. */
  4344. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4345. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4346. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4347. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4348. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4349. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4350. (tp->dev->mtu > ETH_DATA_LEN))
  4351. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4352. /* Initialize invariants of the rings, we only set this
  4353. * stuff once. This works because the card does not
  4354. * write into the rx buffer posting rings.
  4355. */
  4356. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4357. struct tg3_rx_buffer_desc *rxd;
  4358. rxd = &tp->rx_std[i];
  4359. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4360. << RXD_LEN_SHIFT;
  4361. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4362. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4363. (i << RXD_OPAQUE_INDEX_SHIFT));
  4364. }
  4365. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4366. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4367. struct tg3_rx_buffer_desc *rxd;
  4368. rxd = &tp->rx_jumbo[i];
  4369. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4370. << RXD_LEN_SHIFT;
  4371. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4372. RXD_FLAG_JUMBO;
  4373. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4374. (i << RXD_OPAQUE_INDEX_SHIFT));
  4375. }
  4376. }
  4377. /* Now allocate fresh SKBs for each rx ring. */
  4378. for (i = 0; i < tp->rx_pending; i++) {
  4379. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4380. printk(KERN_WARNING PFX
  4381. "%s: Using a smaller RX standard ring, "
  4382. "only %d out of %d buffers were allocated "
  4383. "successfully.\n",
  4384. tp->dev->name, i, tp->rx_pending);
  4385. if (i == 0)
  4386. return -ENOMEM;
  4387. tp->rx_pending = i;
  4388. break;
  4389. }
  4390. }
  4391. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4392. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4393. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4394. -1, i) < 0) {
  4395. printk(KERN_WARNING PFX
  4396. "%s: Using a smaller RX jumbo ring, "
  4397. "only %d out of %d buffers were "
  4398. "allocated successfully.\n",
  4399. tp->dev->name, i, tp->rx_jumbo_pending);
  4400. if (i == 0) {
  4401. tg3_free_rings(tp);
  4402. return -ENOMEM;
  4403. }
  4404. tp->rx_jumbo_pending = i;
  4405. break;
  4406. }
  4407. }
  4408. }
  4409. return 0;
  4410. }
  4411. /*
  4412. * Must not be invoked with interrupt sources disabled and
  4413. * the hardware shutdown down.
  4414. */
  4415. static void tg3_free_consistent(struct tg3 *tp)
  4416. {
  4417. kfree(tp->rx_std_buffers);
  4418. tp->rx_std_buffers = NULL;
  4419. if (tp->rx_std) {
  4420. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4421. tp->rx_std, tp->rx_std_mapping);
  4422. tp->rx_std = NULL;
  4423. }
  4424. if (tp->rx_jumbo) {
  4425. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4426. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4427. tp->rx_jumbo = NULL;
  4428. }
  4429. if (tp->rx_rcb) {
  4430. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4431. tp->rx_rcb, tp->rx_rcb_mapping);
  4432. tp->rx_rcb = NULL;
  4433. }
  4434. if (tp->tx_ring) {
  4435. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4436. tp->tx_ring, tp->tx_desc_mapping);
  4437. tp->tx_ring = NULL;
  4438. }
  4439. if (tp->hw_status) {
  4440. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4441. tp->hw_status, tp->status_mapping);
  4442. tp->hw_status = NULL;
  4443. }
  4444. if (tp->hw_stats) {
  4445. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4446. tp->hw_stats, tp->stats_mapping);
  4447. tp->hw_stats = NULL;
  4448. }
  4449. }
  4450. /*
  4451. * Must not be invoked with interrupt sources disabled and
  4452. * the hardware shutdown down. Can sleep.
  4453. */
  4454. static int tg3_alloc_consistent(struct tg3 *tp)
  4455. {
  4456. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4457. (TG3_RX_RING_SIZE +
  4458. TG3_RX_JUMBO_RING_SIZE)) +
  4459. (sizeof(struct tx_ring_info) *
  4460. TG3_TX_RING_SIZE),
  4461. GFP_KERNEL);
  4462. if (!tp->rx_std_buffers)
  4463. return -ENOMEM;
  4464. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4465. tp->tx_buffers = (struct tx_ring_info *)
  4466. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4467. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4468. &tp->rx_std_mapping);
  4469. if (!tp->rx_std)
  4470. goto err_out;
  4471. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4472. &tp->rx_jumbo_mapping);
  4473. if (!tp->rx_jumbo)
  4474. goto err_out;
  4475. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4476. &tp->rx_rcb_mapping);
  4477. if (!tp->rx_rcb)
  4478. goto err_out;
  4479. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4480. &tp->tx_desc_mapping);
  4481. if (!tp->tx_ring)
  4482. goto err_out;
  4483. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4484. TG3_HW_STATUS_SIZE,
  4485. &tp->status_mapping);
  4486. if (!tp->hw_status)
  4487. goto err_out;
  4488. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4489. sizeof(struct tg3_hw_stats),
  4490. &tp->stats_mapping);
  4491. if (!tp->hw_stats)
  4492. goto err_out;
  4493. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4494. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4495. return 0;
  4496. err_out:
  4497. tg3_free_consistent(tp);
  4498. return -ENOMEM;
  4499. }
  4500. #define MAX_WAIT_CNT 1000
  4501. /* To stop a block, clear the enable bit and poll till it
  4502. * clears. tp->lock is held.
  4503. */
  4504. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4505. {
  4506. unsigned int i;
  4507. u32 val;
  4508. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4509. switch (ofs) {
  4510. case RCVLSC_MODE:
  4511. case DMAC_MODE:
  4512. case MBFREE_MODE:
  4513. case BUFMGR_MODE:
  4514. case MEMARB_MODE:
  4515. /* We can't enable/disable these bits of the
  4516. * 5705/5750, just say success.
  4517. */
  4518. return 0;
  4519. default:
  4520. break;
  4521. }
  4522. }
  4523. val = tr32(ofs);
  4524. val &= ~enable_bit;
  4525. tw32_f(ofs, val);
  4526. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4527. udelay(100);
  4528. val = tr32(ofs);
  4529. if ((val & enable_bit) == 0)
  4530. break;
  4531. }
  4532. if (i == MAX_WAIT_CNT && !silent) {
  4533. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4534. "ofs=%lx enable_bit=%x\n",
  4535. ofs, enable_bit);
  4536. return -ENODEV;
  4537. }
  4538. return 0;
  4539. }
  4540. /* tp->lock is held. */
  4541. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4542. {
  4543. int i, err;
  4544. tg3_disable_ints(tp);
  4545. tp->rx_mode &= ~RX_MODE_ENABLE;
  4546. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4547. udelay(10);
  4548. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4549. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4550. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4551. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4552. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4553. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4554. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4555. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4556. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4557. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4558. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4559. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4560. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4561. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4562. tw32_f(MAC_MODE, tp->mac_mode);
  4563. udelay(40);
  4564. tp->tx_mode &= ~TX_MODE_ENABLE;
  4565. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4566. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4567. udelay(100);
  4568. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4569. break;
  4570. }
  4571. if (i >= MAX_WAIT_CNT) {
  4572. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4573. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4574. tp->dev->name, tr32(MAC_TX_MODE));
  4575. err |= -ENODEV;
  4576. }
  4577. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4578. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4579. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4580. tw32(FTQ_RESET, 0xffffffff);
  4581. tw32(FTQ_RESET, 0x00000000);
  4582. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4583. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4584. if (tp->hw_status)
  4585. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4586. if (tp->hw_stats)
  4587. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4588. return err;
  4589. }
  4590. /* tp->lock is held. */
  4591. static int tg3_nvram_lock(struct tg3 *tp)
  4592. {
  4593. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4594. int i;
  4595. if (tp->nvram_lock_cnt == 0) {
  4596. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4597. for (i = 0; i < 8000; i++) {
  4598. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4599. break;
  4600. udelay(20);
  4601. }
  4602. if (i == 8000) {
  4603. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4604. return -ENODEV;
  4605. }
  4606. }
  4607. tp->nvram_lock_cnt++;
  4608. }
  4609. return 0;
  4610. }
  4611. /* tp->lock is held. */
  4612. static void tg3_nvram_unlock(struct tg3 *tp)
  4613. {
  4614. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4615. if (tp->nvram_lock_cnt > 0)
  4616. tp->nvram_lock_cnt--;
  4617. if (tp->nvram_lock_cnt == 0)
  4618. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4619. }
  4620. }
  4621. /* tp->lock is held. */
  4622. static void tg3_enable_nvram_access(struct tg3 *tp)
  4623. {
  4624. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4625. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4626. u32 nvaccess = tr32(NVRAM_ACCESS);
  4627. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4628. }
  4629. }
  4630. /* tp->lock is held. */
  4631. static void tg3_disable_nvram_access(struct tg3 *tp)
  4632. {
  4633. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4634. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4635. u32 nvaccess = tr32(NVRAM_ACCESS);
  4636. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4637. }
  4638. }
  4639. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4640. {
  4641. int i;
  4642. u32 apedata;
  4643. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4644. if (apedata != APE_SEG_SIG_MAGIC)
  4645. return;
  4646. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4647. if (!(apedata & APE_FW_STATUS_READY))
  4648. return;
  4649. /* Wait for up to 1 millisecond for APE to service previous event. */
  4650. for (i = 0; i < 10; i++) {
  4651. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4652. return;
  4653. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4654. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4655. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4656. event | APE_EVENT_STATUS_EVENT_PENDING);
  4657. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4658. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4659. break;
  4660. udelay(100);
  4661. }
  4662. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4663. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4664. }
  4665. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4666. {
  4667. u32 event;
  4668. u32 apedata;
  4669. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4670. return;
  4671. switch (kind) {
  4672. case RESET_KIND_INIT:
  4673. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4674. APE_HOST_SEG_SIG_MAGIC);
  4675. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4676. APE_HOST_SEG_LEN_MAGIC);
  4677. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4678. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4679. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4680. APE_HOST_DRIVER_ID_MAGIC);
  4681. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4682. APE_HOST_BEHAV_NO_PHYLOCK);
  4683. event = APE_EVENT_STATUS_STATE_START;
  4684. break;
  4685. case RESET_KIND_SHUTDOWN:
  4686. /* With the interface we are currently using,
  4687. * APE does not track driver state. Wiping
  4688. * out the HOST SEGMENT SIGNATURE forces
  4689. * the APE to assume OS absent status.
  4690. */
  4691. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  4692. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4693. break;
  4694. case RESET_KIND_SUSPEND:
  4695. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4696. break;
  4697. default:
  4698. return;
  4699. }
  4700. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4701. tg3_ape_send_event(tp, event);
  4702. }
  4703. /* tp->lock is held. */
  4704. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4705. {
  4706. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4707. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4708. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4709. switch (kind) {
  4710. case RESET_KIND_INIT:
  4711. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4712. DRV_STATE_START);
  4713. break;
  4714. case RESET_KIND_SHUTDOWN:
  4715. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4716. DRV_STATE_UNLOAD);
  4717. break;
  4718. case RESET_KIND_SUSPEND:
  4719. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4720. DRV_STATE_SUSPEND);
  4721. break;
  4722. default:
  4723. break;
  4724. }
  4725. }
  4726. if (kind == RESET_KIND_INIT ||
  4727. kind == RESET_KIND_SUSPEND)
  4728. tg3_ape_driver_state_change(tp, kind);
  4729. }
  4730. /* tp->lock is held. */
  4731. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4732. {
  4733. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4734. switch (kind) {
  4735. case RESET_KIND_INIT:
  4736. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4737. DRV_STATE_START_DONE);
  4738. break;
  4739. case RESET_KIND_SHUTDOWN:
  4740. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4741. DRV_STATE_UNLOAD_DONE);
  4742. break;
  4743. default:
  4744. break;
  4745. }
  4746. }
  4747. if (kind == RESET_KIND_SHUTDOWN)
  4748. tg3_ape_driver_state_change(tp, kind);
  4749. }
  4750. /* tp->lock is held. */
  4751. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4752. {
  4753. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4754. switch (kind) {
  4755. case RESET_KIND_INIT:
  4756. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4757. DRV_STATE_START);
  4758. break;
  4759. case RESET_KIND_SHUTDOWN:
  4760. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4761. DRV_STATE_UNLOAD);
  4762. break;
  4763. case RESET_KIND_SUSPEND:
  4764. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4765. DRV_STATE_SUSPEND);
  4766. break;
  4767. default:
  4768. break;
  4769. }
  4770. }
  4771. }
  4772. static int tg3_poll_fw(struct tg3 *tp)
  4773. {
  4774. int i;
  4775. u32 val;
  4776. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4777. /* Wait up to 20ms for init done. */
  4778. for (i = 0; i < 200; i++) {
  4779. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4780. return 0;
  4781. udelay(100);
  4782. }
  4783. return -ENODEV;
  4784. }
  4785. /* Wait for firmware initialization to complete. */
  4786. for (i = 0; i < 100000; i++) {
  4787. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4788. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4789. break;
  4790. udelay(10);
  4791. }
  4792. /* Chip might not be fitted with firmware. Some Sun onboard
  4793. * parts are configured like that. So don't signal the timeout
  4794. * of the above loop as an error, but do report the lack of
  4795. * running firmware once.
  4796. */
  4797. if (i >= 100000 &&
  4798. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4799. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4800. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4801. tp->dev->name);
  4802. }
  4803. return 0;
  4804. }
  4805. /* Save PCI command register before chip reset */
  4806. static void tg3_save_pci_state(struct tg3 *tp)
  4807. {
  4808. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4809. }
  4810. /* Restore PCI state after chip reset */
  4811. static void tg3_restore_pci_state(struct tg3 *tp)
  4812. {
  4813. u32 val;
  4814. /* Re-enable indirect register accesses. */
  4815. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4816. tp->misc_host_ctrl);
  4817. /* Set MAX PCI retry to zero. */
  4818. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4819. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4820. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4821. val |= PCISTATE_RETRY_SAME_DMA;
  4822. /* Allow reads and writes to the APE register and memory space. */
  4823. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4824. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4825. PCISTATE_ALLOW_APE_SHMEM_WR;
  4826. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4827. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4828. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4829. pcie_set_readrq(tp->pdev, 4096);
  4830. else {
  4831. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4832. tp->pci_cacheline_sz);
  4833. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4834. tp->pci_lat_timer);
  4835. }
  4836. /* Make sure PCI-X relaxed ordering bit is clear. */
  4837. if (tp->pcix_cap) {
  4838. u16 pcix_cmd;
  4839. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4840. &pcix_cmd);
  4841. pcix_cmd &= ~PCI_X_CMD_ERO;
  4842. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4843. pcix_cmd);
  4844. }
  4845. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4846. /* Chip reset on 5780 will reset MSI enable bit,
  4847. * so need to restore it.
  4848. */
  4849. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4850. u16 ctrl;
  4851. pci_read_config_word(tp->pdev,
  4852. tp->msi_cap + PCI_MSI_FLAGS,
  4853. &ctrl);
  4854. pci_write_config_word(tp->pdev,
  4855. tp->msi_cap + PCI_MSI_FLAGS,
  4856. ctrl | PCI_MSI_FLAGS_ENABLE);
  4857. val = tr32(MSGINT_MODE);
  4858. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4859. }
  4860. }
  4861. }
  4862. static void tg3_stop_fw(struct tg3 *);
  4863. /* tp->lock is held. */
  4864. static int tg3_chip_reset(struct tg3 *tp)
  4865. {
  4866. u32 val;
  4867. void (*write_op)(struct tg3 *, u32, u32);
  4868. int err;
  4869. tg3_nvram_lock(tp);
  4870. tg3_mdio_stop(tp);
  4871. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  4872. /* No matching tg3_nvram_unlock() after this because
  4873. * chip reset below will undo the nvram lock.
  4874. */
  4875. tp->nvram_lock_cnt = 0;
  4876. /* GRC_MISC_CFG core clock reset will clear the memory
  4877. * enable bit in PCI register 4 and the MSI enable bit
  4878. * on some chips, so we save relevant registers here.
  4879. */
  4880. tg3_save_pci_state(tp);
  4881. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4882. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4883. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  4884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  4885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  4886. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  4887. tw32(GRC_FASTBOOT_PC, 0);
  4888. /*
  4889. * We must avoid the readl() that normally takes place.
  4890. * It locks machines, causes machine checks, and other
  4891. * fun things. So, temporarily disable the 5701
  4892. * hardware workaround, while we do the reset.
  4893. */
  4894. write_op = tp->write32;
  4895. if (write_op == tg3_write_flush_reg32)
  4896. tp->write32 = tg3_write32;
  4897. /* Prevent the irq handler from reading or writing PCI registers
  4898. * during chip reset when the memory enable bit in the PCI command
  4899. * register may be cleared. The chip does not generate interrupt
  4900. * at this time, but the irq handler may still be called due to irq
  4901. * sharing or irqpoll.
  4902. */
  4903. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4904. if (tp->hw_status) {
  4905. tp->hw_status->status = 0;
  4906. tp->hw_status->status_tag = 0;
  4907. }
  4908. tp->last_tag = 0;
  4909. smp_mb();
  4910. synchronize_irq(tp->pdev->irq);
  4911. /* do the reset */
  4912. val = GRC_MISC_CFG_CORECLK_RESET;
  4913. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4914. if (tr32(0x7e2c) == 0x60) {
  4915. tw32(0x7e2c, 0x20);
  4916. }
  4917. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4918. tw32(GRC_MISC_CFG, (1 << 29));
  4919. val |= (1 << 29);
  4920. }
  4921. }
  4922. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4923. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4924. tw32(GRC_VCPU_EXT_CTRL,
  4925. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4926. }
  4927. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4928. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4929. tw32(GRC_MISC_CFG, val);
  4930. /* restore 5701 hardware bug workaround write method */
  4931. tp->write32 = write_op;
  4932. /* Unfortunately, we have to delay before the PCI read back.
  4933. * Some 575X chips even will not respond to a PCI cfg access
  4934. * when the reset command is given to the chip.
  4935. *
  4936. * How do these hardware designers expect things to work
  4937. * properly if the PCI write is posted for a long period
  4938. * of time? It is always necessary to have some method by
  4939. * which a register read back can occur to push the write
  4940. * out which does the reset.
  4941. *
  4942. * For most tg3 variants the trick below was working.
  4943. * Ho hum...
  4944. */
  4945. udelay(120);
  4946. /* Flush PCI posted writes. The normal MMIO registers
  4947. * are inaccessible at this time so this is the only
  4948. * way to make this reliably (actually, this is no longer
  4949. * the case, see above). I tried to use indirect
  4950. * register read/write but this upset some 5701 variants.
  4951. */
  4952. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4953. udelay(120);
  4954. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4955. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4956. int i;
  4957. u32 cfg_val;
  4958. /* Wait for link training to complete. */
  4959. for (i = 0; i < 5000; i++)
  4960. udelay(100);
  4961. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4962. pci_write_config_dword(tp->pdev, 0xc4,
  4963. cfg_val | (1 << 15));
  4964. }
  4965. /* Set PCIE max payload size and clear error status. */
  4966. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4967. }
  4968. tg3_restore_pci_state(tp);
  4969. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4970. val = 0;
  4971. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4972. val = tr32(MEMARB_MODE);
  4973. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4974. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4975. tg3_stop_fw(tp);
  4976. tw32(0x5000, 0x400);
  4977. }
  4978. tw32(GRC_MODE, tp->grc_mode);
  4979. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4980. val = tr32(0xc4);
  4981. tw32(0xc4, val | (1 << 15));
  4982. }
  4983. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4984. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4985. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4986. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4987. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4988. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4989. }
  4990. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4991. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4992. tw32_f(MAC_MODE, tp->mac_mode);
  4993. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4994. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4995. tw32_f(MAC_MODE, tp->mac_mode);
  4996. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  4997. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  4998. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  4999. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5000. tw32_f(MAC_MODE, tp->mac_mode);
  5001. } else
  5002. tw32_f(MAC_MODE, 0);
  5003. udelay(40);
  5004. tg3_mdio_start(tp);
  5005. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5006. err = tg3_poll_fw(tp);
  5007. if (err)
  5008. return err;
  5009. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5010. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5011. val = tr32(0x7c00);
  5012. tw32(0x7c00, val | (1 << 25));
  5013. }
  5014. /* Reprobe ASF enable state. */
  5015. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5016. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5017. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5018. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5019. u32 nic_cfg;
  5020. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5021. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5022. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5023. tp->last_event_jiffies = jiffies;
  5024. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5025. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5026. }
  5027. }
  5028. return 0;
  5029. }
  5030. /* tp->lock is held. */
  5031. static void tg3_stop_fw(struct tg3 *tp)
  5032. {
  5033. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5034. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5035. /* Wait for RX cpu to ACK the previous event. */
  5036. tg3_wait_for_event_ack(tp);
  5037. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5038. tg3_generate_fw_event(tp);
  5039. /* Wait for RX cpu to ACK this event. */
  5040. tg3_wait_for_event_ack(tp);
  5041. }
  5042. }
  5043. /* tp->lock is held. */
  5044. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5045. {
  5046. int err;
  5047. tg3_stop_fw(tp);
  5048. tg3_write_sig_pre_reset(tp, kind);
  5049. tg3_abort_hw(tp, silent);
  5050. err = tg3_chip_reset(tp);
  5051. tg3_write_sig_legacy(tp, kind);
  5052. tg3_write_sig_post_reset(tp, kind);
  5053. if (err)
  5054. return err;
  5055. return 0;
  5056. }
  5057. #define TG3_FW_RELEASE_MAJOR 0x0
  5058. #define TG3_FW_RELASE_MINOR 0x0
  5059. #define TG3_FW_RELEASE_FIX 0x0
  5060. #define TG3_FW_START_ADDR 0x08000000
  5061. #define TG3_FW_TEXT_ADDR 0x08000000
  5062. #define TG3_FW_TEXT_LEN 0x9c0
  5063. #define TG3_FW_RODATA_ADDR 0x080009c0
  5064. #define TG3_FW_RODATA_LEN 0x60
  5065. #define TG3_FW_DATA_ADDR 0x08000a40
  5066. #define TG3_FW_DATA_LEN 0x20
  5067. #define TG3_FW_SBSS_ADDR 0x08000a60
  5068. #define TG3_FW_SBSS_LEN 0xc
  5069. #define TG3_FW_BSS_ADDR 0x08000a70
  5070. #define TG3_FW_BSS_LEN 0x10
  5071. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  5072. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  5073. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  5074. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  5075. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  5076. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  5077. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  5078. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  5079. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  5080. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  5081. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  5082. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  5083. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  5084. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  5085. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  5086. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  5087. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5088. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  5089. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  5090. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  5091. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5092. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  5093. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  5094. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5095. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5096. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5097. 0, 0, 0, 0, 0, 0,
  5098. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  5099. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5100. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5101. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5102. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  5103. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  5104. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  5105. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  5106. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5107. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5108. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  5109. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5110. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5111. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5112. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  5113. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  5114. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  5115. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  5116. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  5117. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  5118. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  5119. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  5120. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  5121. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  5122. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  5123. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  5124. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  5125. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  5126. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  5127. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  5128. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  5129. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  5130. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  5131. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  5132. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  5133. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  5134. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  5135. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  5136. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  5137. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  5138. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  5139. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  5140. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  5141. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  5142. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  5143. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  5144. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  5145. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  5146. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  5147. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  5148. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  5149. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  5150. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  5151. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  5152. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  5153. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  5154. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  5155. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  5156. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  5157. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  5158. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  5159. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  5160. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  5161. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  5162. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  5163. };
  5164. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  5165. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  5166. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  5167. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5168. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  5169. 0x00000000
  5170. };
  5171. #if 0 /* All zeros, don't eat up space with it. */
  5172. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  5173. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5174. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  5175. };
  5176. #endif
  5177. #define RX_CPU_SCRATCH_BASE 0x30000
  5178. #define RX_CPU_SCRATCH_SIZE 0x04000
  5179. #define TX_CPU_SCRATCH_BASE 0x34000
  5180. #define TX_CPU_SCRATCH_SIZE 0x04000
  5181. /* tp->lock is held. */
  5182. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5183. {
  5184. int i;
  5185. BUG_ON(offset == TX_CPU_BASE &&
  5186. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5187. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5188. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5189. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5190. return 0;
  5191. }
  5192. if (offset == RX_CPU_BASE) {
  5193. for (i = 0; i < 10000; i++) {
  5194. tw32(offset + CPU_STATE, 0xffffffff);
  5195. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5196. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5197. break;
  5198. }
  5199. tw32(offset + CPU_STATE, 0xffffffff);
  5200. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5201. udelay(10);
  5202. } else {
  5203. for (i = 0; i < 10000; i++) {
  5204. tw32(offset + CPU_STATE, 0xffffffff);
  5205. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5206. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5207. break;
  5208. }
  5209. }
  5210. if (i >= 10000) {
  5211. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5212. "and %s CPU\n",
  5213. tp->dev->name,
  5214. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5215. return -ENODEV;
  5216. }
  5217. /* Clear firmware's nvram arbitration. */
  5218. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5219. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5220. return 0;
  5221. }
  5222. struct fw_info {
  5223. unsigned int text_base;
  5224. unsigned int text_len;
  5225. const u32 *text_data;
  5226. unsigned int rodata_base;
  5227. unsigned int rodata_len;
  5228. const u32 *rodata_data;
  5229. unsigned int data_base;
  5230. unsigned int data_len;
  5231. const u32 *data_data;
  5232. };
  5233. /* tp->lock is held. */
  5234. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5235. int cpu_scratch_size, struct fw_info *info)
  5236. {
  5237. int err, lock_err, i;
  5238. void (*write_op)(struct tg3 *, u32, u32);
  5239. if (cpu_base == TX_CPU_BASE &&
  5240. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5241. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5242. "TX cpu firmware on %s which is 5705.\n",
  5243. tp->dev->name);
  5244. return -EINVAL;
  5245. }
  5246. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5247. write_op = tg3_write_mem;
  5248. else
  5249. write_op = tg3_write_indirect_reg32;
  5250. /* It is possible that bootcode is still loading at this point.
  5251. * Get the nvram lock first before halting the cpu.
  5252. */
  5253. lock_err = tg3_nvram_lock(tp);
  5254. err = tg3_halt_cpu(tp, cpu_base);
  5255. if (!lock_err)
  5256. tg3_nvram_unlock(tp);
  5257. if (err)
  5258. goto out;
  5259. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5260. write_op(tp, cpu_scratch_base + i, 0);
  5261. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5262. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5263. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  5264. write_op(tp, (cpu_scratch_base +
  5265. (info->text_base & 0xffff) +
  5266. (i * sizeof(u32))),
  5267. (info->text_data ?
  5268. info->text_data[i] : 0));
  5269. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  5270. write_op(tp, (cpu_scratch_base +
  5271. (info->rodata_base & 0xffff) +
  5272. (i * sizeof(u32))),
  5273. (info->rodata_data ?
  5274. info->rodata_data[i] : 0));
  5275. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  5276. write_op(tp, (cpu_scratch_base +
  5277. (info->data_base & 0xffff) +
  5278. (i * sizeof(u32))),
  5279. (info->data_data ?
  5280. info->data_data[i] : 0));
  5281. err = 0;
  5282. out:
  5283. return err;
  5284. }
  5285. /* tp->lock is held. */
  5286. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5287. {
  5288. struct fw_info info;
  5289. int err, i;
  5290. info.text_base = TG3_FW_TEXT_ADDR;
  5291. info.text_len = TG3_FW_TEXT_LEN;
  5292. info.text_data = &tg3FwText[0];
  5293. info.rodata_base = TG3_FW_RODATA_ADDR;
  5294. info.rodata_len = TG3_FW_RODATA_LEN;
  5295. info.rodata_data = &tg3FwRodata[0];
  5296. info.data_base = TG3_FW_DATA_ADDR;
  5297. info.data_len = TG3_FW_DATA_LEN;
  5298. info.data_data = NULL;
  5299. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5300. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5301. &info);
  5302. if (err)
  5303. return err;
  5304. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5305. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5306. &info);
  5307. if (err)
  5308. return err;
  5309. /* Now startup only the RX cpu. */
  5310. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5311. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5312. for (i = 0; i < 5; i++) {
  5313. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  5314. break;
  5315. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5316. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5317. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5318. udelay(1000);
  5319. }
  5320. if (i >= 5) {
  5321. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5322. "to set RX CPU PC, is %08x should be %08x\n",
  5323. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5324. TG3_FW_TEXT_ADDR);
  5325. return -ENODEV;
  5326. }
  5327. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5328. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5329. return 0;
  5330. }
  5331. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  5332. #define TG3_TSO_FW_RELASE_MINOR 0x6
  5333. #define TG3_TSO_FW_RELEASE_FIX 0x0
  5334. #define TG3_TSO_FW_START_ADDR 0x08000000
  5335. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  5336. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  5337. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  5338. #define TG3_TSO_FW_RODATA_LEN 0x60
  5339. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  5340. #define TG3_TSO_FW_DATA_LEN 0x30
  5341. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  5342. #define TG3_TSO_FW_SBSS_LEN 0x2c
  5343. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  5344. #define TG3_TSO_FW_BSS_LEN 0x894
  5345. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  5346. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  5347. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  5348. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5349. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  5350. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  5351. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  5352. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  5353. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  5354. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  5355. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  5356. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  5357. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  5358. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  5359. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  5360. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  5361. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  5362. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  5363. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  5364. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5365. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  5366. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  5367. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  5368. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  5369. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  5370. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  5371. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  5372. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  5373. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  5374. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  5375. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5376. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  5377. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  5378. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  5379. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  5380. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  5381. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  5382. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  5383. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  5384. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5385. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  5386. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  5387. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  5388. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  5389. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  5390. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  5391. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  5392. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  5393. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5394. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  5395. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5396. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  5397. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  5398. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  5399. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  5400. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  5401. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  5402. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  5403. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  5404. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  5405. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  5406. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  5407. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  5408. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  5409. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  5410. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  5411. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  5412. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  5413. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  5414. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  5415. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  5416. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  5417. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  5418. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  5419. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  5420. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  5421. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  5422. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  5423. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  5424. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  5425. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  5426. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  5427. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  5428. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  5429. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  5430. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  5431. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  5432. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  5433. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5434. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  5435. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  5436. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  5437. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  5438. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  5439. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  5440. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  5441. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  5442. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  5443. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  5444. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  5445. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  5446. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  5447. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  5448. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  5449. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  5450. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  5451. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  5452. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  5453. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  5454. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  5455. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  5456. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  5457. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  5458. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  5459. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  5460. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  5461. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  5462. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  5463. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  5464. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  5465. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  5466. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  5467. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  5468. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  5469. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  5470. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  5471. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  5472. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  5473. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  5474. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  5475. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  5476. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  5477. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  5478. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  5479. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5480. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  5481. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  5482. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  5483. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  5484. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5485. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  5486. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  5487. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  5488. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  5489. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  5490. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  5491. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  5492. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  5493. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  5494. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  5495. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  5496. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  5497. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  5498. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  5499. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  5500. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  5501. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  5502. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  5503. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  5504. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  5505. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  5506. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  5507. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  5508. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  5509. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  5510. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  5511. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  5512. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  5513. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  5514. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  5515. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5516. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  5517. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  5518. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  5519. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  5520. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  5521. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  5522. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  5523. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  5524. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  5525. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  5526. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  5527. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  5528. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  5529. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  5530. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  5531. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  5532. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  5533. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  5534. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  5535. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  5536. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  5537. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  5538. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  5539. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  5540. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  5541. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5542. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  5543. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  5544. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  5545. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5546. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5547. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5548. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5549. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5550. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5551. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5552. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5553. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5554. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5555. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5556. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5557. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5558. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5559. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5560. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5561. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5562. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5563. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5564. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5565. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5566. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5567. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5568. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5569. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5570. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5571. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5572. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5573. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5574. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5575. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5576. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5577. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5578. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5579. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5580. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5581. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5582. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5583. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5584. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5585. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5586. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5587. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5588. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5589. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5590. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5591. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5592. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5593. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5594. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5595. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5596. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5597. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5598. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5599. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5600. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5601. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5602. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5603. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5604. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5605. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5606. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5607. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5608. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5609. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5610. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5611. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5612. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5613. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5614. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5615. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5616. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5617. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5618. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5619. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5620. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5621. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5622. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5623. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5624. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5625. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5626. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5627. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5628. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5629. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5630. };
  5631. static const u32 tg3TsoFwRodata[] = {
  5632. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5633. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5634. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5635. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5636. 0x00000000,
  5637. };
  5638. static const u32 tg3TsoFwData[] = {
  5639. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5640. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5641. 0x00000000,
  5642. };
  5643. /* 5705 needs a special version of the TSO firmware. */
  5644. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5645. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5646. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5647. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5648. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5649. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5650. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5651. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5652. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5653. #define TG3_TSO5_FW_DATA_LEN 0x20
  5654. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5655. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5656. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5657. #define TG3_TSO5_FW_BSS_LEN 0x88
  5658. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5659. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5660. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5661. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5662. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5663. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5664. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5665. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5666. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5667. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5668. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5669. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5670. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5671. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5672. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5673. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5674. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5675. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5676. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5677. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5678. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5679. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5680. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5681. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5682. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5683. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5684. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5685. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5686. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5687. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5688. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5689. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5690. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5691. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5692. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5693. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5694. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5695. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5696. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5697. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5698. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5699. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5700. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5701. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5702. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5703. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5704. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5705. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5706. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5707. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5708. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5709. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5710. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5711. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5712. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5713. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5714. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5715. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5716. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5717. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5718. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5719. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5720. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5721. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5722. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5723. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5724. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5725. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5726. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5727. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5728. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5729. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5730. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5731. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5732. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5733. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5734. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5735. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5736. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5737. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5738. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5739. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5740. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5741. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5742. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5743. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5744. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5745. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5746. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5747. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5748. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5749. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5750. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5751. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5752. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5753. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5754. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5755. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5756. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5757. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5758. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5759. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5760. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5761. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5762. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5763. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5764. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5765. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5766. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5767. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5768. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5769. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5770. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5771. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5772. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5773. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5774. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5775. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5776. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5777. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5778. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5779. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5780. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5781. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5782. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5783. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5784. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5785. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5786. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5787. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5788. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5789. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5790. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5791. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5792. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5793. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5794. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5795. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5796. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5797. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5798. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5799. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5800. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5801. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5802. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5803. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5804. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5805. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5806. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5807. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5808. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5809. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5810. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5811. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5812. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5813. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5814. 0x00000000, 0x00000000, 0x00000000,
  5815. };
  5816. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5817. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5818. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5819. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5820. 0x00000000, 0x00000000, 0x00000000,
  5821. };
  5822. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5823. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5824. 0x00000000, 0x00000000, 0x00000000,
  5825. };
  5826. /* tp->lock is held. */
  5827. static int tg3_load_tso_firmware(struct tg3 *tp)
  5828. {
  5829. struct fw_info info;
  5830. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5831. int err, i;
  5832. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5833. return 0;
  5834. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5835. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5836. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5837. info.text_data = &tg3Tso5FwText[0];
  5838. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5839. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5840. info.rodata_data = &tg3Tso5FwRodata[0];
  5841. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5842. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5843. info.data_data = &tg3Tso5FwData[0];
  5844. cpu_base = RX_CPU_BASE;
  5845. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5846. cpu_scratch_size = (info.text_len +
  5847. info.rodata_len +
  5848. info.data_len +
  5849. TG3_TSO5_FW_SBSS_LEN +
  5850. TG3_TSO5_FW_BSS_LEN);
  5851. } else {
  5852. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5853. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5854. info.text_data = &tg3TsoFwText[0];
  5855. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5856. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5857. info.rodata_data = &tg3TsoFwRodata[0];
  5858. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5859. info.data_len = TG3_TSO_FW_DATA_LEN;
  5860. info.data_data = &tg3TsoFwData[0];
  5861. cpu_base = TX_CPU_BASE;
  5862. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5863. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5864. }
  5865. err = tg3_load_firmware_cpu(tp, cpu_base,
  5866. cpu_scratch_base, cpu_scratch_size,
  5867. &info);
  5868. if (err)
  5869. return err;
  5870. /* Now startup the cpu. */
  5871. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5872. tw32_f(cpu_base + CPU_PC, info.text_base);
  5873. for (i = 0; i < 5; i++) {
  5874. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5875. break;
  5876. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5877. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5878. tw32_f(cpu_base + CPU_PC, info.text_base);
  5879. udelay(1000);
  5880. }
  5881. if (i >= 5) {
  5882. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5883. "to set CPU PC, is %08x should be %08x\n",
  5884. tp->dev->name, tr32(cpu_base + CPU_PC),
  5885. info.text_base);
  5886. return -ENODEV;
  5887. }
  5888. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5889. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5890. return 0;
  5891. }
  5892. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5893. {
  5894. struct tg3 *tp = netdev_priv(dev);
  5895. struct sockaddr *addr = p;
  5896. int err = 0, skip_mac_1 = 0;
  5897. if (!is_valid_ether_addr(addr->sa_data))
  5898. return -EINVAL;
  5899. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5900. if (!netif_running(dev))
  5901. return 0;
  5902. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5903. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5904. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5905. addr0_low = tr32(MAC_ADDR_0_LOW);
  5906. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5907. addr1_low = tr32(MAC_ADDR_1_LOW);
  5908. /* Skip MAC addr 1 if ASF is using it. */
  5909. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5910. !(addr1_high == 0 && addr1_low == 0))
  5911. skip_mac_1 = 1;
  5912. }
  5913. spin_lock_bh(&tp->lock);
  5914. __tg3_set_mac_addr(tp, skip_mac_1);
  5915. spin_unlock_bh(&tp->lock);
  5916. return err;
  5917. }
  5918. /* tp->lock is held. */
  5919. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5920. dma_addr_t mapping, u32 maxlen_flags,
  5921. u32 nic_addr)
  5922. {
  5923. tg3_write_mem(tp,
  5924. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5925. ((u64) mapping >> 32));
  5926. tg3_write_mem(tp,
  5927. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5928. ((u64) mapping & 0xffffffff));
  5929. tg3_write_mem(tp,
  5930. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5931. maxlen_flags);
  5932. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5933. tg3_write_mem(tp,
  5934. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5935. nic_addr);
  5936. }
  5937. static void __tg3_set_rx_mode(struct net_device *);
  5938. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5939. {
  5940. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5941. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5942. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5943. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5944. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5945. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5946. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5947. }
  5948. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5949. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5950. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5951. u32 val = ec->stats_block_coalesce_usecs;
  5952. if (!netif_carrier_ok(tp->dev))
  5953. val = 0;
  5954. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5955. }
  5956. }
  5957. /* tp->lock is held. */
  5958. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5959. {
  5960. u32 val, rdmac_mode;
  5961. int i, err, limit;
  5962. tg3_disable_ints(tp);
  5963. tg3_stop_fw(tp);
  5964. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5965. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5966. tg3_abort_hw(tp, 1);
  5967. }
  5968. if (reset_phy &&
  5969. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5970. tg3_phy_reset(tp);
  5971. err = tg3_chip_reset(tp);
  5972. if (err)
  5973. return err;
  5974. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5975. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5976. val = tr32(TG3_CPMU_CTRL);
  5977. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5978. tw32(TG3_CPMU_CTRL, val);
  5979. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5980. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5981. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5982. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5983. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5984. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5985. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5986. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5987. val = tr32(TG3_CPMU_HST_ACC);
  5988. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5989. val |= CPMU_HST_ACC_MACCLK_6_25;
  5990. tw32(TG3_CPMU_HST_ACC, val);
  5991. }
  5992. /* This works around an issue with Athlon chipsets on
  5993. * B3 tigon3 silicon. This bit has no effect on any
  5994. * other revision. But do not set this on PCI Express
  5995. * chips and don't even touch the clocks if the CPMU is present.
  5996. */
  5997. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5998. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5999. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6000. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6001. }
  6002. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6003. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6004. val = tr32(TG3PCI_PCISTATE);
  6005. val |= PCISTATE_RETRY_SAME_DMA;
  6006. tw32(TG3PCI_PCISTATE, val);
  6007. }
  6008. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6009. /* Allow reads and writes to the
  6010. * APE register and memory space.
  6011. */
  6012. val = tr32(TG3PCI_PCISTATE);
  6013. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6014. PCISTATE_ALLOW_APE_SHMEM_WR;
  6015. tw32(TG3PCI_PCISTATE, val);
  6016. }
  6017. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6018. /* Enable some hw fixes. */
  6019. val = tr32(TG3PCI_MSI_DATA);
  6020. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6021. tw32(TG3PCI_MSI_DATA, val);
  6022. }
  6023. /* Descriptor ring init may make accesses to the
  6024. * NIC SRAM area to setup the TX descriptors, so we
  6025. * can only do this after the hardware has been
  6026. * successfully reset.
  6027. */
  6028. err = tg3_init_rings(tp);
  6029. if (err)
  6030. return err;
  6031. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6032. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  6033. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  6034. /* This value is determined during the probe time DMA
  6035. * engine test, tg3_test_dma.
  6036. */
  6037. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6038. }
  6039. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6040. GRC_MODE_4X_NIC_SEND_RINGS |
  6041. GRC_MODE_NO_TX_PHDR_CSUM |
  6042. GRC_MODE_NO_RX_PHDR_CSUM);
  6043. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6044. /* Pseudo-header checksum is done by hardware logic and not
  6045. * the offload processers, so make the chip do the pseudo-
  6046. * header checksums on receive. For transmit it is more
  6047. * convenient to do the pseudo-header checksum in software
  6048. * as Linux does that on transmit for us in all cases.
  6049. */
  6050. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6051. tw32(GRC_MODE,
  6052. tp->grc_mode |
  6053. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6054. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6055. val = tr32(GRC_MISC_CFG);
  6056. val &= ~0xff;
  6057. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6058. tw32(GRC_MISC_CFG, val);
  6059. /* Initialize MBUF/DESC pool. */
  6060. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6061. /* Do nothing. */
  6062. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6063. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6064. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6065. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6066. else
  6067. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6068. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6069. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6070. }
  6071. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6072. int fw_len;
  6073. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  6074. TG3_TSO5_FW_RODATA_LEN +
  6075. TG3_TSO5_FW_DATA_LEN +
  6076. TG3_TSO5_FW_SBSS_LEN +
  6077. TG3_TSO5_FW_BSS_LEN);
  6078. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6079. tw32(BUFMGR_MB_POOL_ADDR,
  6080. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6081. tw32(BUFMGR_MB_POOL_SIZE,
  6082. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6083. }
  6084. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6085. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6086. tp->bufmgr_config.mbuf_read_dma_low_water);
  6087. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6088. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6089. tw32(BUFMGR_MB_HIGH_WATER,
  6090. tp->bufmgr_config.mbuf_high_water);
  6091. } else {
  6092. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6093. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6094. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6095. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6096. tw32(BUFMGR_MB_HIGH_WATER,
  6097. tp->bufmgr_config.mbuf_high_water_jumbo);
  6098. }
  6099. tw32(BUFMGR_DMA_LOW_WATER,
  6100. tp->bufmgr_config.dma_low_water);
  6101. tw32(BUFMGR_DMA_HIGH_WATER,
  6102. tp->bufmgr_config.dma_high_water);
  6103. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6104. for (i = 0; i < 2000; i++) {
  6105. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6106. break;
  6107. udelay(10);
  6108. }
  6109. if (i >= 2000) {
  6110. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6111. tp->dev->name);
  6112. return -ENODEV;
  6113. }
  6114. /* Setup replenish threshold. */
  6115. val = tp->rx_pending / 8;
  6116. if (val == 0)
  6117. val = 1;
  6118. else if (val > tp->rx_std_max_post)
  6119. val = tp->rx_std_max_post;
  6120. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6121. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6122. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6123. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6124. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6125. }
  6126. tw32(RCVBDI_STD_THRESH, val);
  6127. /* Initialize TG3_BDINFO's at:
  6128. * RCVDBDI_STD_BD: standard eth size rx ring
  6129. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6130. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6131. *
  6132. * like so:
  6133. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6134. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6135. * ring attribute flags
  6136. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6137. *
  6138. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6139. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6140. *
  6141. * The size of each ring is fixed in the firmware, but the location is
  6142. * configurable.
  6143. */
  6144. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6145. ((u64) tp->rx_std_mapping >> 32));
  6146. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6147. ((u64) tp->rx_std_mapping & 0xffffffff));
  6148. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6149. NIC_SRAM_RX_BUFFER_DESC);
  6150. /* Don't even try to program the JUMBO/MINI buffer descriptor
  6151. * configs on 5705.
  6152. */
  6153. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  6154. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6155. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  6156. } else {
  6157. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6158. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6159. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6160. BDINFO_FLAGS_DISABLED);
  6161. /* Setup replenish threshold. */
  6162. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6163. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6164. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6165. ((u64) tp->rx_jumbo_mapping >> 32));
  6166. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6167. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  6168. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6169. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6170. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6171. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6172. } else {
  6173. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6174. BDINFO_FLAGS_DISABLED);
  6175. }
  6176. }
  6177. /* There is only one send ring on 5705/5750, no need to explicitly
  6178. * disable the others.
  6179. */
  6180. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6181. /* Clear out send RCB ring in SRAM. */
  6182. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  6183. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6184. BDINFO_FLAGS_DISABLED);
  6185. }
  6186. tp->tx_prod = 0;
  6187. tp->tx_cons = 0;
  6188. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6189. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6190. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  6191. tp->tx_desc_mapping,
  6192. (TG3_TX_RING_SIZE <<
  6193. BDINFO_FLAGS_MAXLEN_SHIFT),
  6194. NIC_SRAM_TX_BUFFER_DESC);
  6195. /* There is only one receive return ring on 5705/5750, no need
  6196. * to explicitly disable the others.
  6197. */
  6198. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6199. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  6200. i += TG3_BDINFO_SIZE) {
  6201. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6202. BDINFO_FLAGS_DISABLED);
  6203. }
  6204. }
  6205. tp->rx_rcb_ptr = 0;
  6206. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6207. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  6208. tp->rx_rcb_mapping,
  6209. (TG3_RX_RCB_RING_SIZE(tp) <<
  6210. BDINFO_FLAGS_MAXLEN_SHIFT),
  6211. 0);
  6212. tp->rx_std_ptr = tp->rx_pending;
  6213. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6214. tp->rx_std_ptr);
  6215. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6216. tp->rx_jumbo_pending : 0;
  6217. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6218. tp->rx_jumbo_ptr);
  6219. /* Initialize MAC address and backoff seed. */
  6220. __tg3_set_mac_addr(tp, 0);
  6221. /* MTU + ethernet header + FCS + optional VLAN tag */
  6222. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  6223. /* The slot time is changed by tg3_setup_phy if we
  6224. * run at gigabit with half duplex.
  6225. */
  6226. tw32(MAC_TX_LENGTHS,
  6227. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6228. (6 << TX_LENGTHS_IPG_SHIFT) |
  6229. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6230. /* Receive rules. */
  6231. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6232. tw32(RCVLPC_CONFIG, 0x0181);
  6233. /* Calculate RDMAC_MODE setting early, we need it to determine
  6234. * the RCVLPC_STATE_ENABLE mask.
  6235. */
  6236. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6237. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6238. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6239. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6240. RDMAC_MODE_LNGREAD_ENAB);
  6241. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6242. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6243. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6244. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6245. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6246. /* If statement applies to 5705 and 5750 PCI devices only */
  6247. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6248. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6249. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6250. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6251. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6252. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6253. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6254. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6255. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6256. }
  6257. }
  6258. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6259. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6260. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6261. rdmac_mode |= (1 << 27);
  6262. /* Receive/send statistics. */
  6263. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6264. val = tr32(RCVLPC_STATS_ENABLE);
  6265. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6266. tw32(RCVLPC_STATS_ENABLE, val);
  6267. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6268. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6269. val = tr32(RCVLPC_STATS_ENABLE);
  6270. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6271. tw32(RCVLPC_STATS_ENABLE, val);
  6272. } else {
  6273. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6274. }
  6275. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6276. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6277. tw32(SNDDATAI_STATSCTRL,
  6278. (SNDDATAI_SCTRL_ENABLE |
  6279. SNDDATAI_SCTRL_FASTUPD));
  6280. /* Setup host coalescing engine. */
  6281. tw32(HOSTCC_MODE, 0);
  6282. for (i = 0; i < 2000; i++) {
  6283. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6284. break;
  6285. udelay(10);
  6286. }
  6287. __tg3_set_coalesce(tp, &tp->coal);
  6288. /* set status block DMA address */
  6289. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6290. ((u64) tp->status_mapping >> 32));
  6291. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6292. ((u64) tp->status_mapping & 0xffffffff));
  6293. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6294. /* Status/statistics block address. See tg3_timer,
  6295. * the tg3_periodic_fetch_stats call there, and
  6296. * tg3_get_stats to see how this works for 5705/5750 chips.
  6297. */
  6298. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6299. ((u64) tp->stats_mapping >> 32));
  6300. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6301. ((u64) tp->stats_mapping & 0xffffffff));
  6302. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6303. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6304. }
  6305. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6306. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6307. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6308. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6309. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6310. /* Clear statistics/status block in chip, and status block in ram. */
  6311. for (i = NIC_SRAM_STATS_BLK;
  6312. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6313. i += sizeof(u32)) {
  6314. tg3_write_mem(tp, i, 0);
  6315. udelay(40);
  6316. }
  6317. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  6318. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6319. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6320. /* reset to prevent losing 1st rx packet intermittently */
  6321. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6322. udelay(10);
  6323. }
  6324. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6325. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6326. else
  6327. tp->mac_mode = 0;
  6328. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6329. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6330. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6331. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6332. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6333. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6334. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6335. udelay(40);
  6336. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6337. * If TG3_FLG2_IS_NIC is zero, we should read the
  6338. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6339. * whether used as inputs or outputs, are set by boot code after
  6340. * reset.
  6341. */
  6342. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6343. u32 gpio_mask;
  6344. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6345. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6346. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6347. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6348. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6349. GRC_LCLCTRL_GPIO_OUTPUT3;
  6350. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6351. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6352. tp->grc_local_ctrl &= ~gpio_mask;
  6353. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6354. /* GPIO1 must be driven high for eeprom write protect */
  6355. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6356. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6357. GRC_LCLCTRL_GPIO_OUTPUT1);
  6358. }
  6359. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6360. udelay(100);
  6361. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6362. tp->last_tag = 0;
  6363. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6364. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6365. udelay(40);
  6366. }
  6367. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6368. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6369. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6370. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6371. WDMAC_MODE_LNGREAD_ENAB);
  6372. /* If statement applies to 5705 and 5750 PCI devices only */
  6373. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6374. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6375. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6376. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  6377. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6378. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6379. /* nothing */
  6380. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6381. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6382. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6383. val |= WDMAC_MODE_RX_ACCEL;
  6384. }
  6385. }
  6386. /* Enable host coalescing bug fix */
  6387. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  6388. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  6389. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  6390. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) ||
  6391. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785))
  6392. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6393. tw32_f(WDMAC_MODE, val);
  6394. udelay(40);
  6395. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6396. u16 pcix_cmd;
  6397. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6398. &pcix_cmd);
  6399. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6400. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6401. pcix_cmd |= PCI_X_CMD_READ_2K;
  6402. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6403. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6404. pcix_cmd |= PCI_X_CMD_READ_2K;
  6405. }
  6406. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6407. pcix_cmd);
  6408. }
  6409. tw32_f(RDMAC_MODE, rdmac_mode);
  6410. udelay(40);
  6411. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6412. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6413. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6414. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6415. tw32(SNDDATAC_MODE,
  6416. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6417. else
  6418. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6419. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6420. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6421. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6422. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6423. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6424. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6425. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6426. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6427. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6428. err = tg3_load_5701_a0_firmware_fix(tp);
  6429. if (err)
  6430. return err;
  6431. }
  6432. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6433. err = tg3_load_tso_firmware(tp);
  6434. if (err)
  6435. return err;
  6436. }
  6437. tp->tx_mode = TX_MODE_ENABLE;
  6438. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6439. udelay(100);
  6440. tp->rx_mode = RX_MODE_ENABLE;
  6441. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6442. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6443. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6444. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6445. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6446. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6447. udelay(10);
  6448. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6449. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6450. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6451. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6452. udelay(10);
  6453. }
  6454. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6455. udelay(10);
  6456. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6457. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6458. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6459. /* Set drive transmission level to 1.2V */
  6460. /* only if the signal pre-emphasis bit is not set */
  6461. val = tr32(MAC_SERDES_CFG);
  6462. val &= 0xfffff000;
  6463. val |= 0x880;
  6464. tw32(MAC_SERDES_CFG, val);
  6465. }
  6466. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6467. tw32(MAC_SERDES_CFG, 0x616000);
  6468. }
  6469. /* Prevent chip from dropping frames when flow control
  6470. * is enabled.
  6471. */
  6472. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6473. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6474. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6475. /* Use hardware link auto-negotiation */
  6476. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6477. }
  6478. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6479. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6480. u32 tmp;
  6481. tmp = tr32(SERDES_RX_CTRL);
  6482. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6483. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6484. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6485. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6486. }
  6487. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6488. if (tp->link_config.phy_is_low_power) {
  6489. tp->link_config.phy_is_low_power = 0;
  6490. tp->link_config.speed = tp->link_config.orig_speed;
  6491. tp->link_config.duplex = tp->link_config.orig_duplex;
  6492. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6493. }
  6494. err = tg3_setup_phy(tp, 0);
  6495. if (err)
  6496. return err;
  6497. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6498. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6499. u32 tmp;
  6500. /* Clear CRC stats. */
  6501. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6502. tg3_writephy(tp, MII_TG3_TEST1,
  6503. tmp | MII_TG3_TEST1_CRC_EN);
  6504. tg3_readphy(tp, 0x14, &tmp);
  6505. }
  6506. }
  6507. }
  6508. __tg3_set_rx_mode(tp->dev);
  6509. /* Initialize receive rules. */
  6510. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6511. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6512. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6513. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6514. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6515. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6516. limit = 8;
  6517. else
  6518. limit = 16;
  6519. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6520. limit -= 4;
  6521. switch (limit) {
  6522. case 16:
  6523. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6524. case 15:
  6525. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6526. case 14:
  6527. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6528. case 13:
  6529. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6530. case 12:
  6531. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6532. case 11:
  6533. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6534. case 10:
  6535. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6536. case 9:
  6537. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6538. case 8:
  6539. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6540. case 7:
  6541. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6542. case 6:
  6543. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6544. case 5:
  6545. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6546. case 4:
  6547. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6548. case 3:
  6549. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6550. case 2:
  6551. case 1:
  6552. default:
  6553. break;
  6554. }
  6555. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6556. /* Write our heartbeat update interval to APE. */
  6557. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6558. APE_HOST_HEARTBEAT_INT_DISABLE);
  6559. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6560. return 0;
  6561. }
  6562. /* Called at device open time to get the chip ready for
  6563. * packet processing. Invoked with tp->lock held.
  6564. */
  6565. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6566. {
  6567. tg3_switch_clocks(tp);
  6568. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6569. return tg3_reset_hw(tp, reset_phy);
  6570. }
  6571. #define TG3_STAT_ADD32(PSTAT, REG) \
  6572. do { u32 __val = tr32(REG); \
  6573. (PSTAT)->low += __val; \
  6574. if ((PSTAT)->low < __val) \
  6575. (PSTAT)->high += 1; \
  6576. } while (0)
  6577. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6578. {
  6579. struct tg3_hw_stats *sp = tp->hw_stats;
  6580. if (!netif_carrier_ok(tp->dev))
  6581. return;
  6582. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6583. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6584. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6585. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6586. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6587. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6588. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6589. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6590. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6591. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6592. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6593. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6594. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6595. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6596. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6597. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6598. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6599. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6600. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6601. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6602. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6603. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6604. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6605. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6606. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6607. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6608. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6609. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6610. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6611. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6612. }
  6613. static void tg3_timer(unsigned long __opaque)
  6614. {
  6615. struct tg3 *tp = (struct tg3 *) __opaque;
  6616. if (tp->irq_sync)
  6617. goto restart_timer;
  6618. spin_lock(&tp->lock);
  6619. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6620. /* All of this garbage is because when using non-tagged
  6621. * IRQ status the mailbox/status_block protocol the chip
  6622. * uses with the cpu is race prone.
  6623. */
  6624. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6625. tw32(GRC_LOCAL_CTRL,
  6626. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6627. } else {
  6628. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6629. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6630. }
  6631. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6632. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6633. spin_unlock(&tp->lock);
  6634. schedule_work(&tp->reset_task);
  6635. return;
  6636. }
  6637. }
  6638. /* This part only runs once per second. */
  6639. if (!--tp->timer_counter) {
  6640. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6641. tg3_periodic_fetch_stats(tp);
  6642. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6643. u32 mac_stat;
  6644. int phy_event;
  6645. mac_stat = tr32(MAC_STATUS);
  6646. phy_event = 0;
  6647. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6648. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6649. phy_event = 1;
  6650. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6651. phy_event = 1;
  6652. if (phy_event)
  6653. tg3_setup_phy(tp, 0);
  6654. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6655. u32 mac_stat = tr32(MAC_STATUS);
  6656. int need_setup = 0;
  6657. if (netif_carrier_ok(tp->dev) &&
  6658. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6659. need_setup = 1;
  6660. }
  6661. if (! netif_carrier_ok(tp->dev) &&
  6662. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6663. MAC_STATUS_SIGNAL_DET))) {
  6664. need_setup = 1;
  6665. }
  6666. if (need_setup) {
  6667. if (!tp->serdes_counter) {
  6668. tw32_f(MAC_MODE,
  6669. (tp->mac_mode &
  6670. ~MAC_MODE_PORT_MODE_MASK));
  6671. udelay(40);
  6672. tw32_f(MAC_MODE, tp->mac_mode);
  6673. udelay(40);
  6674. }
  6675. tg3_setup_phy(tp, 0);
  6676. }
  6677. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6678. tg3_serdes_parallel_detect(tp);
  6679. tp->timer_counter = tp->timer_multiplier;
  6680. }
  6681. /* Heartbeat is only sent once every 2 seconds.
  6682. *
  6683. * The heartbeat is to tell the ASF firmware that the host
  6684. * driver is still alive. In the event that the OS crashes,
  6685. * ASF needs to reset the hardware to free up the FIFO space
  6686. * that may be filled with rx packets destined for the host.
  6687. * If the FIFO is full, ASF will no longer function properly.
  6688. *
  6689. * Unintended resets have been reported on real time kernels
  6690. * where the timer doesn't run on time. Netpoll will also have
  6691. * same problem.
  6692. *
  6693. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6694. * to check the ring condition when the heartbeat is expiring
  6695. * before doing the reset. This will prevent most unintended
  6696. * resets.
  6697. */
  6698. if (!--tp->asf_counter) {
  6699. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6700. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6701. tg3_wait_for_event_ack(tp);
  6702. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6703. FWCMD_NICDRV_ALIVE3);
  6704. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6705. /* 5 seconds timeout */
  6706. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6707. tg3_generate_fw_event(tp);
  6708. }
  6709. tp->asf_counter = tp->asf_multiplier;
  6710. }
  6711. spin_unlock(&tp->lock);
  6712. restart_timer:
  6713. tp->timer.expires = jiffies + tp->timer_offset;
  6714. add_timer(&tp->timer);
  6715. }
  6716. static int tg3_request_irq(struct tg3 *tp)
  6717. {
  6718. irq_handler_t fn;
  6719. unsigned long flags;
  6720. struct net_device *dev = tp->dev;
  6721. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6722. fn = tg3_msi;
  6723. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6724. fn = tg3_msi_1shot;
  6725. flags = IRQF_SAMPLE_RANDOM;
  6726. } else {
  6727. fn = tg3_interrupt;
  6728. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6729. fn = tg3_interrupt_tagged;
  6730. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6731. }
  6732. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6733. }
  6734. static int tg3_test_interrupt(struct tg3 *tp)
  6735. {
  6736. struct net_device *dev = tp->dev;
  6737. int err, i, intr_ok = 0;
  6738. if (!netif_running(dev))
  6739. return -ENODEV;
  6740. tg3_disable_ints(tp);
  6741. free_irq(tp->pdev->irq, dev);
  6742. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6743. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6744. if (err)
  6745. return err;
  6746. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6747. tg3_enable_ints(tp);
  6748. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6749. HOSTCC_MODE_NOW);
  6750. for (i = 0; i < 5; i++) {
  6751. u32 int_mbox, misc_host_ctrl;
  6752. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6753. TG3_64BIT_REG_LOW);
  6754. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6755. if ((int_mbox != 0) ||
  6756. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6757. intr_ok = 1;
  6758. break;
  6759. }
  6760. msleep(10);
  6761. }
  6762. tg3_disable_ints(tp);
  6763. free_irq(tp->pdev->irq, dev);
  6764. err = tg3_request_irq(tp);
  6765. if (err)
  6766. return err;
  6767. if (intr_ok)
  6768. return 0;
  6769. return -EIO;
  6770. }
  6771. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6772. * successfully restored
  6773. */
  6774. static int tg3_test_msi(struct tg3 *tp)
  6775. {
  6776. struct net_device *dev = tp->dev;
  6777. int err;
  6778. u16 pci_cmd;
  6779. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6780. return 0;
  6781. /* Turn off SERR reporting in case MSI terminates with Master
  6782. * Abort.
  6783. */
  6784. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6785. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6786. pci_cmd & ~PCI_COMMAND_SERR);
  6787. err = tg3_test_interrupt(tp);
  6788. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6789. if (!err)
  6790. return 0;
  6791. /* other failures */
  6792. if (err != -EIO)
  6793. return err;
  6794. /* MSI test failed, go back to INTx mode */
  6795. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6796. "switching to INTx mode. Please report this failure to "
  6797. "the PCI maintainer and include system chipset information.\n",
  6798. tp->dev->name);
  6799. free_irq(tp->pdev->irq, dev);
  6800. pci_disable_msi(tp->pdev);
  6801. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6802. err = tg3_request_irq(tp);
  6803. if (err)
  6804. return err;
  6805. /* Need to reset the chip because the MSI cycle may have terminated
  6806. * with Master Abort.
  6807. */
  6808. tg3_full_lock(tp, 1);
  6809. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6810. err = tg3_init_hw(tp, 1);
  6811. tg3_full_unlock(tp);
  6812. if (err)
  6813. free_irq(tp->pdev->irq, dev);
  6814. return err;
  6815. }
  6816. static int tg3_open(struct net_device *dev)
  6817. {
  6818. struct tg3 *tp = netdev_priv(dev);
  6819. int err;
  6820. netif_carrier_off(tp->dev);
  6821. err = tg3_set_power_state(tp, PCI_D0);
  6822. if (err)
  6823. return err;
  6824. tg3_full_lock(tp, 0);
  6825. tg3_disable_ints(tp);
  6826. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6827. tg3_full_unlock(tp);
  6828. /* The placement of this call is tied
  6829. * to the setup and use of Host TX descriptors.
  6830. */
  6831. err = tg3_alloc_consistent(tp);
  6832. if (err)
  6833. return err;
  6834. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6835. /* All MSI supporting chips should support tagged
  6836. * status. Assert that this is the case.
  6837. */
  6838. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6839. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6840. "Not using MSI.\n", tp->dev->name);
  6841. } else if (pci_enable_msi(tp->pdev) == 0) {
  6842. u32 msi_mode;
  6843. msi_mode = tr32(MSGINT_MODE);
  6844. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6845. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6846. }
  6847. }
  6848. err = tg3_request_irq(tp);
  6849. if (err) {
  6850. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6851. pci_disable_msi(tp->pdev);
  6852. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6853. }
  6854. tg3_free_consistent(tp);
  6855. return err;
  6856. }
  6857. napi_enable(&tp->napi);
  6858. tg3_full_lock(tp, 0);
  6859. err = tg3_init_hw(tp, 1);
  6860. if (err) {
  6861. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6862. tg3_free_rings(tp);
  6863. } else {
  6864. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6865. tp->timer_offset = HZ;
  6866. else
  6867. tp->timer_offset = HZ / 10;
  6868. BUG_ON(tp->timer_offset > HZ);
  6869. tp->timer_counter = tp->timer_multiplier =
  6870. (HZ / tp->timer_offset);
  6871. tp->asf_counter = tp->asf_multiplier =
  6872. ((HZ / tp->timer_offset) * 2);
  6873. init_timer(&tp->timer);
  6874. tp->timer.expires = jiffies + tp->timer_offset;
  6875. tp->timer.data = (unsigned long) tp;
  6876. tp->timer.function = tg3_timer;
  6877. }
  6878. tg3_full_unlock(tp);
  6879. if (err) {
  6880. napi_disable(&tp->napi);
  6881. free_irq(tp->pdev->irq, dev);
  6882. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6883. pci_disable_msi(tp->pdev);
  6884. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6885. }
  6886. tg3_free_consistent(tp);
  6887. return err;
  6888. }
  6889. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6890. err = tg3_test_msi(tp);
  6891. if (err) {
  6892. tg3_full_lock(tp, 0);
  6893. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6894. pci_disable_msi(tp->pdev);
  6895. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6896. }
  6897. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6898. tg3_free_rings(tp);
  6899. tg3_free_consistent(tp);
  6900. tg3_full_unlock(tp);
  6901. napi_disable(&tp->napi);
  6902. return err;
  6903. }
  6904. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6905. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6906. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6907. tw32(PCIE_TRANSACTION_CFG,
  6908. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6909. }
  6910. }
  6911. }
  6912. tg3_phy_start(tp);
  6913. tg3_full_lock(tp, 0);
  6914. add_timer(&tp->timer);
  6915. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6916. tg3_enable_ints(tp);
  6917. tg3_full_unlock(tp);
  6918. netif_start_queue(dev);
  6919. return 0;
  6920. }
  6921. #if 0
  6922. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6923. {
  6924. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6925. u16 val16;
  6926. int i;
  6927. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6928. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6929. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6930. val16, val32);
  6931. /* MAC block */
  6932. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6933. tr32(MAC_MODE), tr32(MAC_STATUS));
  6934. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6935. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6936. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6937. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6938. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6939. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6940. /* Send data initiator control block */
  6941. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6942. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6943. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6944. tr32(SNDDATAI_STATSCTRL));
  6945. /* Send data completion control block */
  6946. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6947. /* Send BD ring selector block */
  6948. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6949. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6950. /* Send BD initiator control block */
  6951. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6952. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6953. /* Send BD completion control block */
  6954. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6955. /* Receive list placement control block */
  6956. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6957. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6958. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6959. tr32(RCVLPC_STATSCTRL));
  6960. /* Receive data and receive BD initiator control block */
  6961. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6962. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6963. /* Receive data completion control block */
  6964. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6965. tr32(RCVDCC_MODE));
  6966. /* Receive BD initiator control block */
  6967. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6968. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6969. /* Receive BD completion control block */
  6970. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6971. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6972. /* Receive list selector control block */
  6973. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6974. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6975. /* Mbuf cluster free block */
  6976. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6977. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6978. /* Host coalescing control block */
  6979. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6980. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6981. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6982. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6983. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6984. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6985. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6986. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6987. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6988. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6989. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6990. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6991. /* Memory arbiter control block */
  6992. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6993. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6994. /* Buffer manager control block */
  6995. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6996. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6997. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6998. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6999. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7000. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7001. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7002. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7003. /* Read DMA control block */
  7004. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7005. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7006. /* Write DMA control block */
  7007. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7008. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7009. /* DMA completion block */
  7010. printk("DEBUG: DMAC_MODE[%08x]\n",
  7011. tr32(DMAC_MODE));
  7012. /* GRC block */
  7013. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7014. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7015. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7016. tr32(GRC_LOCAL_CTRL));
  7017. /* TG3_BDINFOs */
  7018. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7019. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7020. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7021. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7022. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7023. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7024. tr32(RCVDBDI_STD_BD + 0x0),
  7025. tr32(RCVDBDI_STD_BD + 0x4),
  7026. tr32(RCVDBDI_STD_BD + 0x8),
  7027. tr32(RCVDBDI_STD_BD + 0xc));
  7028. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7029. tr32(RCVDBDI_MINI_BD + 0x0),
  7030. tr32(RCVDBDI_MINI_BD + 0x4),
  7031. tr32(RCVDBDI_MINI_BD + 0x8),
  7032. tr32(RCVDBDI_MINI_BD + 0xc));
  7033. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7034. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7035. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7036. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7037. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7038. val32, val32_2, val32_3, val32_4);
  7039. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7040. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7041. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7042. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7043. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7044. val32, val32_2, val32_3, val32_4);
  7045. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7046. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7047. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7048. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7049. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7050. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7051. val32, val32_2, val32_3, val32_4, val32_5);
  7052. /* SW status block */
  7053. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7054. tp->hw_status->status,
  7055. tp->hw_status->status_tag,
  7056. tp->hw_status->rx_jumbo_consumer,
  7057. tp->hw_status->rx_consumer,
  7058. tp->hw_status->rx_mini_consumer,
  7059. tp->hw_status->idx[0].rx_producer,
  7060. tp->hw_status->idx[0].tx_consumer);
  7061. /* SW statistics block */
  7062. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7063. ((u32 *)tp->hw_stats)[0],
  7064. ((u32 *)tp->hw_stats)[1],
  7065. ((u32 *)tp->hw_stats)[2],
  7066. ((u32 *)tp->hw_stats)[3]);
  7067. /* Mailboxes */
  7068. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7069. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7070. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7071. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7072. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7073. /* NIC side send descriptors. */
  7074. for (i = 0; i < 6; i++) {
  7075. unsigned long txd;
  7076. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7077. + (i * sizeof(struct tg3_tx_buffer_desc));
  7078. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7079. i,
  7080. readl(txd + 0x0), readl(txd + 0x4),
  7081. readl(txd + 0x8), readl(txd + 0xc));
  7082. }
  7083. /* NIC side RX descriptors. */
  7084. for (i = 0; i < 6; i++) {
  7085. unsigned long rxd;
  7086. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7087. + (i * sizeof(struct tg3_rx_buffer_desc));
  7088. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7089. i,
  7090. readl(rxd + 0x0), readl(rxd + 0x4),
  7091. readl(rxd + 0x8), readl(rxd + 0xc));
  7092. rxd += (4 * sizeof(u32));
  7093. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7094. i,
  7095. readl(rxd + 0x0), readl(rxd + 0x4),
  7096. readl(rxd + 0x8), readl(rxd + 0xc));
  7097. }
  7098. for (i = 0; i < 6; i++) {
  7099. unsigned long rxd;
  7100. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7101. + (i * sizeof(struct tg3_rx_buffer_desc));
  7102. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7103. i,
  7104. readl(rxd + 0x0), readl(rxd + 0x4),
  7105. readl(rxd + 0x8), readl(rxd + 0xc));
  7106. rxd += (4 * sizeof(u32));
  7107. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7108. i,
  7109. readl(rxd + 0x0), readl(rxd + 0x4),
  7110. readl(rxd + 0x8), readl(rxd + 0xc));
  7111. }
  7112. }
  7113. #endif
  7114. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7115. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7116. static int tg3_close(struct net_device *dev)
  7117. {
  7118. struct tg3 *tp = netdev_priv(dev);
  7119. napi_disable(&tp->napi);
  7120. cancel_work_sync(&tp->reset_task);
  7121. netif_stop_queue(dev);
  7122. del_timer_sync(&tp->timer);
  7123. tg3_full_lock(tp, 1);
  7124. #if 0
  7125. tg3_dump_state(tp);
  7126. #endif
  7127. tg3_disable_ints(tp);
  7128. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7129. tg3_free_rings(tp);
  7130. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7131. tg3_full_unlock(tp);
  7132. free_irq(tp->pdev->irq, dev);
  7133. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7134. pci_disable_msi(tp->pdev);
  7135. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7136. }
  7137. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7138. sizeof(tp->net_stats_prev));
  7139. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7140. sizeof(tp->estats_prev));
  7141. tg3_free_consistent(tp);
  7142. tg3_set_power_state(tp, PCI_D3hot);
  7143. netif_carrier_off(tp->dev);
  7144. return 0;
  7145. }
  7146. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7147. {
  7148. unsigned long ret;
  7149. #if (BITS_PER_LONG == 32)
  7150. ret = val->low;
  7151. #else
  7152. ret = ((u64)val->high << 32) | ((u64)val->low);
  7153. #endif
  7154. return ret;
  7155. }
  7156. static inline u64 get_estat64(tg3_stat64_t *val)
  7157. {
  7158. return ((u64)val->high << 32) | ((u64)val->low);
  7159. }
  7160. static unsigned long calc_crc_errors(struct tg3 *tp)
  7161. {
  7162. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7163. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7164. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7166. u32 val;
  7167. spin_lock_bh(&tp->lock);
  7168. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7169. tg3_writephy(tp, MII_TG3_TEST1,
  7170. val | MII_TG3_TEST1_CRC_EN);
  7171. tg3_readphy(tp, 0x14, &val);
  7172. } else
  7173. val = 0;
  7174. spin_unlock_bh(&tp->lock);
  7175. tp->phy_crc_errors += val;
  7176. return tp->phy_crc_errors;
  7177. }
  7178. return get_stat64(&hw_stats->rx_fcs_errors);
  7179. }
  7180. #define ESTAT_ADD(member) \
  7181. estats->member = old_estats->member + \
  7182. get_estat64(&hw_stats->member)
  7183. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7184. {
  7185. struct tg3_ethtool_stats *estats = &tp->estats;
  7186. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7187. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7188. if (!hw_stats)
  7189. return old_estats;
  7190. ESTAT_ADD(rx_octets);
  7191. ESTAT_ADD(rx_fragments);
  7192. ESTAT_ADD(rx_ucast_packets);
  7193. ESTAT_ADD(rx_mcast_packets);
  7194. ESTAT_ADD(rx_bcast_packets);
  7195. ESTAT_ADD(rx_fcs_errors);
  7196. ESTAT_ADD(rx_align_errors);
  7197. ESTAT_ADD(rx_xon_pause_rcvd);
  7198. ESTAT_ADD(rx_xoff_pause_rcvd);
  7199. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7200. ESTAT_ADD(rx_xoff_entered);
  7201. ESTAT_ADD(rx_frame_too_long_errors);
  7202. ESTAT_ADD(rx_jabbers);
  7203. ESTAT_ADD(rx_undersize_packets);
  7204. ESTAT_ADD(rx_in_length_errors);
  7205. ESTAT_ADD(rx_out_length_errors);
  7206. ESTAT_ADD(rx_64_or_less_octet_packets);
  7207. ESTAT_ADD(rx_65_to_127_octet_packets);
  7208. ESTAT_ADD(rx_128_to_255_octet_packets);
  7209. ESTAT_ADD(rx_256_to_511_octet_packets);
  7210. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7211. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7212. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7213. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7214. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7215. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7216. ESTAT_ADD(tx_octets);
  7217. ESTAT_ADD(tx_collisions);
  7218. ESTAT_ADD(tx_xon_sent);
  7219. ESTAT_ADD(tx_xoff_sent);
  7220. ESTAT_ADD(tx_flow_control);
  7221. ESTAT_ADD(tx_mac_errors);
  7222. ESTAT_ADD(tx_single_collisions);
  7223. ESTAT_ADD(tx_mult_collisions);
  7224. ESTAT_ADD(tx_deferred);
  7225. ESTAT_ADD(tx_excessive_collisions);
  7226. ESTAT_ADD(tx_late_collisions);
  7227. ESTAT_ADD(tx_collide_2times);
  7228. ESTAT_ADD(tx_collide_3times);
  7229. ESTAT_ADD(tx_collide_4times);
  7230. ESTAT_ADD(tx_collide_5times);
  7231. ESTAT_ADD(tx_collide_6times);
  7232. ESTAT_ADD(tx_collide_7times);
  7233. ESTAT_ADD(tx_collide_8times);
  7234. ESTAT_ADD(tx_collide_9times);
  7235. ESTAT_ADD(tx_collide_10times);
  7236. ESTAT_ADD(tx_collide_11times);
  7237. ESTAT_ADD(tx_collide_12times);
  7238. ESTAT_ADD(tx_collide_13times);
  7239. ESTAT_ADD(tx_collide_14times);
  7240. ESTAT_ADD(tx_collide_15times);
  7241. ESTAT_ADD(tx_ucast_packets);
  7242. ESTAT_ADD(tx_mcast_packets);
  7243. ESTAT_ADD(tx_bcast_packets);
  7244. ESTAT_ADD(tx_carrier_sense_errors);
  7245. ESTAT_ADD(tx_discards);
  7246. ESTAT_ADD(tx_errors);
  7247. ESTAT_ADD(dma_writeq_full);
  7248. ESTAT_ADD(dma_write_prioq_full);
  7249. ESTAT_ADD(rxbds_empty);
  7250. ESTAT_ADD(rx_discards);
  7251. ESTAT_ADD(rx_errors);
  7252. ESTAT_ADD(rx_threshold_hit);
  7253. ESTAT_ADD(dma_readq_full);
  7254. ESTAT_ADD(dma_read_prioq_full);
  7255. ESTAT_ADD(tx_comp_queue_full);
  7256. ESTAT_ADD(ring_set_send_prod_index);
  7257. ESTAT_ADD(ring_status_update);
  7258. ESTAT_ADD(nic_irqs);
  7259. ESTAT_ADD(nic_avoided_irqs);
  7260. ESTAT_ADD(nic_tx_threshold_hit);
  7261. return estats;
  7262. }
  7263. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7264. {
  7265. struct tg3 *tp = netdev_priv(dev);
  7266. struct net_device_stats *stats = &tp->net_stats;
  7267. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7268. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7269. if (!hw_stats)
  7270. return old_stats;
  7271. stats->rx_packets = old_stats->rx_packets +
  7272. get_stat64(&hw_stats->rx_ucast_packets) +
  7273. get_stat64(&hw_stats->rx_mcast_packets) +
  7274. get_stat64(&hw_stats->rx_bcast_packets);
  7275. stats->tx_packets = old_stats->tx_packets +
  7276. get_stat64(&hw_stats->tx_ucast_packets) +
  7277. get_stat64(&hw_stats->tx_mcast_packets) +
  7278. get_stat64(&hw_stats->tx_bcast_packets);
  7279. stats->rx_bytes = old_stats->rx_bytes +
  7280. get_stat64(&hw_stats->rx_octets);
  7281. stats->tx_bytes = old_stats->tx_bytes +
  7282. get_stat64(&hw_stats->tx_octets);
  7283. stats->rx_errors = old_stats->rx_errors +
  7284. get_stat64(&hw_stats->rx_errors);
  7285. stats->tx_errors = old_stats->tx_errors +
  7286. get_stat64(&hw_stats->tx_errors) +
  7287. get_stat64(&hw_stats->tx_mac_errors) +
  7288. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7289. get_stat64(&hw_stats->tx_discards);
  7290. stats->multicast = old_stats->multicast +
  7291. get_stat64(&hw_stats->rx_mcast_packets);
  7292. stats->collisions = old_stats->collisions +
  7293. get_stat64(&hw_stats->tx_collisions);
  7294. stats->rx_length_errors = old_stats->rx_length_errors +
  7295. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7296. get_stat64(&hw_stats->rx_undersize_packets);
  7297. stats->rx_over_errors = old_stats->rx_over_errors +
  7298. get_stat64(&hw_stats->rxbds_empty);
  7299. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7300. get_stat64(&hw_stats->rx_align_errors);
  7301. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7302. get_stat64(&hw_stats->tx_discards);
  7303. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7304. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7305. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7306. calc_crc_errors(tp);
  7307. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7308. get_stat64(&hw_stats->rx_discards);
  7309. return stats;
  7310. }
  7311. static inline u32 calc_crc(unsigned char *buf, int len)
  7312. {
  7313. u32 reg;
  7314. u32 tmp;
  7315. int j, k;
  7316. reg = 0xffffffff;
  7317. for (j = 0; j < len; j++) {
  7318. reg ^= buf[j];
  7319. for (k = 0; k < 8; k++) {
  7320. tmp = reg & 0x01;
  7321. reg >>= 1;
  7322. if (tmp) {
  7323. reg ^= 0xedb88320;
  7324. }
  7325. }
  7326. }
  7327. return ~reg;
  7328. }
  7329. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7330. {
  7331. /* accept or reject all multicast frames */
  7332. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7333. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7334. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7335. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7336. }
  7337. static void __tg3_set_rx_mode(struct net_device *dev)
  7338. {
  7339. struct tg3 *tp = netdev_priv(dev);
  7340. u32 rx_mode;
  7341. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7342. RX_MODE_KEEP_VLAN_TAG);
  7343. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7344. * flag clear.
  7345. */
  7346. #if TG3_VLAN_TAG_USED
  7347. if (!tp->vlgrp &&
  7348. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7349. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7350. #else
  7351. /* By definition, VLAN is disabled always in this
  7352. * case.
  7353. */
  7354. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7355. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7356. #endif
  7357. if (dev->flags & IFF_PROMISC) {
  7358. /* Promiscuous mode. */
  7359. rx_mode |= RX_MODE_PROMISC;
  7360. } else if (dev->flags & IFF_ALLMULTI) {
  7361. /* Accept all multicast. */
  7362. tg3_set_multi (tp, 1);
  7363. } else if (dev->mc_count < 1) {
  7364. /* Reject all multicast. */
  7365. tg3_set_multi (tp, 0);
  7366. } else {
  7367. /* Accept one or more multicast(s). */
  7368. struct dev_mc_list *mclist;
  7369. unsigned int i;
  7370. u32 mc_filter[4] = { 0, };
  7371. u32 regidx;
  7372. u32 bit;
  7373. u32 crc;
  7374. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7375. i++, mclist = mclist->next) {
  7376. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7377. bit = ~crc & 0x7f;
  7378. regidx = (bit & 0x60) >> 5;
  7379. bit &= 0x1f;
  7380. mc_filter[regidx] |= (1 << bit);
  7381. }
  7382. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7383. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7384. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7385. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7386. }
  7387. if (rx_mode != tp->rx_mode) {
  7388. tp->rx_mode = rx_mode;
  7389. tw32_f(MAC_RX_MODE, rx_mode);
  7390. udelay(10);
  7391. }
  7392. }
  7393. static void tg3_set_rx_mode(struct net_device *dev)
  7394. {
  7395. struct tg3 *tp = netdev_priv(dev);
  7396. if (!netif_running(dev))
  7397. return;
  7398. tg3_full_lock(tp, 0);
  7399. __tg3_set_rx_mode(dev);
  7400. tg3_full_unlock(tp);
  7401. }
  7402. #define TG3_REGDUMP_LEN (32 * 1024)
  7403. static int tg3_get_regs_len(struct net_device *dev)
  7404. {
  7405. return TG3_REGDUMP_LEN;
  7406. }
  7407. static void tg3_get_regs(struct net_device *dev,
  7408. struct ethtool_regs *regs, void *_p)
  7409. {
  7410. u32 *p = _p;
  7411. struct tg3 *tp = netdev_priv(dev);
  7412. u8 *orig_p = _p;
  7413. int i;
  7414. regs->version = 0;
  7415. memset(p, 0, TG3_REGDUMP_LEN);
  7416. if (tp->link_config.phy_is_low_power)
  7417. return;
  7418. tg3_full_lock(tp, 0);
  7419. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7420. #define GET_REG32_LOOP(base,len) \
  7421. do { p = (u32 *)(orig_p + (base)); \
  7422. for (i = 0; i < len; i += 4) \
  7423. __GET_REG32((base) + i); \
  7424. } while (0)
  7425. #define GET_REG32_1(reg) \
  7426. do { p = (u32 *)(orig_p + (reg)); \
  7427. __GET_REG32((reg)); \
  7428. } while (0)
  7429. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7430. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7431. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7432. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7433. GET_REG32_1(SNDDATAC_MODE);
  7434. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7435. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7436. GET_REG32_1(SNDBDC_MODE);
  7437. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7438. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7439. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7440. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7441. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7442. GET_REG32_1(RCVDCC_MODE);
  7443. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7444. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7445. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7446. GET_REG32_1(MBFREE_MODE);
  7447. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7448. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7449. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7450. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7451. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7452. GET_REG32_1(RX_CPU_MODE);
  7453. GET_REG32_1(RX_CPU_STATE);
  7454. GET_REG32_1(RX_CPU_PGMCTR);
  7455. GET_REG32_1(RX_CPU_HWBKPT);
  7456. GET_REG32_1(TX_CPU_MODE);
  7457. GET_REG32_1(TX_CPU_STATE);
  7458. GET_REG32_1(TX_CPU_PGMCTR);
  7459. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7460. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7461. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7462. GET_REG32_1(DMAC_MODE);
  7463. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7464. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7465. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7466. #undef __GET_REG32
  7467. #undef GET_REG32_LOOP
  7468. #undef GET_REG32_1
  7469. tg3_full_unlock(tp);
  7470. }
  7471. static int tg3_get_eeprom_len(struct net_device *dev)
  7472. {
  7473. struct tg3 *tp = netdev_priv(dev);
  7474. return tp->nvram_size;
  7475. }
  7476. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  7477. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
  7478. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  7479. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7480. {
  7481. struct tg3 *tp = netdev_priv(dev);
  7482. int ret;
  7483. u8 *pd;
  7484. u32 i, offset, len, b_offset, b_count;
  7485. __le32 val;
  7486. if (tp->link_config.phy_is_low_power)
  7487. return -EAGAIN;
  7488. offset = eeprom->offset;
  7489. len = eeprom->len;
  7490. eeprom->len = 0;
  7491. eeprom->magic = TG3_EEPROM_MAGIC;
  7492. if (offset & 3) {
  7493. /* adjustments to start on required 4 byte boundary */
  7494. b_offset = offset & 3;
  7495. b_count = 4 - b_offset;
  7496. if (b_count > len) {
  7497. /* i.e. offset=1 len=2 */
  7498. b_count = len;
  7499. }
  7500. ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
  7501. if (ret)
  7502. return ret;
  7503. memcpy(data, ((char*)&val) + b_offset, b_count);
  7504. len -= b_count;
  7505. offset += b_count;
  7506. eeprom->len += b_count;
  7507. }
  7508. /* read bytes upto the last 4 byte boundary */
  7509. pd = &data[eeprom->len];
  7510. for (i = 0; i < (len - (len & 3)); i += 4) {
  7511. ret = tg3_nvram_read_le(tp, offset + i, &val);
  7512. if (ret) {
  7513. eeprom->len += i;
  7514. return ret;
  7515. }
  7516. memcpy(pd + i, &val, 4);
  7517. }
  7518. eeprom->len += i;
  7519. if (len & 3) {
  7520. /* read last bytes not ending on 4 byte boundary */
  7521. pd = &data[eeprom->len];
  7522. b_count = len & 3;
  7523. b_offset = offset + len - b_count;
  7524. ret = tg3_nvram_read_le(tp, b_offset, &val);
  7525. if (ret)
  7526. return ret;
  7527. memcpy(pd, &val, b_count);
  7528. eeprom->len += b_count;
  7529. }
  7530. return 0;
  7531. }
  7532. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7533. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7534. {
  7535. struct tg3 *tp = netdev_priv(dev);
  7536. int ret;
  7537. u32 offset, len, b_offset, odd_len;
  7538. u8 *buf;
  7539. __le32 start, end;
  7540. if (tp->link_config.phy_is_low_power)
  7541. return -EAGAIN;
  7542. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7543. return -EINVAL;
  7544. offset = eeprom->offset;
  7545. len = eeprom->len;
  7546. if ((b_offset = (offset & 3))) {
  7547. /* adjustments to start on required 4 byte boundary */
  7548. ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
  7549. if (ret)
  7550. return ret;
  7551. len += b_offset;
  7552. offset &= ~3;
  7553. if (len < 4)
  7554. len = 4;
  7555. }
  7556. odd_len = 0;
  7557. if (len & 3) {
  7558. /* adjustments to end on required 4 byte boundary */
  7559. odd_len = 1;
  7560. len = (len + 3) & ~3;
  7561. ret = tg3_nvram_read_le(tp, offset+len-4, &end);
  7562. if (ret)
  7563. return ret;
  7564. }
  7565. buf = data;
  7566. if (b_offset || odd_len) {
  7567. buf = kmalloc(len, GFP_KERNEL);
  7568. if (!buf)
  7569. return -ENOMEM;
  7570. if (b_offset)
  7571. memcpy(buf, &start, 4);
  7572. if (odd_len)
  7573. memcpy(buf+len-4, &end, 4);
  7574. memcpy(buf + b_offset, data, eeprom->len);
  7575. }
  7576. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7577. if (buf != data)
  7578. kfree(buf);
  7579. return ret;
  7580. }
  7581. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7582. {
  7583. struct tg3 *tp = netdev_priv(dev);
  7584. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7585. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7586. return -EAGAIN;
  7587. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7588. }
  7589. cmd->supported = (SUPPORTED_Autoneg);
  7590. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7591. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7592. SUPPORTED_1000baseT_Full);
  7593. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7594. cmd->supported |= (SUPPORTED_100baseT_Half |
  7595. SUPPORTED_100baseT_Full |
  7596. SUPPORTED_10baseT_Half |
  7597. SUPPORTED_10baseT_Full |
  7598. SUPPORTED_TP);
  7599. cmd->port = PORT_TP;
  7600. } else {
  7601. cmd->supported |= SUPPORTED_FIBRE;
  7602. cmd->port = PORT_FIBRE;
  7603. }
  7604. cmd->advertising = tp->link_config.advertising;
  7605. if (netif_running(dev)) {
  7606. cmd->speed = tp->link_config.active_speed;
  7607. cmd->duplex = tp->link_config.active_duplex;
  7608. }
  7609. cmd->phy_address = PHY_ADDR;
  7610. cmd->transceiver = 0;
  7611. cmd->autoneg = tp->link_config.autoneg;
  7612. cmd->maxtxpkt = 0;
  7613. cmd->maxrxpkt = 0;
  7614. return 0;
  7615. }
  7616. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7617. {
  7618. struct tg3 *tp = netdev_priv(dev);
  7619. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7620. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7621. return -EAGAIN;
  7622. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7623. }
  7624. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7625. /* These are the only valid advertisement bits allowed. */
  7626. if (cmd->autoneg == AUTONEG_ENABLE &&
  7627. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7628. ADVERTISED_1000baseT_Full |
  7629. ADVERTISED_Autoneg |
  7630. ADVERTISED_FIBRE)))
  7631. return -EINVAL;
  7632. /* Fiber can only do SPEED_1000. */
  7633. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7634. (cmd->speed != SPEED_1000))
  7635. return -EINVAL;
  7636. /* Copper cannot force SPEED_1000. */
  7637. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7638. (cmd->speed == SPEED_1000))
  7639. return -EINVAL;
  7640. else if ((cmd->speed == SPEED_1000) &&
  7641. (tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7642. return -EINVAL;
  7643. tg3_full_lock(tp, 0);
  7644. tp->link_config.autoneg = cmd->autoneg;
  7645. if (cmd->autoneg == AUTONEG_ENABLE) {
  7646. tp->link_config.advertising = (cmd->advertising |
  7647. ADVERTISED_Autoneg);
  7648. tp->link_config.speed = SPEED_INVALID;
  7649. tp->link_config.duplex = DUPLEX_INVALID;
  7650. } else {
  7651. tp->link_config.advertising = 0;
  7652. tp->link_config.speed = cmd->speed;
  7653. tp->link_config.duplex = cmd->duplex;
  7654. }
  7655. tp->link_config.orig_speed = tp->link_config.speed;
  7656. tp->link_config.orig_duplex = tp->link_config.duplex;
  7657. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7658. if (netif_running(dev))
  7659. tg3_setup_phy(tp, 1);
  7660. tg3_full_unlock(tp);
  7661. return 0;
  7662. }
  7663. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7664. {
  7665. struct tg3 *tp = netdev_priv(dev);
  7666. strcpy(info->driver, DRV_MODULE_NAME);
  7667. strcpy(info->version, DRV_MODULE_VERSION);
  7668. strcpy(info->fw_version, tp->fw_ver);
  7669. strcpy(info->bus_info, pci_name(tp->pdev));
  7670. }
  7671. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7672. {
  7673. struct tg3 *tp = netdev_priv(dev);
  7674. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7675. device_can_wakeup(&tp->pdev->dev))
  7676. wol->supported = WAKE_MAGIC;
  7677. else
  7678. wol->supported = 0;
  7679. wol->wolopts = 0;
  7680. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  7681. wol->wolopts = WAKE_MAGIC;
  7682. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7683. }
  7684. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7685. {
  7686. struct tg3 *tp = netdev_priv(dev);
  7687. struct device *dp = &tp->pdev->dev;
  7688. if (wol->wolopts & ~WAKE_MAGIC)
  7689. return -EINVAL;
  7690. if ((wol->wolopts & WAKE_MAGIC) &&
  7691. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7692. return -EINVAL;
  7693. spin_lock_bh(&tp->lock);
  7694. if (wol->wolopts & WAKE_MAGIC) {
  7695. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7696. device_set_wakeup_enable(dp, true);
  7697. } else {
  7698. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7699. device_set_wakeup_enable(dp, false);
  7700. }
  7701. spin_unlock_bh(&tp->lock);
  7702. return 0;
  7703. }
  7704. static u32 tg3_get_msglevel(struct net_device *dev)
  7705. {
  7706. struct tg3 *tp = netdev_priv(dev);
  7707. return tp->msg_enable;
  7708. }
  7709. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7710. {
  7711. struct tg3 *tp = netdev_priv(dev);
  7712. tp->msg_enable = value;
  7713. }
  7714. static int tg3_set_tso(struct net_device *dev, u32 value)
  7715. {
  7716. struct tg3 *tp = netdev_priv(dev);
  7717. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7718. if (value)
  7719. return -EINVAL;
  7720. return 0;
  7721. }
  7722. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7723. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7724. if (value) {
  7725. dev->features |= NETIF_F_TSO6;
  7726. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7727. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7728. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7729. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7730. dev->features |= NETIF_F_TSO_ECN;
  7731. } else
  7732. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7733. }
  7734. return ethtool_op_set_tso(dev, value);
  7735. }
  7736. static int tg3_nway_reset(struct net_device *dev)
  7737. {
  7738. struct tg3 *tp = netdev_priv(dev);
  7739. int r;
  7740. if (!netif_running(dev))
  7741. return -EAGAIN;
  7742. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7743. return -EINVAL;
  7744. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7745. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7746. return -EAGAIN;
  7747. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7748. } else {
  7749. u32 bmcr;
  7750. spin_lock_bh(&tp->lock);
  7751. r = -EINVAL;
  7752. tg3_readphy(tp, MII_BMCR, &bmcr);
  7753. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7754. ((bmcr & BMCR_ANENABLE) ||
  7755. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7756. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7757. BMCR_ANENABLE);
  7758. r = 0;
  7759. }
  7760. spin_unlock_bh(&tp->lock);
  7761. }
  7762. return r;
  7763. }
  7764. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7765. {
  7766. struct tg3 *tp = netdev_priv(dev);
  7767. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7768. ering->rx_mini_max_pending = 0;
  7769. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7770. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7771. else
  7772. ering->rx_jumbo_max_pending = 0;
  7773. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7774. ering->rx_pending = tp->rx_pending;
  7775. ering->rx_mini_pending = 0;
  7776. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7777. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7778. else
  7779. ering->rx_jumbo_pending = 0;
  7780. ering->tx_pending = tp->tx_pending;
  7781. }
  7782. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7783. {
  7784. struct tg3 *tp = netdev_priv(dev);
  7785. int irq_sync = 0, err = 0;
  7786. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7787. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7788. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7789. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7790. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7791. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7792. return -EINVAL;
  7793. if (netif_running(dev)) {
  7794. tg3_phy_stop(tp);
  7795. tg3_netif_stop(tp);
  7796. irq_sync = 1;
  7797. }
  7798. tg3_full_lock(tp, irq_sync);
  7799. tp->rx_pending = ering->rx_pending;
  7800. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7801. tp->rx_pending > 63)
  7802. tp->rx_pending = 63;
  7803. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7804. tp->tx_pending = ering->tx_pending;
  7805. if (netif_running(dev)) {
  7806. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7807. err = tg3_restart_hw(tp, 1);
  7808. if (!err)
  7809. tg3_netif_start(tp);
  7810. }
  7811. tg3_full_unlock(tp);
  7812. if (irq_sync && !err)
  7813. tg3_phy_start(tp);
  7814. return err;
  7815. }
  7816. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7817. {
  7818. struct tg3 *tp = netdev_priv(dev);
  7819. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7820. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX)
  7821. epause->rx_pause = 1;
  7822. else
  7823. epause->rx_pause = 0;
  7824. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX)
  7825. epause->tx_pause = 1;
  7826. else
  7827. epause->tx_pause = 0;
  7828. }
  7829. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7830. {
  7831. struct tg3 *tp = netdev_priv(dev);
  7832. int err = 0;
  7833. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7834. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7835. return -EAGAIN;
  7836. if (epause->autoneg) {
  7837. u32 newadv;
  7838. struct phy_device *phydev;
  7839. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7840. if (epause->rx_pause) {
  7841. if (epause->tx_pause)
  7842. newadv = ADVERTISED_Pause;
  7843. else
  7844. newadv = ADVERTISED_Pause |
  7845. ADVERTISED_Asym_Pause;
  7846. } else if (epause->tx_pause) {
  7847. newadv = ADVERTISED_Asym_Pause;
  7848. } else
  7849. newadv = 0;
  7850. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7851. u32 oldadv = phydev->advertising &
  7852. (ADVERTISED_Pause |
  7853. ADVERTISED_Asym_Pause);
  7854. if (oldadv != newadv) {
  7855. phydev->advertising &=
  7856. ~(ADVERTISED_Pause |
  7857. ADVERTISED_Asym_Pause);
  7858. phydev->advertising |= newadv;
  7859. err = phy_start_aneg(phydev);
  7860. }
  7861. } else {
  7862. tp->link_config.advertising &=
  7863. ~(ADVERTISED_Pause |
  7864. ADVERTISED_Asym_Pause);
  7865. tp->link_config.advertising |= newadv;
  7866. }
  7867. } else {
  7868. if (epause->rx_pause)
  7869. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7870. else
  7871. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7872. if (epause->tx_pause)
  7873. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7874. else
  7875. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7876. if (netif_running(dev))
  7877. tg3_setup_flow_control(tp, 0, 0);
  7878. }
  7879. } else {
  7880. int irq_sync = 0;
  7881. if (netif_running(dev)) {
  7882. tg3_netif_stop(tp);
  7883. irq_sync = 1;
  7884. }
  7885. tg3_full_lock(tp, irq_sync);
  7886. if (epause->autoneg)
  7887. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7888. else
  7889. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7890. if (epause->rx_pause)
  7891. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7892. else
  7893. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7894. if (epause->tx_pause)
  7895. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7896. else
  7897. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7898. if (netif_running(dev)) {
  7899. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7900. err = tg3_restart_hw(tp, 1);
  7901. if (!err)
  7902. tg3_netif_start(tp);
  7903. }
  7904. tg3_full_unlock(tp);
  7905. }
  7906. return err;
  7907. }
  7908. static u32 tg3_get_rx_csum(struct net_device *dev)
  7909. {
  7910. struct tg3 *tp = netdev_priv(dev);
  7911. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7912. }
  7913. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7914. {
  7915. struct tg3 *tp = netdev_priv(dev);
  7916. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7917. if (data != 0)
  7918. return -EINVAL;
  7919. return 0;
  7920. }
  7921. spin_lock_bh(&tp->lock);
  7922. if (data)
  7923. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7924. else
  7925. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7926. spin_unlock_bh(&tp->lock);
  7927. return 0;
  7928. }
  7929. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7930. {
  7931. struct tg3 *tp = netdev_priv(dev);
  7932. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7933. if (data != 0)
  7934. return -EINVAL;
  7935. return 0;
  7936. }
  7937. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7938. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7939. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7940. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7941. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7942. ethtool_op_set_tx_ipv6_csum(dev, data);
  7943. else
  7944. ethtool_op_set_tx_csum(dev, data);
  7945. return 0;
  7946. }
  7947. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7948. {
  7949. switch (sset) {
  7950. case ETH_SS_TEST:
  7951. return TG3_NUM_TEST;
  7952. case ETH_SS_STATS:
  7953. return TG3_NUM_STATS;
  7954. default:
  7955. return -EOPNOTSUPP;
  7956. }
  7957. }
  7958. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7959. {
  7960. switch (stringset) {
  7961. case ETH_SS_STATS:
  7962. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7963. break;
  7964. case ETH_SS_TEST:
  7965. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7966. break;
  7967. default:
  7968. WARN_ON(1); /* we need a WARN() */
  7969. break;
  7970. }
  7971. }
  7972. static int tg3_phys_id(struct net_device *dev, u32 data)
  7973. {
  7974. struct tg3 *tp = netdev_priv(dev);
  7975. int i;
  7976. if (!netif_running(tp->dev))
  7977. return -EAGAIN;
  7978. if (data == 0)
  7979. data = UINT_MAX / 2;
  7980. for (i = 0; i < (data * 2); i++) {
  7981. if ((i % 2) == 0)
  7982. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7983. LED_CTRL_1000MBPS_ON |
  7984. LED_CTRL_100MBPS_ON |
  7985. LED_CTRL_10MBPS_ON |
  7986. LED_CTRL_TRAFFIC_OVERRIDE |
  7987. LED_CTRL_TRAFFIC_BLINK |
  7988. LED_CTRL_TRAFFIC_LED);
  7989. else
  7990. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7991. LED_CTRL_TRAFFIC_OVERRIDE);
  7992. if (msleep_interruptible(500))
  7993. break;
  7994. }
  7995. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7996. return 0;
  7997. }
  7998. static void tg3_get_ethtool_stats (struct net_device *dev,
  7999. struct ethtool_stats *estats, u64 *tmp_stats)
  8000. {
  8001. struct tg3 *tp = netdev_priv(dev);
  8002. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8003. }
  8004. #define NVRAM_TEST_SIZE 0x100
  8005. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8006. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8007. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8008. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8009. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8010. static int tg3_test_nvram(struct tg3 *tp)
  8011. {
  8012. u32 csum, magic;
  8013. __le32 *buf;
  8014. int i, j, k, err = 0, size;
  8015. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8016. return -EIO;
  8017. if (magic == TG3_EEPROM_MAGIC)
  8018. size = NVRAM_TEST_SIZE;
  8019. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8020. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8021. TG3_EEPROM_SB_FORMAT_1) {
  8022. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8023. case TG3_EEPROM_SB_REVISION_0:
  8024. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8025. break;
  8026. case TG3_EEPROM_SB_REVISION_2:
  8027. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8028. break;
  8029. case TG3_EEPROM_SB_REVISION_3:
  8030. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8031. break;
  8032. default:
  8033. return 0;
  8034. }
  8035. } else
  8036. return 0;
  8037. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8038. size = NVRAM_SELFBOOT_HW_SIZE;
  8039. else
  8040. return -EIO;
  8041. buf = kmalloc(size, GFP_KERNEL);
  8042. if (buf == NULL)
  8043. return -ENOMEM;
  8044. err = -EIO;
  8045. for (i = 0, j = 0; i < size; i += 4, j++) {
  8046. if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
  8047. break;
  8048. }
  8049. if (i < size)
  8050. goto out;
  8051. /* Selfboot format */
  8052. magic = swab32(le32_to_cpu(buf[0]));
  8053. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8054. TG3_EEPROM_MAGIC_FW) {
  8055. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8056. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8057. TG3_EEPROM_SB_REVISION_2) {
  8058. /* For rev 2, the csum doesn't include the MBA. */
  8059. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8060. csum8 += buf8[i];
  8061. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8062. csum8 += buf8[i];
  8063. } else {
  8064. for (i = 0; i < size; i++)
  8065. csum8 += buf8[i];
  8066. }
  8067. if (csum8 == 0) {
  8068. err = 0;
  8069. goto out;
  8070. }
  8071. err = -EIO;
  8072. goto out;
  8073. }
  8074. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8075. TG3_EEPROM_MAGIC_HW) {
  8076. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8077. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8078. u8 *buf8 = (u8 *) buf;
  8079. /* Separate the parity bits and the data bytes. */
  8080. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8081. if ((i == 0) || (i == 8)) {
  8082. int l;
  8083. u8 msk;
  8084. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8085. parity[k++] = buf8[i] & msk;
  8086. i++;
  8087. }
  8088. else if (i == 16) {
  8089. int l;
  8090. u8 msk;
  8091. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8092. parity[k++] = buf8[i] & msk;
  8093. i++;
  8094. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8095. parity[k++] = buf8[i] & msk;
  8096. i++;
  8097. }
  8098. data[j++] = buf8[i];
  8099. }
  8100. err = -EIO;
  8101. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8102. u8 hw8 = hweight8(data[i]);
  8103. if ((hw8 & 0x1) && parity[i])
  8104. goto out;
  8105. else if (!(hw8 & 0x1) && !parity[i])
  8106. goto out;
  8107. }
  8108. err = 0;
  8109. goto out;
  8110. }
  8111. /* Bootstrap checksum at offset 0x10 */
  8112. csum = calc_crc((unsigned char *) buf, 0x10);
  8113. if(csum != le32_to_cpu(buf[0x10/4]))
  8114. goto out;
  8115. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8116. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8117. if (csum != le32_to_cpu(buf[0xfc/4]))
  8118. goto out;
  8119. err = 0;
  8120. out:
  8121. kfree(buf);
  8122. return err;
  8123. }
  8124. #define TG3_SERDES_TIMEOUT_SEC 2
  8125. #define TG3_COPPER_TIMEOUT_SEC 6
  8126. static int tg3_test_link(struct tg3 *tp)
  8127. {
  8128. int i, max;
  8129. if (!netif_running(tp->dev))
  8130. return -ENODEV;
  8131. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8132. max = TG3_SERDES_TIMEOUT_SEC;
  8133. else
  8134. max = TG3_COPPER_TIMEOUT_SEC;
  8135. for (i = 0; i < max; i++) {
  8136. if (netif_carrier_ok(tp->dev))
  8137. return 0;
  8138. if (msleep_interruptible(1000))
  8139. break;
  8140. }
  8141. return -EIO;
  8142. }
  8143. /* Only test the commonly used registers */
  8144. static int tg3_test_registers(struct tg3 *tp)
  8145. {
  8146. int i, is_5705, is_5750;
  8147. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8148. static struct {
  8149. u16 offset;
  8150. u16 flags;
  8151. #define TG3_FL_5705 0x1
  8152. #define TG3_FL_NOT_5705 0x2
  8153. #define TG3_FL_NOT_5788 0x4
  8154. #define TG3_FL_NOT_5750 0x8
  8155. u32 read_mask;
  8156. u32 write_mask;
  8157. } reg_tbl[] = {
  8158. /* MAC Control Registers */
  8159. { MAC_MODE, TG3_FL_NOT_5705,
  8160. 0x00000000, 0x00ef6f8c },
  8161. { MAC_MODE, TG3_FL_5705,
  8162. 0x00000000, 0x01ef6b8c },
  8163. { MAC_STATUS, TG3_FL_NOT_5705,
  8164. 0x03800107, 0x00000000 },
  8165. { MAC_STATUS, TG3_FL_5705,
  8166. 0x03800100, 0x00000000 },
  8167. { MAC_ADDR_0_HIGH, 0x0000,
  8168. 0x00000000, 0x0000ffff },
  8169. { MAC_ADDR_0_LOW, 0x0000,
  8170. 0x00000000, 0xffffffff },
  8171. { MAC_RX_MTU_SIZE, 0x0000,
  8172. 0x00000000, 0x0000ffff },
  8173. { MAC_TX_MODE, 0x0000,
  8174. 0x00000000, 0x00000070 },
  8175. { MAC_TX_LENGTHS, 0x0000,
  8176. 0x00000000, 0x00003fff },
  8177. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8178. 0x00000000, 0x000007fc },
  8179. { MAC_RX_MODE, TG3_FL_5705,
  8180. 0x00000000, 0x000007dc },
  8181. { MAC_HASH_REG_0, 0x0000,
  8182. 0x00000000, 0xffffffff },
  8183. { MAC_HASH_REG_1, 0x0000,
  8184. 0x00000000, 0xffffffff },
  8185. { MAC_HASH_REG_2, 0x0000,
  8186. 0x00000000, 0xffffffff },
  8187. { MAC_HASH_REG_3, 0x0000,
  8188. 0x00000000, 0xffffffff },
  8189. /* Receive Data and Receive BD Initiator Control Registers. */
  8190. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8191. 0x00000000, 0xffffffff },
  8192. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8193. 0x00000000, 0xffffffff },
  8194. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8195. 0x00000000, 0x00000003 },
  8196. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8197. 0x00000000, 0xffffffff },
  8198. { RCVDBDI_STD_BD+0, 0x0000,
  8199. 0x00000000, 0xffffffff },
  8200. { RCVDBDI_STD_BD+4, 0x0000,
  8201. 0x00000000, 0xffffffff },
  8202. { RCVDBDI_STD_BD+8, 0x0000,
  8203. 0x00000000, 0xffff0002 },
  8204. { RCVDBDI_STD_BD+0xc, 0x0000,
  8205. 0x00000000, 0xffffffff },
  8206. /* Receive BD Initiator Control Registers. */
  8207. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8208. 0x00000000, 0xffffffff },
  8209. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8210. 0x00000000, 0x000003ff },
  8211. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8212. 0x00000000, 0xffffffff },
  8213. /* Host Coalescing Control Registers. */
  8214. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8215. 0x00000000, 0x00000004 },
  8216. { HOSTCC_MODE, TG3_FL_5705,
  8217. 0x00000000, 0x000000f6 },
  8218. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8219. 0x00000000, 0xffffffff },
  8220. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8221. 0x00000000, 0x000003ff },
  8222. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8223. 0x00000000, 0xffffffff },
  8224. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8225. 0x00000000, 0x000003ff },
  8226. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8227. 0x00000000, 0xffffffff },
  8228. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8229. 0x00000000, 0x000000ff },
  8230. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8231. 0x00000000, 0xffffffff },
  8232. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8233. 0x00000000, 0x000000ff },
  8234. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8235. 0x00000000, 0xffffffff },
  8236. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8237. 0x00000000, 0xffffffff },
  8238. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8239. 0x00000000, 0xffffffff },
  8240. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8241. 0x00000000, 0x000000ff },
  8242. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8243. 0x00000000, 0xffffffff },
  8244. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8245. 0x00000000, 0x000000ff },
  8246. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8247. 0x00000000, 0xffffffff },
  8248. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8249. 0x00000000, 0xffffffff },
  8250. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8251. 0x00000000, 0xffffffff },
  8252. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8253. 0x00000000, 0xffffffff },
  8254. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8255. 0x00000000, 0xffffffff },
  8256. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8257. 0xffffffff, 0x00000000 },
  8258. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8259. 0xffffffff, 0x00000000 },
  8260. /* Buffer Manager Control Registers. */
  8261. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8262. 0x00000000, 0x007fff80 },
  8263. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8264. 0x00000000, 0x007fffff },
  8265. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8266. 0x00000000, 0x0000003f },
  8267. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8268. 0x00000000, 0x000001ff },
  8269. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8270. 0x00000000, 0x000001ff },
  8271. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8272. 0xffffffff, 0x00000000 },
  8273. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8274. 0xffffffff, 0x00000000 },
  8275. /* Mailbox Registers */
  8276. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8277. 0x00000000, 0x000001ff },
  8278. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8279. 0x00000000, 0x000001ff },
  8280. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8281. 0x00000000, 0x000007ff },
  8282. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8283. 0x00000000, 0x000001ff },
  8284. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8285. };
  8286. is_5705 = is_5750 = 0;
  8287. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8288. is_5705 = 1;
  8289. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8290. is_5750 = 1;
  8291. }
  8292. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8293. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8294. continue;
  8295. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8296. continue;
  8297. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8298. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8299. continue;
  8300. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8301. continue;
  8302. offset = (u32) reg_tbl[i].offset;
  8303. read_mask = reg_tbl[i].read_mask;
  8304. write_mask = reg_tbl[i].write_mask;
  8305. /* Save the original register content */
  8306. save_val = tr32(offset);
  8307. /* Determine the read-only value. */
  8308. read_val = save_val & read_mask;
  8309. /* Write zero to the register, then make sure the read-only bits
  8310. * are not changed and the read/write bits are all zeros.
  8311. */
  8312. tw32(offset, 0);
  8313. val = tr32(offset);
  8314. /* Test the read-only and read/write bits. */
  8315. if (((val & read_mask) != read_val) || (val & write_mask))
  8316. goto out;
  8317. /* Write ones to all the bits defined by RdMask and WrMask, then
  8318. * make sure the read-only bits are not changed and the
  8319. * read/write bits are all ones.
  8320. */
  8321. tw32(offset, read_mask | write_mask);
  8322. val = tr32(offset);
  8323. /* Test the read-only bits. */
  8324. if ((val & read_mask) != read_val)
  8325. goto out;
  8326. /* Test the read/write bits. */
  8327. if ((val & write_mask) != write_mask)
  8328. goto out;
  8329. tw32(offset, save_val);
  8330. }
  8331. return 0;
  8332. out:
  8333. if (netif_msg_hw(tp))
  8334. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8335. offset);
  8336. tw32(offset, save_val);
  8337. return -EIO;
  8338. }
  8339. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8340. {
  8341. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8342. int i;
  8343. u32 j;
  8344. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8345. for (j = 0; j < len; j += 4) {
  8346. u32 val;
  8347. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8348. tg3_read_mem(tp, offset + j, &val);
  8349. if (val != test_pattern[i])
  8350. return -EIO;
  8351. }
  8352. }
  8353. return 0;
  8354. }
  8355. static int tg3_test_memory(struct tg3 *tp)
  8356. {
  8357. static struct mem_entry {
  8358. u32 offset;
  8359. u32 len;
  8360. } mem_tbl_570x[] = {
  8361. { 0x00000000, 0x00b50},
  8362. { 0x00002000, 0x1c000},
  8363. { 0xffffffff, 0x00000}
  8364. }, mem_tbl_5705[] = {
  8365. { 0x00000100, 0x0000c},
  8366. { 0x00000200, 0x00008},
  8367. { 0x00004000, 0x00800},
  8368. { 0x00006000, 0x01000},
  8369. { 0x00008000, 0x02000},
  8370. { 0x00010000, 0x0e000},
  8371. { 0xffffffff, 0x00000}
  8372. }, mem_tbl_5755[] = {
  8373. { 0x00000200, 0x00008},
  8374. { 0x00004000, 0x00800},
  8375. { 0x00006000, 0x00800},
  8376. { 0x00008000, 0x02000},
  8377. { 0x00010000, 0x0c000},
  8378. { 0xffffffff, 0x00000}
  8379. }, mem_tbl_5906[] = {
  8380. { 0x00000200, 0x00008},
  8381. { 0x00004000, 0x00400},
  8382. { 0x00006000, 0x00400},
  8383. { 0x00008000, 0x01000},
  8384. { 0x00010000, 0x01000},
  8385. { 0xffffffff, 0x00000}
  8386. };
  8387. struct mem_entry *mem_tbl;
  8388. int err = 0;
  8389. int i;
  8390. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8391. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8392. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8393. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8394. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8395. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8396. mem_tbl = mem_tbl_5755;
  8397. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8398. mem_tbl = mem_tbl_5906;
  8399. else
  8400. mem_tbl = mem_tbl_5705;
  8401. } else
  8402. mem_tbl = mem_tbl_570x;
  8403. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8404. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8405. mem_tbl[i].len)) != 0)
  8406. break;
  8407. }
  8408. return err;
  8409. }
  8410. #define TG3_MAC_LOOPBACK 0
  8411. #define TG3_PHY_LOOPBACK 1
  8412. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8413. {
  8414. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8415. u32 desc_idx;
  8416. struct sk_buff *skb, *rx_skb;
  8417. u8 *tx_data;
  8418. dma_addr_t map;
  8419. int num_pkts, tx_len, rx_len, i, err;
  8420. struct tg3_rx_buffer_desc *desc;
  8421. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8422. /* HW errata - mac loopback fails in some cases on 5780.
  8423. * Normal traffic and PHY loopback are not affected by
  8424. * errata.
  8425. */
  8426. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8427. return 0;
  8428. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8429. MAC_MODE_PORT_INT_LPBACK;
  8430. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8431. mac_mode |= MAC_MODE_LINK_POLARITY;
  8432. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8433. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8434. else
  8435. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8436. tw32(MAC_MODE, mac_mode);
  8437. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8438. u32 val;
  8439. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8440. u32 phytest;
  8441. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  8442. u32 phy;
  8443. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  8444. phytest | MII_TG3_EPHY_SHADOW_EN);
  8445. if (!tg3_readphy(tp, 0x1b, &phy))
  8446. tg3_writephy(tp, 0x1b, phy & ~0x20);
  8447. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  8448. }
  8449. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8450. } else
  8451. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8452. tg3_phy_toggle_automdix(tp, 0);
  8453. tg3_writephy(tp, MII_BMCR, val);
  8454. udelay(40);
  8455. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8457. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  8458. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8459. } else
  8460. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8461. /* reset to prevent losing 1st rx packet intermittently */
  8462. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8463. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8464. udelay(10);
  8465. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8466. }
  8467. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8468. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8469. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8470. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8471. mac_mode |= MAC_MODE_LINK_POLARITY;
  8472. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8473. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8474. }
  8475. tw32(MAC_MODE, mac_mode);
  8476. }
  8477. else
  8478. return -EINVAL;
  8479. err = -EIO;
  8480. tx_len = 1514;
  8481. skb = netdev_alloc_skb(tp->dev, tx_len);
  8482. if (!skb)
  8483. return -ENOMEM;
  8484. tx_data = skb_put(skb, tx_len);
  8485. memcpy(tx_data, tp->dev->dev_addr, 6);
  8486. memset(tx_data + 6, 0x0, 8);
  8487. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8488. for (i = 14; i < tx_len; i++)
  8489. tx_data[i] = (u8) (i & 0xff);
  8490. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8491. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8492. HOSTCC_MODE_NOW);
  8493. udelay(10);
  8494. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8495. num_pkts = 0;
  8496. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8497. tp->tx_prod++;
  8498. num_pkts++;
  8499. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8500. tp->tx_prod);
  8501. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8502. udelay(10);
  8503. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8504. for (i = 0; i < 25; i++) {
  8505. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8506. HOSTCC_MODE_NOW);
  8507. udelay(10);
  8508. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8509. rx_idx = tp->hw_status->idx[0].rx_producer;
  8510. if ((tx_idx == tp->tx_prod) &&
  8511. (rx_idx == (rx_start_idx + num_pkts)))
  8512. break;
  8513. }
  8514. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8515. dev_kfree_skb(skb);
  8516. if (tx_idx != tp->tx_prod)
  8517. goto out;
  8518. if (rx_idx != rx_start_idx + num_pkts)
  8519. goto out;
  8520. desc = &tp->rx_rcb[rx_start_idx];
  8521. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8522. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8523. if (opaque_key != RXD_OPAQUE_RING_STD)
  8524. goto out;
  8525. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8526. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8527. goto out;
  8528. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8529. if (rx_len != tx_len)
  8530. goto out;
  8531. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8532. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8533. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8534. for (i = 14; i < tx_len; i++) {
  8535. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8536. goto out;
  8537. }
  8538. err = 0;
  8539. /* tg3_free_rings will unmap and free the rx_skb */
  8540. out:
  8541. return err;
  8542. }
  8543. #define TG3_MAC_LOOPBACK_FAILED 1
  8544. #define TG3_PHY_LOOPBACK_FAILED 2
  8545. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8546. TG3_PHY_LOOPBACK_FAILED)
  8547. static int tg3_test_loopback(struct tg3 *tp)
  8548. {
  8549. int err = 0;
  8550. u32 cpmuctrl = 0;
  8551. if (!netif_running(tp->dev))
  8552. return TG3_LOOPBACK_FAILED;
  8553. err = tg3_reset_hw(tp, 1);
  8554. if (err)
  8555. return TG3_LOOPBACK_FAILED;
  8556. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8557. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8558. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8559. int i;
  8560. u32 status;
  8561. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8562. /* Wait for up to 40 microseconds to acquire lock. */
  8563. for (i = 0; i < 4; i++) {
  8564. status = tr32(TG3_CPMU_MUTEX_GNT);
  8565. if (status == CPMU_MUTEX_GNT_DRIVER)
  8566. break;
  8567. udelay(10);
  8568. }
  8569. if (status != CPMU_MUTEX_GNT_DRIVER)
  8570. return TG3_LOOPBACK_FAILED;
  8571. /* Turn off link-based power management. */
  8572. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8573. tw32(TG3_CPMU_CTRL,
  8574. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8575. CPMU_CTRL_LINK_AWARE_MODE));
  8576. }
  8577. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8578. err |= TG3_MAC_LOOPBACK_FAILED;
  8579. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8580. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8581. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8582. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8583. /* Release the mutex */
  8584. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8585. }
  8586. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8587. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8588. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8589. err |= TG3_PHY_LOOPBACK_FAILED;
  8590. }
  8591. return err;
  8592. }
  8593. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8594. u64 *data)
  8595. {
  8596. struct tg3 *tp = netdev_priv(dev);
  8597. if (tp->link_config.phy_is_low_power)
  8598. tg3_set_power_state(tp, PCI_D0);
  8599. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8600. if (tg3_test_nvram(tp) != 0) {
  8601. etest->flags |= ETH_TEST_FL_FAILED;
  8602. data[0] = 1;
  8603. }
  8604. if (tg3_test_link(tp) != 0) {
  8605. etest->flags |= ETH_TEST_FL_FAILED;
  8606. data[1] = 1;
  8607. }
  8608. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8609. int err, err2 = 0, irq_sync = 0;
  8610. if (netif_running(dev)) {
  8611. tg3_phy_stop(tp);
  8612. tg3_netif_stop(tp);
  8613. irq_sync = 1;
  8614. }
  8615. tg3_full_lock(tp, irq_sync);
  8616. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8617. err = tg3_nvram_lock(tp);
  8618. tg3_halt_cpu(tp, RX_CPU_BASE);
  8619. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8620. tg3_halt_cpu(tp, TX_CPU_BASE);
  8621. if (!err)
  8622. tg3_nvram_unlock(tp);
  8623. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8624. tg3_phy_reset(tp);
  8625. if (tg3_test_registers(tp) != 0) {
  8626. etest->flags |= ETH_TEST_FL_FAILED;
  8627. data[2] = 1;
  8628. }
  8629. if (tg3_test_memory(tp) != 0) {
  8630. etest->flags |= ETH_TEST_FL_FAILED;
  8631. data[3] = 1;
  8632. }
  8633. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8634. etest->flags |= ETH_TEST_FL_FAILED;
  8635. tg3_full_unlock(tp);
  8636. if (tg3_test_interrupt(tp) != 0) {
  8637. etest->flags |= ETH_TEST_FL_FAILED;
  8638. data[5] = 1;
  8639. }
  8640. tg3_full_lock(tp, 0);
  8641. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8642. if (netif_running(dev)) {
  8643. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8644. err2 = tg3_restart_hw(tp, 1);
  8645. if (!err2)
  8646. tg3_netif_start(tp);
  8647. }
  8648. tg3_full_unlock(tp);
  8649. if (irq_sync && !err2)
  8650. tg3_phy_start(tp);
  8651. }
  8652. if (tp->link_config.phy_is_low_power)
  8653. tg3_set_power_state(tp, PCI_D3hot);
  8654. }
  8655. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8656. {
  8657. struct mii_ioctl_data *data = if_mii(ifr);
  8658. struct tg3 *tp = netdev_priv(dev);
  8659. int err;
  8660. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8661. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8662. return -EAGAIN;
  8663. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8664. }
  8665. switch(cmd) {
  8666. case SIOCGMIIPHY:
  8667. data->phy_id = PHY_ADDR;
  8668. /* fallthru */
  8669. case SIOCGMIIREG: {
  8670. u32 mii_regval;
  8671. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8672. break; /* We have no PHY */
  8673. if (tp->link_config.phy_is_low_power)
  8674. return -EAGAIN;
  8675. spin_lock_bh(&tp->lock);
  8676. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8677. spin_unlock_bh(&tp->lock);
  8678. data->val_out = mii_regval;
  8679. return err;
  8680. }
  8681. case SIOCSMIIREG:
  8682. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8683. break; /* We have no PHY */
  8684. if (!capable(CAP_NET_ADMIN))
  8685. return -EPERM;
  8686. if (tp->link_config.phy_is_low_power)
  8687. return -EAGAIN;
  8688. spin_lock_bh(&tp->lock);
  8689. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8690. spin_unlock_bh(&tp->lock);
  8691. return err;
  8692. default:
  8693. /* do nothing */
  8694. break;
  8695. }
  8696. return -EOPNOTSUPP;
  8697. }
  8698. #if TG3_VLAN_TAG_USED
  8699. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8700. {
  8701. struct tg3 *tp = netdev_priv(dev);
  8702. if (netif_running(dev))
  8703. tg3_netif_stop(tp);
  8704. tg3_full_lock(tp, 0);
  8705. tp->vlgrp = grp;
  8706. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8707. __tg3_set_rx_mode(dev);
  8708. if (netif_running(dev))
  8709. tg3_netif_start(tp);
  8710. tg3_full_unlock(tp);
  8711. }
  8712. #endif
  8713. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8714. {
  8715. struct tg3 *tp = netdev_priv(dev);
  8716. memcpy(ec, &tp->coal, sizeof(*ec));
  8717. return 0;
  8718. }
  8719. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8720. {
  8721. struct tg3 *tp = netdev_priv(dev);
  8722. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8723. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8724. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8725. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8726. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8727. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8728. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8729. }
  8730. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8731. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8732. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8733. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8734. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8735. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8736. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8737. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8738. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8739. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8740. return -EINVAL;
  8741. /* No rx interrupts will be generated if both are zero */
  8742. if ((ec->rx_coalesce_usecs == 0) &&
  8743. (ec->rx_max_coalesced_frames == 0))
  8744. return -EINVAL;
  8745. /* No tx interrupts will be generated if both are zero */
  8746. if ((ec->tx_coalesce_usecs == 0) &&
  8747. (ec->tx_max_coalesced_frames == 0))
  8748. return -EINVAL;
  8749. /* Only copy relevant parameters, ignore all others. */
  8750. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8751. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8752. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8753. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8754. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8755. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8756. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8757. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8758. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8759. if (netif_running(dev)) {
  8760. tg3_full_lock(tp, 0);
  8761. __tg3_set_coalesce(tp, &tp->coal);
  8762. tg3_full_unlock(tp);
  8763. }
  8764. return 0;
  8765. }
  8766. static const struct ethtool_ops tg3_ethtool_ops = {
  8767. .get_settings = tg3_get_settings,
  8768. .set_settings = tg3_set_settings,
  8769. .get_drvinfo = tg3_get_drvinfo,
  8770. .get_regs_len = tg3_get_regs_len,
  8771. .get_regs = tg3_get_regs,
  8772. .get_wol = tg3_get_wol,
  8773. .set_wol = tg3_set_wol,
  8774. .get_msglevel = tg3_get_msglevel,
  8775. .set_msglevel = tg3_set_msglevel,
  8776. .nway_reset = tg3_nway_reset,
  8777. .get_link = ethtool_op_get_link,
  8778. .get_eeprom_len = tg3_get_eeprom_len,
  8779. .get_eeprom = tg3_get_eeprom,
  8780. .set_eeprom = tg3_set_eeprom,
  8781. .get_ringparam = tg3_get_ringparam,
  8782. .set_ringparam = tg3_set_ringparam,
  8783. .get_pauseparam = tg3_get_pauseparam,
  8784. .set_pauseparam = tg3_set_pauseparam,
  8785. .get_rx_csum = tg3_get_rx_csum,
  8786. .set_rx_csum = tg3_set_rx_csum,
  8787. .set_tx_csum = tg3_set_tx_csum,
  8788. .set_sg = ethtool_op_set_sg,
  8789. .set_tso = tg3_set_tso,
  8790. .self_test = tg3_self_test,
  8791. .get_strings = tg3_get_strings,
  8792. .phys_id = tg3_phys_id,
  8793. .get_ethtool_stats = tg3_get_ethtool_stats,
  8794. .get_coalesce = tg3_get_coalesce,
  8795. .set_coalesce = tg3_set_coalesce,
  8796. .get_sset_count = tg3_get_sset_count,
  8797. };
  8798. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8799. {
  8800. u32 cursize, val, magic;
  8801. tp->nvram_size = EEPROM_CHIP_SIZE;
  8802. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8803. return;
  8804. if ((magic != TG3_EEPROM_MAGIC) &&
  8805. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8806. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8807. return;
  8808. /*
  8809. * Size the chip by reading offsets at increasing powers of two.
  8810. * When we encounter our validation signature, we know the addressing
  8811. * has wrapped around, and thus have our chip size.
  8812. */
  8813. cursize = 0x10;
  8814. while (cursize < tp->nvram_size) {
  8815. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8816. return;
  8817. if (val == magic)
  8818. break;
  8819. cursize <<= 1;
  8820. }
  8821. tp->nvram_size = cursize;
  8822. }
  8823. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8824. {
  8825. u32 val;
  8826. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8827. return;
  8828. /* Selfboot format */
  8829. if (val != TG3_EEPROM_MAGIC) {
  8830. tg3_get_eeprom_size(tp);
  8831. return;
  8832. }
  8833. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8834. if (val != 0) {
  8835. tp->nvram_size = (val >> 16) * 1024;
  8836. return;
  8837. }
  8838. }
  8839. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8840. }
  8841. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8842. {
  8843. u32 nvcfg1;
  8844. nvcfg1 = tr32(NVRAM_CFG1);
  8845. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8846. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8847. }
  8848. else {
  8849. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8850. tw32(NVRAM_CFG1, nvcfg1);
  8851. }
  8852. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8853. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8854. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8855. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8856. tp->nvram_jedecnum = JEDEC_ATMEL;
  8857. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8858. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8859. break;
  8860. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8861. tp->nvram_jedecnum = JEDEC_ATMEL;
  8862. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8863. break;
  8864. case FLASH_VENDOR_ATMEL_EEPROM:
  8865. tp->nvram_jedecnum = JEDEC_ATMEL;
  8866. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8867. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8868. break;
  8869. case FLASH_VENDOR_ST:
  8870. tp->nvram_jedecnum = JEDEC_ST;
  8871. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8872. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8873. break;
  8874. case FLASH_VENDOR_SAIFUN:
  8875. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8876. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8877. break;
  8878. case FLASH_VENDOR_SST_SMALL:
  8879. case FLASH_VENDOR_SST_LARGE:
  8880. tp->nvram_jedecnum = JEDEC_SST;
  8881. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8882. break;
  8883. }
  8884. }
  8885. else {
  8886. tp->nvram_jedecnum = JEDEC_ATMEL;
  8887. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8888. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8889. }
  8890. }
  8891. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8892. {
  8893. u32 nvcfg1;
  8894. nvcfg1 = tr32(NVRAM_CFG1);
  8895. /* NVRAM protection for TPM */
  8896. if (nvcfg1 & (1 << 27))
  8897. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8898. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8899. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8900. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8901. tp->nvram_jedecnum = JEDEC_ATMEL;
  8902. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8903. break;
  8904. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8905. tp->nvram_jedecnum = JEDEC_ATMEL;
  8906. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8907. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8908. break;
  8909. case FLASH_5752VENDOR_ST_M45PE10:
  8910. case FLASH_5752VENDOR_ST_M45PE20:
  8911. case FLASH_5752VENDOR_ST_M45PE40:
  8912. tp->nvram_jedecnum = JEDEC_ST;
  8913. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8914. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8915. break;
  8916. }
  8917. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8918. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8919. case FLASH_5752PAGE_SIZE_256:
  8920. tp->nvram_pagesize = 256;
  8921. break;
  8922. case FLASH_5752PAGE_SIZE_512:
  8923. tp->nvram_pagesize = 512;
  8924. break;
  8925. case FLASH_5752PAGE_SIZE_1K:
  8926. tp->nvram_pagesize = 1024;
  8927. break;
  8928. case FLASH_5752PAGE_SIZE_2K:
  8929. tp->nvram_pagesize = 2048;
  8930. break;
  8931. case FLASH_5752PAGE_SIZE_4K:
  8932. tp->nvram_pagesize = 4096;
  8933. break;
  8934. case FLASH_5752PAGE_SIZE_264:
  8935. tp->nvram_pagesize = 264;
  8936. break;
  8937. }
  8938. }
  8939. else {
  8940. /* For eeprom, set pagesize to maximum eeprom size */
  8941. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8942. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8943. tw32(NVRAM_CFG1, nvcfg1);
  8944. }
  8945. }
  8946. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8947. {
  8948. u32 nvcfg1, protect = 0;
  8949. nvcfg1 = tr32(NVRAM_CFG1);
  8950. /* NVRAM protection for TPM */
  8951. if (nvcfg1 & (1 << 27)) {
  8952. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8953. protect = 1;
  8954. }
  8955. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8956. switch (nvcfg1) {
  8957. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8958. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8959. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8960. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8961. tp->nvram_jedecnum = JEDEC_ATMEL;
  8962. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8963. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8964. tp->nvram_pagesize = 264;
  8965. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8966. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8967. tp->nvram_size = (protect ? 0x3e200 :
  8968. TG3_NVRAM_SIZE_512KB);
  8969. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8970. tp->nvram_size = (protect ? 0x1f200 :
  8971. TG3_NVRAM_SIZE_256KB);
  8972. else
  8973. tp->nvram_size = (protect ? 0x1f200 :
  8974. TG3_NVRAM_SIZE_128KB);
  8975. break;
  8976. case FLASH_5752VENDOR_ST_M45PE10:
  8977. case FLASH_5752VENDOR_ST_M45PE20:
  8978. case FLASH_5752VENDOR_ST_M45PE40:
  8979. tp->nvram_jedecnum = JEDEC_ST;
  8980. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8981. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8982. tp->nvram_pagesize = 256;
  8983. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8984. tp->nvram_size = (protect ?
  8985. TG3_NVRAM_SIZE_64KB :
  8986. TG3_NVRAM_SIZE_128KB);
  8987. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8988. tp->nvram_size = (protect ?
  8989. TG3_NVRAM_SIZE_64KB :
  8990. TG3_NVRAM_SIZE_256KB);
  8991. else
  8992. tp->nvram_size = (protect ?
  8993. TG3_NVRAM_SIZE_128KB :
  8994. TG3_NVRAM_SIZE_512KB);
  8995. break;
  8996. }
  8997. }
  8998. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8999. {
  9000. u32 nvcfg1;
  9001. nvcfg1 = tr32(NVRAM_CFG1);
  9002. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9003. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9004. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9005. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9006. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9007. tp->nvram_jedecnum = JEDEC_ATMEL;
  9008. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9009. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9010. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9011. tw32(NVRAM_CFG1, nvcfg1);
  9012. break;
  9013. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9014. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9015. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9016. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9017. tp->nvram_jedecnum = JEDEC_ATMEL;
  9018. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9019. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9020. tp->nvram_pagesize = 264;
  9021. break;
  9022. case FLASH_5752VENDOR_ST_M45PE10:
  9023. case FLASH_5752VENDOR_ST_M45PE20:
  9024. case FLASH_5752VENDOR_ST_M45PE40:
  9025. tp->nvram_jedecnum = JEDEC_ST;
  9026. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9027. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9028. tp->nvram_pagesize = 256;
  9029. break;
  9030. }
  9031. }
  9032. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9033. {
  9034. u32 nvcfg1, protect = 0;
  9035. nvcfg1 = tr32(NVRAM_CFG1);
  9036. /* NVRAM protection for TPM */
  9037. if (nvcfg1 & (1 << 27)) {
  9038. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9039. protect = 1;
  9040. }
  9041. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9042. switch (nvcfg1) {
  9043. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9044. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9045. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9046. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9047. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9048. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9049. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9050. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9051. tp->nvram_jedecnum = JEDEC_ATMEL;
  9052. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9053. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9054. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9055. tp->nvram_pagesize = 256;
  9056. break;
  9057. case FLASH_5761VENDOR_ST_A_M45PE20:
  9058. case FLASH_5761VENDOR_ST_A_M45PE40:
  9059. case FLASH_5761VENDOR_ST_A_M45PE80:
  9060. case FLASH_5761VENDOR_ST_A_M45PE16:
  9061. case FLASH_5761VENDOR_ST_M_M45PE20:
  9062. case FLASH_5761VENDOR_ST_M_M45PE40:
  9063. case FLASH_5761VENDOR_ST_M_M45PE80:
  9064. case FLASH_5761VENDOR_ST_M_M45PE16:
  9065. tp->nvram_jedecnum = JEDEC_ST;
  9066. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9067. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9068. tp->nvram_pagesize = 256;
  9069. break;
  9070. }
  9071. if (protect) {
  9072. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9073. } else {
  9074. switch (nvcfg1) {
  9075. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9076. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9077. case FLASH_5761VENDOR_ST_A_M45PE16:
  9078. case FLASH_5761VENDOR_ST_M_M45PE16:
  9079. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9080. break;
  9081. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9082. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9083. case FLASH_5761VENDOR_ST_A_M45PE80:
  9084. case FLASH_5761VENDOR_ST_M_M45PE80:
  9085. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9086. break;
  9087. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9088. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9089. case FLASH_5761VENDOR_ST_A_M45PE40:
  9090. case FLASH_5761VENDOR_ST_M_M45PE40:
  9091. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9092. break;
  9093. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9094. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9095. case FLASH_5761VENDOR_ST_A_M45PE20:
  9096. case FLASH_5761VENDOR_ST_M_M45PE20:
  9097. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9098. break;
  9099. }
  9100. }
  9101. }
  9102. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9103. {
  9104. tp->nvram_jedecnum = JEDEC_ATMEL;
  9105. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9106. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9107. }
  9108. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9109. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9110. {
  9111. tw32_f(GRC_EEPROM_ADDR,
  9112. (EEPROM_ADDR_FSM_RESET |
  9113. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9114. EEPROM_ADDR_CLKPERD_SHIFT)));
  9115. msleep(1);
  9116. /* Enable seeprom accesses. */
  9117. tw32_f(GRC_LOCAL_CTRL,
  9118. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9119. udelay(100);
  9120. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9121. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9122. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9123. if (tg3_nvram_lock(tp)) {
  9124. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9125. "tg3_nvram_init failed.\n", tp->dev->name);
  9126. return;
  9127. }
  9128. tg3_enable_nvram_access(tp);
  9129. tp->nvram_size = 0;
  9130. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9131. tg3_get_5752_nvram_info(tp);
  9132. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9133. tg3_get_5755_nvram_info(tp);
  9134. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9135. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9136. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9137. tg3_get_5787_nvram_info(tp);
  9138. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9139. tg3_get_5761_nvram_info(tp);
  9140. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9141. tg3_get_5906_nvram_info(tp);
  9142. else
  9143. tg3_get_nvram_info(tp);
  9144. if (tp->nvram_size == 0)
  9145. tg3_get_nvram_size(tp);
  9146. tg3_disable_nvram_access(tp);
  9147. tg3_nvram_unlock(tp);
  9148. } else {
  9149. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9150. tg3_get_eeprom_size(tp);
  9151. }
  9152. }
  9153. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  9154. u32 offset, u32 *val)
  9155. {
  9156. u32 tmp;
  9157. int i;
  9158. if (offset > EEPROM_ADDR_ADDR_MASK ||
  9159. (offset % 4) != 0)
  9160. return -EINVAL;
  9161. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  9162. EEPROM_ADDR_DEVID_MASK |
  9163. EEPROM_ADDR_READ);
  9164. tw32(GRC_EEPROM_ADDR,
  9165. tmp |
  9166. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9167. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  9168. EEPROM_ADDR_ADDR_MASK) |
  9169. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  9170. for (i = 0; i < 1000; i++) {
  9171. tmp = tr32(GRC_EEPROM_ADDR);
  9172. if (tmp & EEPROM_ADDR_COMPLETE)
  9173. break;
  9174. msleep(1);
  9175. }
  9176. if (!(tmp & EEPROM_ADDR_COMPLETE))
  9177. return -EBUSY;
  9178. *val = tr32(GRC_EEPROM_DATA);
  9179. return 0;
  9180. }
  9181. #define NVRAM_CMD_TIMEOUT 10000
  9182. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  9183. {
  9184. int i;
  9185. tw32(NVRAM_CMD, nvram_cmd);
  9186. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  9187. udelay(10);
  9188. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  9189. udelay(10);
  9190. break;
  9191. }
  9192. }
  9193. if (i == NVRAM_CMD_TIMEOUT) {
  9194. return -EBUSY;
  9195. }
  9196. return 0;
  9197. }
  9198. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  9199. {
  9200. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9201. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9202. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9203. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9204. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9205. addr = ((addr / tp->nvram_pagesize) <<
  9206. ATMEL_AT45DB0X1B_PAGE_POS) +
  9207. (addr % tp->nvram_pagesize);
  9208. return addr;
  9209. }
  9210. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  9211. {
  9212. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9213. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9214. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9215. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9216. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9217. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  9218. tp->nvram_pagesize) +
  9219. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  9220. return addr;
  9221. }
  9222. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  9223. {
  9224. int ret;
  9225. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  9226. return tg3_nvram_read_using_eeprom(tp, offset, val);
  9227. offset = tg3_nvram_phys_addr(tp, offset);
  9228. if (offset > NVRAM_ADDR_MSK)
  9229. return -EINVAL;
  9230. ret = tg3_nvram_lock(tp);
  9231. if (ret)
  9232. return ret;
  9233. tg3_enable_nvram_access(tp);
  9234. tw32(NVRAM_ADDR, offset);
  9235. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  9236. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  9237. if (ret == 0)
  9238. *val = swab32(tr32(NVRAM_RDDATA));
  9239. tg3_disable_nvram_access(tp);
  9240. tg3_nvram_unlock(tp);
  9241. return ret;
  9242. }
  9243. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
  9244. {
  9245. u32 v;
  9246. int res = tg3_nvram_read(tp, offset, &v);
  9247. if (!res)
  9248. *val = cpu_to_le32(v);
  9249. return res;
  9250. }
  9251. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  9252. {
  9253. int err;
  9254. u32 tmp;
  9255. err = tg3_nvram_read(tp, offset, &tmp);
  9256. *val = swab32(tmp);
  9257. return err;
  9258. }
  9259. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9260. u32 offset, u32 len, u8 *buf)
  9261. {
  9262. int i, j, rc = 0;
  9263. u32 val;
  9264. for (i = 0; i < len; i += 4) {
  9265. u32 addr;
  9266. __le32 data;
  9267. addr = offset + i;
  9268. memcpy(&data, buf + i, 4);
  9269. tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
  9270. val = tr32(GRC_EEPROM_ADDR);
  9271. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9272. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9273. EEPROM_ADDR_READ);
  9274. tw32(GRC_EEPROM_ADDR, val |
  9275. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9276. (addr & EEPROM_ADDR_ADDR_MASK) |
  9277. EEPROM_ADDR_START |
  9278. EEPROM_ADDR_WRITE);
  9279. for (j = 0; j < 1000; j++) {
  9280. val = tr32(GRC_EEPROM_ADDR);
  9281. if (val & EEPROM_ADDR_COMPLETE)
  9282. break;
  9283. msleep(1);
  9284. }
  9285. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9286. rc = -EBUSY;
  9287. break;
  9288. }
  9289. }
  9290. return rc;
  9291. }
  9292. /* offset and length are dword aligned */
  9293. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9294. u8 *buf)
  9295. {
  9296. int ret = 0;
  9297. u32 pagesize = tp->nvram_pagesize;
  9298. u32 pagemask = pagesize - 1;
  9299. u32 nvram_cmd;
  9300. u8 *tmp;
  9301. tmp = kmalloc(pagesize, GFP_KERNEL);
  9302. if (tmp == NULL)
  9303. return -ENOMEM;
  9304. while (len) {
  9305. int j;
  9306. u32 phy_addr, page_off, size;
  9307. phy_addr = offset & ~pagemask;
  9308. for (j = 0; j < pagesize; j += 4) {
  9309. if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
  9310. (__le32 *) (tmp + j))))
  9311. break;
  9312. }
  9313. if (ret)
  9314. break;
  9315. page_off = offset & pagemask;
  9316. size = pagesize;
  9317. if (len < size)
  9318. size = len;
  9319. len -= size;
  9320. memcpy(tmp + page_off, buf, size);
  9321. offset = offset + (pagesize - page_off);
  9322. tg3_enable_nvram_access(tp);
  9323. /*
  9324. * Before we can erase the flash page, we need
  9325. * to issue a special "write enable" command.
  9326. */
  9327. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9328. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9329. break;
  9330. /* Erase the target page */
  9331. tw32(NVRAM_ADDR, phy_addr);
  9332. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9333. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9334. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9335. break;
  9336. /* Issue another write enable to start the write. */
  9337. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9338. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9339. break;
  9340. for (j = 0; j < pagesize; j += 4) {
  9341. __be32 data;
  9342. data = *((__be32 *) (tmp + j));
  9343. /* swab32(le32_to_cpu(data)), actually */
  9344. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9345. tw32(NVRAM_ADDR, phy_addr + j);
  9346. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9347. NVRAM_CMD_WR;
  9348. if (j == 0)
  9349. nvram_cmd |= NVRAM_CMD_FIRST;
  9350. else if (j == (pagesize - 4))
  9351. nvram_cmd |= NVRAM_CMD_LAST;
  9352. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9353. break;
  9354. }
  9355. if (ret)
  9356. break;
  9357. }
  9358. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9359. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9360. kfree(tmp);
  9361. return ret;
  9362. }
  9363. /* offset and length are dword aligned */
  9364. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9365. u8 *buf)
  9366. {
  9367. int i, ret = 0;
  9368. for (i = 0; i < len; i += 4, offset += 4) {
  9369. u32 page_off, phy_addr, nvram_cmd;
  9370. __be32 data;
  9371. memcpy(&data, buf + i, 4);
  9372. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9373. page_off = offset % tp->nvram_pagesize;
  9374. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9375. tw32(NVRAM_ADDR, phy_addr);
  9376. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9377. if ((page_off == 0) || (i == 0))
  9378. nvram_cmd |= NVRAM_CMD_FIRST;
  9379. if (page_off == (tp->nvram_pagesize - 4))
  9380. nvram_cmd |= NVRAM_CMD_LAST;
  9381. if (i == (len - 4))
  9382. nvram_cmd |= NVRAM_CMD_LAST;
  9383. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  9384. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  9385. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  9386. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  9387. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  9388. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) &&
  9389. (tp->nvram_jedecnum == JEDEC_ST) &&
  9390. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9391. if ((ret = tg3_nvram_exec_cmd(tp,
  9392. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9393. NVRAM_CMD_DONE)))
  9394. break;
  9395. }
  9396. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9397. /* We always do complete word writes to eeprom. */
  9398. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9399. }
  9400. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9401. break;
  9402. }
  9403. return ret;
  9404. }
  9405. /* offset and length are dword aligned */
  9406. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9407. {
  9408. int ret;
  9409. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9410. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9411. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9412. udelay(40);
  9413. }
  9414. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9415. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9416. }
  9417. else {
  9418. u32 grc_mode;
  9419. ret = tg3_nvram_lock(tp);
  9420. if (ret)
  9421. return ret;
  9422. tg3_enable_nvram_access(tp);
  9423. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9424. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9425. tw32(NVRAM_WRITE1, 0x406);
  9426. grc_mode = tr32(GRC_MODE);
  9427. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9428. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9429. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9430. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9431. buf);
  9432. }
  9433. else {
  9434. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9435. buf);
  9436. }
  9437. grc_mode = tr32(GRC_MODE);
  9438. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9439. tg3_disable_nvram_access(tp);
  9440. tg3_nvram_unlock(tp);
  9441. }
  9442. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9443. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9444. udelay(40);
  9445. }
  9446. return ret;
  9447. }
  9448. struct subsys_tbl_ent {
  9449. u16 subsys_vendor, subsys_devid;
  9450. u32 phy_id;
  9451. };
  9452. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9453. /* Broadcom boards. */
  9454. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9455. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9456. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9457. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9458. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9459. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9460. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9461. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9462. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9463. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9464. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9465. /* 3com boards. */
  9466. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9467. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9468. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9469. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9470. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9471. /* DELL boards. */
  9472. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9473. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9474. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9475. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9476. /* Compaq boards. */
  9477. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9478. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9479. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9480. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9481. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9482. /* IBM boards. */
  9483. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9484. };
  9485. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9486. {
  9487. int i;
  9488. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9489. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9490. tp->pdev->subsystem_vendor) &&
  9491. (subsys_id_to_phy_id[i].subsys_devid ==
  9492. tp->pdev->subsystem_device))
  9493. return &subsys_id_to_phy_id[i];
  9494. }
  9495. return NULL;
  9496. }
  9497. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9498. {
  9499. u32 val;
  9500. u16 pmcsr;
  9501. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9502. * so need make sure we're in D0.
  9503. */
  9504. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9505. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9506. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9507. msleep(1);
  9508. /* Make sure register accesses (indirect or otherwise)
  9509. * will function correctly.
  9510. */
  9511. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9512. tp->misc_host_ctrl);
  9513. /* The memory arbiter has to be enabled in order for SRAM accesses
  9514. * to succeed. Normally on powerup the tg3 chip firmware will make
  9515. * sure it is enabled, but other entities such as system netboot
  9516. * code might disable it.
  9517. */
  9518. val = tr32(MEMARB_MODE);
  9519. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9520. tp->phy_id = PHY_ID_INVALID;
  9521. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9522. /* Assume an onboard device and WOL capable by default. */
  9523. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9524. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9525. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9526. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9527. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9528. }
  9529. val = tr32(VCPU_CFGSHDW);
  9530. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9531. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9532. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9533. (val & VCPU_CFGSHDW_WOL_MAGPKT) &&
  9534. device_may_wakeup(&tp->pdev->dev))
  9535. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9536. return;
  9537. }
  9538. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9539. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9540. u32 nic_cfg, led_cfg;
  9541. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9542. int eeprom_phy_serdes = 0;
  9543. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9544. tp->nic_sram_data_cfg = nic_cfg;
  9545. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9546. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9547. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9548. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9549. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9550. (ver > 0) && (ver < 0x100))
  9551. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9552. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9553. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9554. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9555. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9556. eeprom_phy_serdes = 1;
  9557. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9558. if (nic_phy_id != 0) {
  9559. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9560. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9561. eeprom_phy_id = (id1 >> 16) << 10;
  9562. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9563. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9564. } else
  9565. eeprom_phy_id = 0;
  9566. tp->phy_id = eeprom_phy_id;
  9567. if (eeprom_phy_serdes) {
  9568. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9569. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9570. else
  9571. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9572. }
  9573. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9574. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9575. SHASTA_EXT_LED_MODE_MASK);
  9576. else
  9577. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9578. switch (led_cfg) {
  9579. default:
  9580. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9581. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9582. break;
  9583. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9584. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9585. break;
  9586. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9587. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9588. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9589. * read on some older 5700/5701 bootcode.
  9590. */
  9591. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9592. ASIC_REV_5700 ||
  9593. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9594. ASIC_REV_5701)
  9595. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9596. break;
  9597. case SHASTA_EXT_LED_SHARED:
  9598. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9599. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9600. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9601. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9602. LED_CTRL_MODE_PHY_2);
  9603. break;
  9604. case SHASTA_EXT_LED_MAC:
  9605. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9606. break;
  9607. case SHASTA_EXT_LED_COMBO:
  9608. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9609. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9610. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9611. LED_CTRL_MODE_PHY_2);
  9612. break;
  9613. }
  9614. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9615. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9616. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9617. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9618. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9619. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9620. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9621. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9622. if ((tp->pdev->subsystem_vendor ==
  9623. PCI_VENDOR_ID_ARIMA) &&
  9624. (tp->pdev->subsystem_device == 0x205a ||
  9625. tp->pdev->subsystem_device == 0x2063))
  9626. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9627. } else {
  9628. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9629. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9630. }
  9631. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9632. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9633. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9634. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9635. }
  9636. if (nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE)
  9637. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9638. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9639. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9640. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9641. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9642. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE) &&
  9643. device_may_wakeup(&tp->pdev->dev))
  9644. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9645. if (cfg2 & (1 << 17))
  9646. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9647. /* serdes signal pre-emphasis in register 0x590 set by */
  9648. /* bootcode if bit 18 is set */
  9649. if (cfg2 & (1 << 18))
  9650. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9651. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9652. u32 cfg3;
  9653. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9654. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9655. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9656. }
  9657. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9658. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9659. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9660. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9661. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9662. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9663. }
  9664. }
  9665. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9666. {
  9667. int i;
  9668. u32 val;
  9669. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9670. tw32(OTP_CTRL, cmd);
  9671. /* Wait for up to 1 ms for command to execute. */
  9672. for (i = 0; i < 100; i++) {
  9673. val = tr32(OTP_STATUS);
  9674. if (val & OTP_STATUS_CMD_DONE)
  9675. break;
  9676. udelay(10);
  9677. }
  9678. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9679. }
  9680. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9681. * configuration is a 32-bit value that straddles the alignment boundary.
  9682. * We do two 32-bit reads and then shift and merge the results.
  9683. */
  9684. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9685. {
  9686. u32 bhalf_otp, thalf_otp;
  9687. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9688. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9689. return 0;
  9690. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9691. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9692. return 0;
  9693. thalf_otp = tr32(OTP_READ_DATA);
  9694. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9695. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9696. return 0;
  9697. bhalf_otp = tr32(OTP_READ_DATA);
  9698. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9699. }
  9700. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9701. {
  9702. u32 hw_phy_id_1, hw_phy_id_2;
  9703. u32 hw_phy_id, hw_phy_id_masked;
  9704. int err;
  9705. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9706. return tg3_phy_init(tp);
  9707. /* Reading the PHY ID register can conflict with ASF
  9708. * firwmare access to the PHY hardware.
  9709. */
  9710. err = 0;
  9711. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9712. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9713. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9714. } else {
  9715. /* Now read the physical PHY_ID from the chip and verify
  9716. * that it is sane. If it doesn't look good, we fall back
  9717. * to either the hard-coded table based PHY_ID and failing
  9718. * that the value found in the eeprom area.
  9719. */
  9720. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9721. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9722. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9723. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9724. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9725. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9726. }
  9727. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9728. tp->phy_id = hw_phy_id;
  9729. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9730. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9731. else
  9732. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9733. } else {
  9734. if (tp->phy_id != PHY_ID_INVALID) {
  9735. /* Do nothing, phy ID already set up in
  9736. * tg3_get_eeprom_hw_cfg().
  9737. */
  9738. } else {
  9739. struct subsys_tbl_ent *p;
  9740. /* No eeprom signature? Try the hardcoded
  9741. * subsys device table.
  9742. */
  9743. p = lookup_by_subsys(tp);
  9744. if (!p)
  9745. return -ENODEV;
  9746. tp->phy_id = p->phy_id;
  9747. if (!tp->phy_id ||
  9748. tp->phy_id == PHY_ID_BCM8002)
  9749. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9750. }
  9751. }
  9752. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9753. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9754. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9755. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9756. tg3_readphy(tp, MII_BMSR, &bmsr);
  9757. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9758. (bmsr & BMSR_LSTATUS))
  9759. goto skip_phy_reset;
  9760. err = tg3_phy_reset(tp);
  9761. if (err)
  9762. return err;
  9763. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9764. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9765. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9766. tg3_ctrl = 0;
  9767. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9768. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9769. MII_TG3_CTRL_ADV_1000_FULL);
  9770. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9771. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9772. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9773. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9774. }
  9775. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9776. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9777. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9778. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9779. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9780. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9781. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9782. tg3_writephy(tp, MII_BMCR,
  9783. BMCR_ANENABLE | BMCR_ANRESTART);
  9784. }
  9785. tg3_phy_set_wirespeed(tp);
  9786. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9787. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9788. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9789. }
  9790. skip_phy_reset:
  9791. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9792. err = tg3_init_5401phy_dsp(tp);
  9793. if (err)
  9794. return err;
  9795. }
  9796. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9797. err = tg3_init_5401phy_dsp(tp);
  9798. }
  9799. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9800. tp->link_config.advertising =
  9801. (ADVERTISED_1000baseT_Half |
  9802. ADVERTISED_1000baseT_Full |
  9803. ADVERTISED_Autoneg |
  9804. ADVERTISED_FIBRE);
  9805. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9806. tp->link_config.advertising &=
  9807. ~(ADVERTISED_1000baseT_Half |
  9808. ADVERTISED_1000baseT_Full);
  9809. return err;
  9810. }
  9811. static void __devinit tg3_read_partno(struct tg3 *tp)
  9812. {
  9813. unsigned char vpd_data[256];
  9814. unsigned int i;
  9815. u32 magic;
  9816. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9817. goto out_not_found;
  9818. if (magic == TG3_EEPROM_MAGIC) {
  9819. for (i = 0; i < 256; i += 4) {
  9820. u32 tmp;
  9821. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9822. goto out_not_found;
  9823. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9824. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9825. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9826. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9827. }
  9828. } else {
  9829. int vpd_cap;
  9830. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9831. for (i = 0; i < 256; i += 4) {
  9832. u32 tmp, j = 0;
  9833. __le32 v;
  9834. u16 tmp16;
  9835. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9836. i);
  9837. while (j++ < 100) {
  9838. pci_read_config_word(tp->pdev, vpd_cap +
  9839. PCI_VPD_ADDR, &tmp16);
  9840. if (tmp16 & 0x8000)
  9841. break;
  9842. msleep(1);
  9843. }
  9844. if (!(tmp16 & 0x8000))
  9845. goto out_not_found;
  9846. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9847. &tmp);
  9848. v = cpu_to_le32(tmp);
  9849. memcpy(&vpd_data[i], &v, 4);
  9850. }
  9851. }
  9852. /* Now parse and find the part number. */
  9853. for (i = 0; i < 254; ) {
  9854. unsigned char val = vpd_data[i];
  9855. unsigned int block_end;
  9856. if (val == 0x82 || val == 0x91) {
  9857. i = (i + 3 +
  9858. (vpd_data[i + 1] +
  9859. (vpd_data[i + 2] << 8)));
  9860. continue;
  9861. }
  9862. if (val != 0x90)
  9863. goto out_not_found;
  9864. block_end = (i + 3 +
  9865. (vpd_data[i + 1] +
  9866. (vpd_data[i + 2] << 8)));
  9867. i += 3;
  9868. if (block_end > 256)
  9869. goto out_not_found;
  9870. while (i < (block_end - 2)) {
  9871. if (vpd_data[i + 0] == 'P' &&
  9872. vpd_data[i + 1] == 'N') {
  9873. int partno_len = vpd_data[i + 2];
  9874. i += 3;
  9875. if (partno_len > 24 || (partno_len + i) > 256)
  9876. goto out_not_found;
  9877. memcpy(tp->board_part_number,
  9878. &vpd_data[i], partno_len);
  9879. /* Success. */
  9880. return;
  9881. }
  9882. i += 3 + vpd_data[i + 2];
  9883. }
  9884. /* Part number not found. */
  9885. goto out_not_found;
  9886. }
  9887. out_not_found:
  9888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9889. strcpy(tp->board_part_number, "BCM95906");
  9890. else
  9891. strcpy(tp->board_part_number, "none");
  9892. }
  9893. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9894. {
  9895. u32 val;
  9896. if (tg3_nvram_read_swab(tp, offset, &val) ||
  9897. (val & 0xfc000000) != 0x0c000000 ||
  9898. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  9899. val != 0)
  9900. return 0;
  9901. return 1;
  9902. }
  9903. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9904. {
  9905. u32 val, offset, start;
  9906. u32 ver_offset;
  9907. int i, bcnt;
  9908. if (tg3_nvram_read_swab(tp, 0, &val))
  9909. return;
  9910. if (val != TG3_EEPROM_MAGIC)
  9911. return;
  9912. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  9913. tg3_nvram_read_swab(tp, 0x4, &start))
  9914. return;
  9915. offset = tg3_nvram_logical_addr(tp, offset);
  9916. if (!tg3_fw_img_is_valid(tp, offset) ||
  9917. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  9918. return;
  9919. offset = offset + ver_offset - start;
  9920. for (i = 0; i < 16; i += 4) {
  9921. __le32 v;
  9922. if (tg3_nvram_read_le(tp, offset + i, &v))
  9923. return;
  9924. memcpy(tp->fw_ver + i, &v, 4);
  9925. }
  9926. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9927. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9928. return;
  9929. for (offset = TG3_NVM_DIR_START;
  9930. offset < TG3_NVM_DIR_END;
  9931. offset += TG3_NVM_DIRENT_SIZE) {
  9932. if (tg3_nvram_read_swab(tp, offset, &val))
  9933. return;
  9934. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9935. break;
  9936. }
  9937. if (offset == TG3_NVM_DIR_END)
  9938. return;
  9939. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9940. start = 0x08000000;
  9941. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  9942. return;
  9943. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  9944. !tg3_fw_img_is_valid(tp, offset) ||
  9945. tg3_nvram_read_swab(tp, offset + 8, &val))
  9946. return;
  9947. offset += val - start;
  9948. bcnt = strlen(tp->fw_ver);
  9949. tp->fw_ver[bcnt++] = ',';
  9950. tp->fw_ver[bcnt++] = ' ';
  9951. for (i = 0; i < 4; i++) {
  9952. __le32 v;
  9953. if (tg3_nvram_read_le(tp, offset, &v))
  9954. return;
  9955. offset += sizeof(v);
  9956. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  9957. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  9958. break;
  9959. }
  9960. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  9961. bcnt += sizeof(v);
  9962. }
  9963. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9964. }
  9965. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9966. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9967. {
  9968. static struct pci_device_id write_reorder_chipsets[] = {
  9969. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9970. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9971. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9972. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9973. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9974. PCI_DEVICE_ID_VIA_8385_0) },
  9975. { },
  9976. };
  9977. u32 misc_ctrl_reg;
  9978. u32 cacheline_sz_reg;
  9979. u32 pci_state_reg, grc_misc_cfg;
  9980. u32 val;
  9981. u16 pci_cmd;
  9982. int err, pcie_cap;
  9983. /* Force memory write invalidate off. If we leave it on,
  9984. * then on 5700_BX chips we have to enable a workaround.
  9985. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9986. * to match the cacheline size. The Broadcom driver have this
  9987. * workaround but turns MWI off all the times so never uses
  9988. * it. This seems to suggest that the workaround is insufficient.
  9989. */
  9990. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9991. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9992. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9993. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9994. * has the register indirect write enable bit set before
  9995. * we try to access any of the MMIO registers. It is also
  9996. * critical that the PCI-X hw workaround situation is decided
  9997. * before that as well.
  9998. */
  9999. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10000. &misc_ctrl_reg);
  10001. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10002. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10003. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10004. u32 prod_id_asic_rev;
  10005. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10006. &prod_id_asic_rev);
  10007. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  10008. }
  10009. /* Wrong chip ID in 5752 A0. This code can be removed later
  10010. * as A0 is not in production.
  10011. */
  10012. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10013. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10014. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10015. * we need to disable memory and use config. cycles
  10016. * only to access all registers. The 5702/03 chips
  10017. * can mistakenly decode the special cycles from the
  10018. * ICH chipsets as memory write cycles, causing corruption
  10019. * of register and memory space. Only certain ICH bridges
  10020. * will drive special cycles with non-zero data during the
  10021. * address phase which can fall within the 5703's address
  10022. * range. This is not an ICH bug as the PCI spec allows
  10023. * non-zero address during special cycles. However, only
  10024. * these ICH bridges are known to drive non-zero addresses
  10025. * during special cycles.
  10026. *
  10027. * Since special cycles do not cross PCI bridges, we only
  10028. * enable this workaround if the 5703 is on the secondary
  10029. * bus of these ICH bridges.
  10030. */
  10031. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10032. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10033. static struct tg3_dev_id {
  10034. u32 vendor;
  10035. u32 device;
  10036. u32 rev;
  10037. } ich_chipsets[] = {
  10038. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10039. PCI_ANY_ID },
  10040. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10041. PCI_ANY_ID },
  10042. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10043. 0xa },
  10044. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10045. PCI_ANY_ID },
  10046. { },
  10047. };
  10048. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10049. struct pci_dev *bridge = NULL;
  10050. while (pci_id->vendor != 0) {
  10051. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10052. bridge);
  10053. if (!bridge) {
  10054. pci_id++;
  10055. continue;
  10056. }
  10057. if (pci_id->rev != PCI_ANY_ID) {
  10058. if (bridge->revision > pci_id->rev)
  10059. continue;
  10060. }
  10061. if (bridge->subordinate &&
  10062. (bridge->subordinate->number ==
  10063. tp->pdev->bus->number)) {
  10064. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10065. pci_dev_put(bridge);
  10066. break;
  10067. }
  10068. }
  10069. }
  10070. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10071. static struct tg3_dev_id {
  10072. u32 vendor;
  10073. u32 device;
  10074. } bridge_chipsets[] = {
  10075. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10076. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10077. { },
  10078. };
  10079. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10080. struct pci_dev *bridge = NULL;
  10081. while (pci_id->vendor != 0) {
  10082. bridge = pci_get_device(pci_id->vendor,
  10083. pci_id->device,
  10084. bridge);
  10085. if (!bridge) {
  10086. pci_id++;
  10087. continue;
  10088. }
  10089. if (bridge->subordinate &&
  10090. (bridge->subordinate->number <=
  10091. tp->pdev->bus->number) &&
  10092. (bridge->subordinate->subordinate >=
  10093. tp->pdev->bus->number)) {
  10094. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10095. pci_dev_put(bridge);
  10096. break;
  10097. }
  10098. }
  10099. }
  10100. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10101. * DMA addresses > 40-bit. This bridge may have other additional
  10102. * 57xx devices behind it in some 4-port NIC designs for example.
  10103. * Any tg3 device found behind the bridge will also need the 40-bit
  10104. * DMA workaround.
  10105. */
  10106. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10107. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10108. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10109. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10110. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10111. }
  10112. else {
  10113. struct pci_dev *bridge = NULL;
  10114. do {
  10115. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10116. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10117. bridge);
  10118. if (bridge && bridge->subordinate &&
  10119. (bridge->subordinate->number <=
  10120. tp->pdev->bus->number) &&
  10121. (bridge->subordinate->subordinate >=
  10122. tp->pdev->bus->number)) {
  10123. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10124. pci_dev_put(bridge);
  10125. break;
  10126. }
  10127. } while (bridge);
  10128. }
  10129. /* Initialize misc host control in PCI block. */
  10130. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10131. MISC_HOST_CTRL_CHIPREV);
  10132. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10133. tp->misc_host_ctrl);
  10134. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10135. &cacheline_sz_reg);
  10136. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  10137. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  10138. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  10139. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  10140. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10141. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10142. tp->pdev_peer = tg3_find_peer(tp);
  10143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10144. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10145. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10146. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10147. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10148. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10149. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10150. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10151. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10152. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10153. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10154. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10155. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10156. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10157. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10158. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10159. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10160. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10161. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10162. tp->pdev_peer == tp->pdev))
  10163. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10164. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10166. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10167. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10168. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10169. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10170. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10171. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10172. } else {
  10173. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10174. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10175. ASIC_REV_5750 &&
  10176. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10177. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10178. }
  10179. }
  10180. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10181. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10182. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  10183. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10184. if (pcie_cap != 0) {
  10185. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10186. pcie_set_readrq(tp->pdev, 4096);
  10187. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10188. u16 lnkctl;
  10189. pci_read_config_word(tp->pdev,
  10190. pcie_cap + PCI_EXP_LNKCTL,
  10191. &lnkctl);
  10192. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  10193. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10194. }
  10195. }
  10196. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10197. * reordering to the mailbox registers done by the host
  10198. * controller can cause major troubles. We read back from
  10199. * every mailbox register write to force the writes to be
  10200. * posted to the chip in order.
  10201. */
  10202. if (pci_dev_present(write_reorder_chipsets) &&
  10203. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10204. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10205. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10206. tp->pci_lat_timer < 64) {
  10207. tp->pci_lat_timer = 64;
  10208. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  10209. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  10210. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  10211. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  10212. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10213. cacheline_sz_reg);
  10214. }
  10215. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10216. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10217. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10218. if (!tp->pcix_cap) {
  10219. printk(KERN_ERR PFX "Cannot find PCI-X "
  10220. "capability, aborting.\n");
  10221. return -EIO;
  10222. }
  10223. }
  10224. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10225. &pci_state_reg);
  10226. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  10227. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10228. /* If this is a 5700 BX chipset, and we are in PCI-X
  10229. * mode, enable register write workaround.
  10230. *
  10231. * The workaround is to use indirect register accesses
  10232. * for all chip writes not to mailbox registers.
  10233. */
  10234. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10235. u32 pm_reg;
  10236. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10237. /* The chip can have it's power management PCI config
  10238. * space registers clobbered due to this bug.
  10239. * So explicitly force the chip into D0 here.
  10240. */
  10241. pci_read_config_dword(tp->pdev,
  10242. tp->pm_cap + PCI_PM_CTRL,
  10243. &pm_reg);
  10244. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10245. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10246. pci_write_config_dword(tp->pdev,
  10247. tp->pm_cap + PCI_PM_CTRL,
  10248. pm_reg);
  10249. /* Also, force SERR#/PERR# in PCI command. */
  10250. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10251. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10252. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10253. }
  10254. }
  10255. /* 5700 BX chips need to have their TX producer index mailboxes
  10256. * written twice to workaround a bug.
  10257. */
  10258. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  10259. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10260. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10261. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10262. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10263. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10264. /* Chip-specific fixup from Broadcom driver */
  10265. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10266. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10267. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10268. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10269. }
  10270. /* Default fast path register access methods */
  10271. tp->read32 = tg3_read32;
  10272. tp->write32 = tg3_write32;
  10273. tp->read32_mbox = tg3_read32;
  10274. tp->write32_mbox = tg3_write32;
  10275. tp->write32_tx_mbox = tg3_write32;
  10276. tp->write32_rx_mbox = tg3_write32;
  10277. /* Various workaround register access methods */
  10278. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10279. tp->write32 = tg3_write_indirect_reg32;
  10280. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10281. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10282. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10283. /*
  10284. * Back to back register writes can cause problems on these
  10285. * chips, the workaround is to read back all reg writes
  10286. * except those to mailbox regs.
  10287. *
  10288. * See tg3_write_indirect_reg32().
  10289. */
  10290. tp->write32 = tg3_write_flush_reg32;
  10291. }
  10292. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10293. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10294. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10295. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10296. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10297. }
  10298. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10299. tp->read32 = tg3_read_indirect_reg32;
  10300. tp->write32 = tg3_write_indirect_reg32;
  10301. tp->read32_mbox = tg3_read_indirect_mbox;
  10302. tp->write32_mbox = tg3_write_indirect_mbox;
  10303. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10304. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10305. iounmap(tp->regs);
  10306. tp->regs = NULL;
  10307. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10308. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10309. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10310. }
  10311. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10312. tp->read32_mbox = tg3_read32_mbox_5906;
  10313. tp->write32_mbox = tg3_write32_mbox_5906;
  10314. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10315. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10316. }
  10317. if (tp->write32 == tg3_write_indirect_reg32 ||
  10318. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10319. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10320. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10321. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10322. /* Get eeprom hw config before calling tg3_set_power_state().
  10323. * In particular, the TG3_FLG2_IS_NIC flag must be
  10324. * determined before calling tg3_set_power_state() so that
  10325. * we know whether or not to switch out of Vaux power.
  10326. * When the flag is set, it means that GPIO1 is used for eeprom
  10327. * write protect and also implies that it is a LOM where GPIOs
  10328. * are not used to switch power.
  10329. */
  10330. tg3_get_eeprom_hw_cfg(tp);
  10331. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10332. /* Allow reads and writes to the
  10333. * APE register and memory space.
  10334. */
  10335. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10336. PCISTATE_ALLOW_APE_SHMEM_WR;
  10337. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10338. pci_state_reg);
  10339. }
  10340. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10341. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10342. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10343. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10344. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10345. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10346. * It is also used as eeprom write protect on LOMs.
  10347. */
  10348. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10349. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10350. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10351. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10352. GRC_LCLCTRL_GPIO_OUTPUT1);
  10353. /* Unused GPIO3 must be driven as output on 5752 because there
  10354. * are no pull-up resistors on unused GPIO pins.
  10355. */
  10356. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10357. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10358. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10359. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10360. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  10361. /* Turn off the debug UART. */
  10362. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10363. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10364. /* Keep VMain power. */
  10365. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10366. GRC_LCLCTRL_GPIO_OUTPUT0;
  10367. }
  10368. /* Force the chip into D0. */
  10369. err = tg3_set_power_state(tp, PCI_D0);
  10370. if (err) {
  10371. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10372. pci_name(tp->pdev));
  10373. return err;
  10374. }
  10375. /* 5700 B0 chips do not support checksumming correctly due
  10376. * to hardware bugs.
  10377. */
  10378. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10379. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10380. /* Derive initial jumbo mode from MTU assigned in
  10381. * ether_setup() via the alloc_etherdev() call
  10382. */
  10383. if (tp->dev->mtu > ETH_DATA_LEN &&
  10384. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10385. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10386. /* Determine WakeOnLan speed to use. */
  10387. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10388. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10389. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10390. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10391. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10392. } else {
  10393. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10394. }
  10395. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10396. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10397. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10398. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10399. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10400. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10401. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10402. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10403. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10404. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10405. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10406. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10407. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10408. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10409. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10410. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10411. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10412. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10413. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10414. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10415. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10416. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10417. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10418. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906 &&
  10419. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  10420. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10421. }
  10422. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10423. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10424. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10425. if (tp->phy_otp == 0)
  10426. tp->phy_otp = TG3_OTP_DEFAULT;
  10427. }
  10428. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10429. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10430. else
  10431. tp->mi_mode = MAC_MI_MODE_BASE;
  10432. tp->coalesce_mode = 0;
  10433. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10434. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10435. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10436. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10437. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10438. err = tg3_mdio_init(tp);
  10439. if (err)
  10440. return err;
  10441. /* Initialize data/descriptor byte/word swapping. */
  10442. val = tr32(GRC_MODE);
  10443. val &= GRC_MODE_HOST_STACKUP;
  10444. tw32(GRC_MODE, val | tp->grc_mode);
  10445. tg3_switch_clocks(tp);
  10446. /* Clear this out for sanity. */
  10447. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10448. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10449. &pci_state_reg);
  10450. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10451. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10452. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10453. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10454. chiprevid == CHIPREV_ID_5701_B0 ||
  10455. chiprevid == CHIPREV_ID_5701_B2 ||
  10456. chiprevid == CHIPREV_ID_5701_B5) {
  10457. void __iomem *sram_base;
  10458. /* Write some dummy words into the SRAM status block
  10459. * area, see if it reads back correctly. If the return
  10460. * value is bad, force enable the PCIX workaround.
  10461. */
  10462. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10463. writel(0x00000000, sram_base);
  10464. writel(0x00000000, sram_base + 4);
  10465. writel(0xffffffff, sram_base + 4);
  10466. if (readl(sram_base) != 0x00000000)
  10467. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10468. }
  10469. }
  10470. udelay(50);
  10471. tg3_nvram_init(tp);
  10472. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10473. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10474. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10475. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10476. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10477. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10478. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10479. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10480. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10481. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10482. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10483. HOSTCC_MODE_CLRTICK_TXBD);
  10484. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10485. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10486. tp->misc_host_ctrl);
  10487. }
  10488. /* Preserve the APE MAC_MODE bits */
  10489. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10490. tp->mac_mode = tr32(MAC_MODE) |
  10491. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10492. else
  10493. tp->mac_mode = TG3_DEF_MAC_MODE;
  10494. /* these are limited to 10/100 only */
  10495. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10496. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10497. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10498. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10499. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10500. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10501. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10502. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10503. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10504. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10505. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10506. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10507. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10508. err = tg3_phy_probe(tp);
  10509. if (err) {
  10510. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10511. pci_name(tp->pdev), err);
  10512. /* ... but do not return immediately ... */
  10513. tg3_mdio_fini(tp);
  10514. }
  10515. tg3_read_partno(tp);
  10516. tg3_read_fw_ver(tp);
  10517. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10518. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10519. } else {
  10520. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10521. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10522. else
  10523. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10524. }
  10525. /* 5700 {AX,BX} chips have a broken status block link
  10526. * change bit implementation, so we must use the
  10527. * status register in those cases.
  10528. */
  10529. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10530. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10531. else
  10532. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10533. /* The led_ctrl is set during tg3_phy_probe, here we might
  10534. * have to force the link status polling mechanism based
  10535. * upon subsystem IDs.
  10536. */
  10537. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10538. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10539. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10540. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10541. TG3_FLAG_USE_LINKCHG_REG);
  10542. }
  10543. /* For all SERDES we poll the MAC status register. */
  10544. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10545. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10546. else
  10547. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10548. /* All chips before 5787 can get confused if TX buffers
  10549. * straddle the 4GB address boundary in some cases.
  10550. */
  10551. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10552. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10553. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10554. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10555. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10556. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10557. tp->dev->hard_start_xmit = tg3_start_xmit;
  10558. else
  10559. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  10560. tp->rx_offset = 2;
  10561. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10562. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10563. tp->rx_offset = 0;
  10564. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10565. /* Increment the rx prod index on the rx std ring by at most
  10566. * 8 for these chips to workaround hw errata.
  10567. */
  10568. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10569. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10570. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10571. tp->rx_std_max_post = 8;
  10572. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10573. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10574. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10575. return err;
  10576. }
  10577. #ifdef CONFIG_SPARC
  10578. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10579. {
  10580. struct net_device *dev = tp->dev;
  10581. struct pci_dev *pdev = tp->pdev;
  10582. struct device_node *dp = pci_device_to_OF_node(pdev);
  10583. const unsigned char *addr;
  10584. int len;
  10585. addr = of_get_property(dp, "local-mac-address", &len);
  10586. if (addr && len == 6) {
  10587. memcpy(dev->dev_addr, addr, 6);
  10588. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10589. return 0;
  10590. }
  10591. return -ENODEV;
  10592. }
  10593. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10594. {
  10595. struct net_device *dev = tp->dev;
  10596. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10597. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10598. return 0;
  10599. }
  10600. #endif
  10601. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10602. {
  10603. struct net_device *dev = tp->dev;
  10604. u32 hi, lo, mac_offset;
  10605. int addr_ok = 0;
  10606. #ifdef CONFIG_SPARC
  10607. if (!tg3_get_macaddr_sparc(tp))
  10608. return 0;
  10609. #endif
  10610. mac_offset = 0x7c;
  10611. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10612. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10613. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10614. mac_offset = 0xcc;
  10615. if (tg3_nvram_lock(tp))
  10616. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10617. else
  10618. tg3_nvram_unlock(tp);
  10619. }
  10620. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10621. mac_offset = 0x10;
  10622. /* First try to get it from MAC address mailbox. */
  10623. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10624. if ((hi >> 16) == 0x484b) {
  10625. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10626. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10627. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10628. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10629. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10630. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10631. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10632. /* Some old bootcode may report a 0 MAC address in SRAM */
  10633. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10634. }
  10635. if (!addr_ok) {
  10636. /* Next, try NVRAM. */
  10637. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  10638. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  10639. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  10640. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  10641. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  10642. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  10643. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  10644. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  10645. }
  10646. /* Finally just fetch it out of the MAC control regs. */
  10647. else {
  10648. hi = tr32(MAC_ADDR_0_HIGH);
  10649. lo = tr32(MAC_ADDR_0_LOW);
  10650. dev->dev_addr[5] = lo & 0xff;
  10651. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10652. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10653. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10654. dev->dev_addr[1] = hi & 0xff;
  10655. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10656. }
  10657. }
  10658. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10659. #ifdef CONFIG_SPARC
  10660. if (!tg3_get_default_macaddr_sparc(tp))
  10661. return 0;
  10662. #endif
  10663. return -EINVAL;
  10664. }
  10665. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10666. return 0;
  10667. }
  10668. #define BOUNDARY_SINGLE_CACHELINE 1
  10669. #define BOUNDARY_MULTI_CACHELINE 2
  10670. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10671. {
  10672. int cacheline_size;
  10673. u8 byte;
  10674. int goal;
  10675. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10676. if (byte == 0)
  10677. cacheline_size = 1024;
  10678. else
  10679. cacheline_size = (int) byte * 4;
  10680. /* On 5703 and later chips, the boundary bits have no
  10681. * effect.
  10682. */
  10683. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10684. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10685. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10686. goto out;
  10687. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10688. goal = BOUNDARY_MULTI_CACHELINE;
  10689. #else
  10690. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10691. goal = BOUNDARY_SINGLE_CACHELINE;
  10692. #else
  10693. goal = 0;
  10694. #endif
  10695. #endif
  10696. if (!goal)
  10697. goto out;
  10698. /* PCI controllers on most RISC systems tend to disconnect
  10699. * when a device tries to burst across a cache-line boundary.
  10700. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10701. *
  10702. * Unfortunately, for PCI-E there are only limited
  10703. * write-side controls for this, and thus for reads
  10704. * we will still get the disconnects. We'll also waste
  10705. * these PCI cycles for both read and write for chips
  10706. * other than 5700 and 5701 which do not implement the
  10707. * boundary bits.
  10708. */
  10709. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10710. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10711. switch (cacheline_size) {
  10712. case 16:
  10713. case 32:
  10714. case 64:
  10715. case 128:
  10716. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10717. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10718. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10719. } else {
  10720. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10721. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10722. }
  10723. break;
  10724. case 256:
  10725. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10726. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10727. break;
  10728. default:
  10729. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10730. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10731. break;
  10732. }
  10733. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10734. switch (cacheline_size) {
  10735. case 16:
  10736. case 32:
  10737. case 64:
  10738. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10739. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10740. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10741. break;
  10742. }
  10743. /* fallthrough */
  10744. case 128:
  10745. default:
  10746. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10747. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10748. break;
  10749. }
  10750. } else {
  10751. switch (cacheline_size) {
  10752. case 16:
  10753. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10754. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10755. DMA_RWCTRL_WRITE_BNDRY_16);
  10756. break;
  10757. }
  10758. /* fallthrough */
  10759. case 32:
  10760. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10761. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10762. DMA_RWCTRL_WRITE_BNDRY_32);
  10763. break;
  10764. }
  10765. /* fallthrough */
  10766. case 64:
  10767. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10768. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10769. DMA_RWCTRL_WRITE_BNDRY_64);
  10770. break;
  10771. }
  10772. /* fallthrough */
  10773. case 128:
  10774. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10775. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10776. DMA_RWCTRL_WRITE_BNDRY_128);
  10777. break;
  10778. }
  10779. /* fallthrough */
  10780. case 256:
  10781. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10782. DMA_RWCTRL_WRITE_BNDRY_256);
  10783. break;
  10784. case 512:
  10785. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10786. DMA_RWCTRL_WRITE_BNDRY_512);
  10787. break;
  10788. case 1024:
  10789. default:
  10790. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10791. DMA_RWCTRL_WRITE_BNDRY_1024);
  10792. break;
  10793. }
  10794. }
  10795. out:
  10796. return val;
  10797. }
  10798. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10799. {
  10800. struct tg3_internal_buffer_desc test_desc;
  10801. u32 sram_dma_descs;
  10802. int i, ret;
  10803. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10804. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10805. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10806. tw32(RDMAC_STATUS, 0);
  10807. tw32(WDMAC_STATUS, 0);
  10808. tw32(BUFMGR_MODE, 0);
  10809. tw32(FTQ_RESET, 0);
  10810. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10811. test_desc.addr_lo = buf_dma & 0xffffffff;
  10812. test_desc.nic_mbuf = 0x00002100;
  10813. test_desc.len = size;
  10814. /*
  10815. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10816. * the *second* time the tg3 driver was getting loaded after an
  10817. * initial scan.
  10818. *
  10819. * Broadcom tells me:
  10820. * ...the DMA engine is connected to the GRC block and a DMA
  10821. * reset may affect the GRC block in some unpredictable way...
  10822. * The behavior of resets to individual blocks has not been tested.
  10823. *
  10824. * Broadcom noted the GRC reset will also reset all sub-components.
  10825. */
  10826. if (to_device) {
  10827. test_desc.cqid_sqid = (13 << 8) | 2;
  10828. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10829. udelay(40);
  10830. } else {
  10831. test_desc.cqid_sqid = (16 << 8) | 7;
  10832. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10833. udelay(40);
  10834. }
  10835. test_desc.flags = 0x00000005;
  10836. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10837. u32 val;
  10838. val = *(((u32 *)&test_desc) + i);
  10839. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10840. sram_dma_descs + (i * sizeof(u32)));
  10841. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10842. }
  10843. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10844. if (to_device) {
  10845. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10846. } else {
  10847. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10848. }
  10849. ret = -ENODEV;
  10850. for (i = 0; i < 40; i++) {
  10851. u32 val;
  10852. if (to_device)
  10853. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10854. else
  10855. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10856. if ((val & 0xffff) == sram_dma_descs) {
  10857. ret = 0;
  10858. break;
  10859. }
  10860. udelay(100);
  10861. }
  10862. return ret;
  10863. }
  10864. #define TEST_BUFFER_SIZE 0x2000
  10865. static int __devinit tg3_test_dma(struct tg3 *tp)
  10866. {
  10867. dma_addr_t buf_dma;
  10868. u32 *buf, saved_dma_rwctrl;
  10869. int ret;
  10870. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10871. if (!buf) {
  10872. ret = -ENOMEM;
  10873. goto out_nofree;
  10874. }
  10875. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10876. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10877. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10878. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10879. /* DMA read watermark not used on PCIE */
  10880. tp->dma_rwctrl |= 0x00180000;
  10881. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10882. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10883. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10884. tp->dma_rwctrl |= 0x003f0000;
  10885. else
  10886. tp->dma_rwctrl |= 0x003f000f;
  10887. } else {
  10888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10889. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10890. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10891. u32 read_water = 0x7;
  10892. /* If the 5704 is behind the EPB bridge, we can
  10893. * do the less restrictive ONE_DMA workaround for
  10894. * better performance.
  10895. */
  10896. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10897. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10898. tp->dma_rwctrl |= 0x8000;
  10899. else if (ccval == 0x6 || ccval == 0x7)
  10900. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10901. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10902. read_water = 4;
  10903. /* Set bit 23 to enable PCIX hw bug fix */
  10904. tp->dma_rwctrl |=
  10905. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10906. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10907. (1 << 23);
  10908. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10909. /* 5780 always in PCIX mode */
  10910. tp->dma_rwctrl |= 0x00144000;
  10911. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10912. /* 5714 always in PCIX mode */
  10913. tp->dma_rwctrl |= 0x00148000;
  10914. } else {
  10915. tp->dma_rwctrl |= 0x001b000f;
  10916. }
  10917. }
  10918. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10919. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10920. tp->dma_rwctrl &= 0xfffffff0;
  10921. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10922. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10923. /* Remove this if it causes problems for some boards. */
  10924. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10925. /* On 5700/5701 chips, we need to set this bit.
  10926. * Otherwise the chip will issue cacheline transactions
  10927. * to streamable DMA memory with not all the byte
  10928. * enables turned on. This is an error on several
  10929. * RISC PCI controllers, in particular sparc64.
  10930. *
  10931. * On 5703/5704 chips, this bit has been reassigned
  10932. * a different meaning. In particular, it is used
  10933. * on those chips to enable a PCI-X workaround.
  10934. */
  10935. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10936. }
  10937. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10938. #if 0
  10939. /* Unneeded, already done by tg3_get_invariants. */
  10940. tg3_switch_clocks(tp);
  10941. #endif
  10942. ret = 0;
  10943. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10944. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10945. goto out;
  10946. /* It is best to perform DMA test with maximum write burst size
  10947. * to expose the 5700/5701 write DMA bug.
  10948. */
  10949. saved_dma_rwctrl = tp->dma_rwctrl;
  10950. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10951. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10952. while (1) {
  10953. u32 *p = buf, i;
  10954. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10955. p[i] = i;
  10956. /* Send the buffer to the chip. */
  10957. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10958. if (ret) {
  10959. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10960. break;
  10961. }
  10962. #if 0
  10963. /* validate data reached card RAM correctly. */
  10964. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10965. u32 val;
  10966. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10967. if (le32_to_cpu(val) != p[i]) {
  10968. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10969. /* ret = -ENODEV here? */
  10970. }
  10971. p[i] = 0;
  10972. }
  10973. #endif
  10974. /* Now read it back. */
  10975. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10976. if (ret) {
  10977. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10978. break;
  10979. }
  10980. /* Verify it. */
  10981. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10982. if (p[i] == i)
  10983. continue;
  10984. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10985. DMA_RWCTRL_WRITE_BNDRY_16) {
  10986. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10987. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10988. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10989. break;
  10990. } else {
  10991. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10992. ret = -ENODEV;
  10993. goto out;
  10994. }
  10995. }
  10996. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10997. /* Success. */
  10998. ret = 0;
  10999. break;
  11000. }
  11001. }
  11002. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11003. DMA_RWCTRL_WRITE_BNDRY_16) {
  11004. static struct pci_device_id dma_wait_state_chipsets[] = {
  11005. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11006. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11007. { },
  11008. };
  11009. /* DMA test passed without adjusting DMA boundary,
  11010. * now look for chipsets that are known to expose the
  11011. * DMA bug without failing the test.
  11012. */
  11013. if (pci_dev_present(dma_wait_state_chipsets)) {
  11014. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11015. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11016. }
  11017. else
  11018. /* Safe to use the calculated DMA boundary. */
  11019. tp->dma_rwctrl = saved_dma_rwctrl;
  11020. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11021. }
  11022. out:
  11023. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11024. out_nofree:
  11025. return ret;
  11026. }
  11027. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11028. {
  11029. tp->link_config.advertising =
  11030. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11031. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11032. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11033. ADVERTISED_Autoneg | ADVERTISED_MII);
  11034. tp->link_config.speed = SPEED_INVALID;
  11035. tp->link_config.duplex = DUPLEX_INVALID;
  11036. tp->link_config.autoneg = AUTONEG_ENABLE;
  11037. tp->link_config.active_speed = SPEED_INVALID;
  11038. tp->link_config.active_duplex = DUPLEX_INVALID;
  11039. tp->link_config.phy_is_low_power = 0;
  11040. tp->link_config.orig_speed = SPEED_INVALID;
  11041. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11042. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11043. }
  11044. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11045. {
  11046. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11047. tp->bufmgr_config.mbuf_read_dma_low_water =
  11048. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11049. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11050. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11051. tp->bufmgr_config.mbuf_high_water =
  11052. DEFAULT_MB_HIGH_WATER_5705;
  11053. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11054. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11055. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11056. tp->bufmgr_config.mbuf_high_water =
  11057. DEFAULT_MB_HIGH_WATER_5906;
  11058. }
  11059. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11060. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11061. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11062. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11063. tp->bufmgr_config.mbuf_high_water_jumbo =
  11064. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11065. } else {
  11066. tp->bufmgr_config.mbuf_read_dma_low_water =
  11067. DEFAULT_MB_RDMA_LOW_WATER;
  11068. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11069. DEFAULT_MB_MACRX_LOW_WATER;
  11070. tp->bufmgr_config.mbuf_high_water =
  11071. DEFAULT_MB_HIGH_WATER;
  11072. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11073. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11074. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11075. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11076. tp->bufmgr_config.mbuf_high_water_jumbo =
  11077. DEFAULT_MB_HIGH_WATER_JUMBO;
  11078. }
  11079. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11080. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11081. }
  11082. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11083. {
  11084. switch (tp->phy_id & PHY_ID_MASK) {
  11085. case PHY_ID_BCM5400: return "5400";
  11086. case PHY_ID_BCM5401: return "5401";
  11087. case PHY_ID_BCM5411: return "5411";
  11088. case PHY_ID_BCM5701: return "5701";
  11089. case PHY_ID_BCM5703: return "5703";
  11090. case PHY_ID_BCM5704: return "5704";
  11091. case PHY_ID_BCM5705: return "5705";
  11092. case PHY_ID_BCM5750: return "5750";
  11093. case PHY_ID_BCM5752: return "5752";
  11094. case PHY_ID_BCM5714: return "5714";
  11095. case PHY_ID_BCM5780: return "5780";
  11096. case PHY_ID_BCM5755: return "5755";
  11097. case PHY_ID_BCM5787: return "5787";
  11098. case PHY_ID_BCM5784: return "5784";
  11099. case PHY_ID_BCM5756: return "5722/5756";
  11100. case PHY_ID_BCM5906: return "5906";
  11101. case PHY_ID_BCM5761: return "5761";
  11102. case PHY_ID_BCM8002: return "8002/serdes";
  11103. case 0: return "serdes";
  11104. default: return "unknown";
  11105. }
  11106. }
  11107. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11108. {
  11109. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11110. strcpy(str, "PCI Express");
  11111. return str;
  11112. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11113. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11114. strcpy(str, "PCIX:");
  11115. if ((clock_ctrl == 7) ||
  11116. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11117. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11118. strcat(str, "133MHz");
  11119. else if (clock_ctrl == 0)
  11120. strcat(str, "33MHz");
  11121. else if (clock_ctrl == 2)
  11122. strcat(str, "50MHz");
  11123. else if (clock_ctrl == 4)
  11124. strcat(str, "66MHz");
  11125. else if (clock_ctrl == 6)
  11126. strcat(str, "100MHz");
  11127. } else {
  11128. strcpy(str, "PCI:");
  11129. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11130. strcat(str, "66MHz");
  11131. else
  11132. strcat(str, "33MHz");
  11133. }
  11134. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11135. strcat(str, ":32-bit");
  11136. else
  11137. strcat(str, ":64-bit");
  11138. return str;
  11139. }
  11140. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11141. {
  11142. struct pci_dev *peer;
  11143. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11144. for (func = 0; func < 8; func++) {
  11145. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11146. if (peer && peer != tp->pdev)
  11147. break;
  11148. pci_dev_put(peer);
  11149. }
  11150. /* 5704 can be configured in single-port mode, set peer to
  11151. * tp->pdev in that case.
  11152. */
  11153. if (!peer) {
  11154. peer = tp->pdev;
  11155. return peer;
  11156. }
  11157. /*
  11158. * We don't need to keep the refcount elevated; there's no way
  11159. * to remove one half of this device without removing the other
  11160. */
  11161. pci_dev_put(peer);
  11162. return peer;
  11163. }
  11164. static void __devinit tg3_init_coal(struct tg3 *tp)
  11165. {
  11166. struct ethtool_coalesce *ec = &tp->coal;
  11167. memset(ec, 0, sizeof(*ec));
  11168. ec->cmd = ETHTOOL_GCOALESCE;
  11169. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11170. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11171. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11172. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11173. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11174. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11175. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11176. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11177. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11178. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11179. HOSTCC_MODE_CLRTICK_TXBD)) {
  11180. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11181. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11182. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11183. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11184. }
  11185. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11186. ec->rx_coalesce_usecs_irq = 0;
  11187. ec->tx_coalesce_usecs_irq = 0;
  11188. ec->stats_block_coalesce_usecs = 0;
  11189. }
  11190. }
  11191. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11192. const struct pci_device_id *ent)
  11193. {
  11194. static int tg3_version_printed = 0;
  11195. resource_size_t tg3reg_len;
  11196. struct net_device *dev;
  11197. struct tg3 *tp;
  11198. int err, pm_cap;
  11199. char str[40];
  11200. u64 dma_mask, persist_dma_mask;
  11201. if (tg3_version_printed++ == 0)
  11202. printk(KERN_INFO "%s", version);
  11203. err = pci_enable_device(pdev);
  11204. if (err) {
  11205. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11206. "aborting.\n");
  11207. return err;
  11208. }
  11209. if (!(pci_resource_flags(pdev, BAR_0) & IORESOURCE_MEM)) {
  11210. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11211. "base address, aborting.\n");
  11212. err = -ENODEV;
  11213. goto err_out_disable_pdev;
  11214. }
  11215. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11216. if (err) {
  11217. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11218. "aborting.\n");
  11219. goto err_out_disable_pdev;
  11220. }
  11221. pci_set_master(pdev);
  11222. /* Find power-management capability. */
  11223. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11224. if (pm_cap == 0) {
  11225. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11226. "aborting.\n");
  11227. err = -EIO;
  11228. goto err_out_free_res;
  11229. }
  11230. dev = alloc_etherdev(sizeof(*tp));
  11231. if (!dev) {
  11232. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11233. err = -ENOMEM;
  11234. goto err_out_free_res;
  11235. }
  11236. SET_NETDEV_DEV(dev, &pdev->dev);
  11237. #if TG3_VLAN_TAG_USED
  11238. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11239. dev->vlan_rx_register = tg3_vlan_rx_register;
  11240. #endif
  11241. tp = netdev_priv(dev);
  11242. tp->pdev = pdev;
  11243. tp->dev = dev;
  11244. tp->pm_cap = pm_cap;
  11245. tp->rx_mode = TG3_DEF_RX_MODE;
  11246. tp->tx_mode = TG3_DEF_TX_MODE;
  11247. if (tg3_debug > 0)
  11248. tp->msg_enable = tg3_debug;
  11249. else
  11250. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11251. /* The word/byte swap controls here control register access byte
  11252. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11253. * setting below.
  11254. */
  11255. tp->misc_host_ctrl =
  11256. MISC_HOST_CTRL_MASK_PCI_INT |
  11257. MISC_HOST_CTRL_WORD_SWAP |
  11258. MISC_HOST_CTRL_INDIR_ACCESS |
  11259. MISC_HOST_CTRL_PCISTATE_RW;
  11260. /* The NONFRM (non-frame) byte/word swap controls take effect
  11261. * on descriptor entries, anything which isn't packet data.
  11262. *
  11263. * The StrongARM chips on the board (one for tx, one for rx)
  11264. * are running in big-endian mode.
  11265. */
  11266. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11267. GRC_MODE_WSWAP_NONFRM_DATA);
  11268. #ifdef __BIG_ENDIAN
  11269. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11270. #endif
  11271. spin_lock_init(&tp->lock);
  11272. spin_lock_init(&tp->indirect_lock);
  11273. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11274. dev->mem_start = pci_resource_start(pdev, BAR_0);
  11275. tg3reg_len = pci_resource_len(pdev, BAR_0);
  11276. dev->mem_end = dev->mem_start + tg3reg_len;
  11277. tp->regs = ioremap_nocache(dev->mem_start, tg3reg_len);
  11278. if (!tp->regs) {
  11279. printk(KERN_ERR PFX "Cannot map device registers, "
  11280. "aborting.\n");
  11281. err = -ENOMEM;
  11282. goto err_out_free_dev;
  11283. }
  11284. tg3_init_link_config(tp);
  11285. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11286. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11287. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11288. dev->open = tg3_open;
  11289. dev->stop = tg3_close;
  11290. dev->get_stats = tg3_get_stats;
  11291. dev->set_multicast_list = tg3_set_rx_mode;
  11292. dev->set_mac_address = tg3_set_mac_addr;
  11293. dev->do_ioctl = tg3_ioctl;
  11294. dev->tx_timeout = tg3_tx_timeout;
  11295. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11296. dev->ethtool_ops = &tg3_ethtool_ops;
  11297. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11298. dev->change_mtu = tg3_change_mtu;
  11299. dev->irq = pdev->irq;
  11300. #ifdef CONFIG_NET_POLL_CONTROLLER
  11301. dev->poll_controller = tg3_poll_controller;
  11302. #endif
  11303. err = tg3_get_invariants(tp);
  11304. if (err) {
  11305. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11306. "aborting.\n");
  11307. goto err_out_iounmap;
  11308. }
  11309. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11310. * device behind the EPB cannot support DMA addresses > 40-bit.
  11311. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11312. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11313. * do DMA address check in tg3_start_xmit().
  11314. */
  11315. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11316. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  11317. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11318. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  11319. #ifdef CONFIG_HIGHMEM
  11320. dma_mask = DMA_64BIT_MASK;
  11321. #endif
  11322. } else
  11323. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  11324. /* Configure DMA attributes. */
  11325. if (dma_mask > DMA_32BIT_MASK) {
  11326. err = pci_set_dma_mask(pdev, dma_mask);
  11327. if (!err) {
  11328. dev->features |= NETIF_F_HIGHDMA;
  11329. err = pci_set_consistent_dma_mask(pdev,
  11330. persist_dma_mask);
  11331. if (err < 0) {
  11332. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11333. "DMA for consistent allocations\n");
  11334. goto err_out_iounmap;
  11335. }
  11336. }
  11337. }
  11338. if (err || dma_mask == DMA_32BIT_MASK) {
  11339. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  11340. if (err) {
  11341. printk(KERN_ERR PFX "No usable DMA configuration, "
  11342. "aborting.\n");
  11343. goto err_out_iounmap;
  11344. }
  11345. }
  11346. tg3_init_bufmgr_config(tp);
  11347. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11348. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11349. }
  11350. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11351. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11352. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11353. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11354. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11355. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11356. } else {
  11357. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11358. }
  11359. /* TSO is on by default on chips that support hardware TSO.
  11360. * Firmware TSO on older chips gives lower performance, so it
  11361. * is off by default, but can be enabled using ethtool.
  11362. */
  11363. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11364. dev->features |= NETIF_F_TSO;
  11365. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  11366. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  11367. dev->features |= NETIF_F_TSO6;
  11368. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11369. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11370. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11371. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11372. dev->features |= NETIF_F_TSO_ECN;
  11373. }
  11374. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11375. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11376. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11377. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11378. tp->rx_pending = 63;
  11379. }
  11380. err = tg3_get_device_address(tp);
  11381. if (err) {
  11382. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11383. "aborting.\n");
  11384. goto err_out_iounmap;
  11385. }
  11386. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11387. if (!(pci_resource_flags(pdev, BAR_2) & IORESOURCE_MEM)) {
  11388. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11389. "base address for APE, aborting.\n");
  11390. err = -ENODEV;
  11391. goto err_out_iounmap;
  11392. }
  11393. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11394. if (!tp->aperegs) {
  11395. printk(KERN_ERR PFX "Cannot map APE registers, "
  11396. "aborting.\n");
  11397. err = -ENOMEM;
  11398. goto err_out_iounmap;
  11399. }
  11400. tg3_ape_lock_init(tp);
  11401. }
  11402. /*
  11403. * Reset chip in case UNDI or EFI driver did not shutdown
  11404. * DMA self test will enable WDMAC and we'll see (spurious)
  11405. * pending DMA on the PCI bus at that point.
  11406. */
  11407. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11408. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11409. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11410. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11411. }
  11412. err = tg3_test_dma(tp);
  11413. if (err) {
  11414. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11415. goto err_out_apeunmap;
  11416. }
  11417. /* Tigon3 can do ipv4 only... and some chips have buggy
  11418. * checksumming.
  11419. */
  11420. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  11421. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  11422. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11423. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11424. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11425. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11426. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11427. dev->features |= NETIF_F_IPV6_CSUM;
  11428. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11429. } else
  11430. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  11431. /* flow control autonegotiation is default behavior */
  11432. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11433. tp->link_config.flowctrl = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  11434. tg3_init_coal(tp);
  11435. pci_set_drvdata(pdev, dev);
  11436. err = register_netdev(dev);
  11437. if (err) {
  11438. printk(KERN_ERR PFX "Cannot register net device, "
  11439. "aborting.\n");
  11440. goto err_out_apeunmap;
  11441. }
  11442. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] "
  11443. "(%s) %s Ethernet %pM\n",
  11444. dev->name,
  11445. tp->board_part_number,
  11446. tp->pci_chip_rev_id,
  11447. tg3_phy_string(tp),
  11448. tg3_bus_string(tp, str),
  11449. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11450. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11451. "10/100/1000Base-T")),
  11452. dev->dev_addr);
  11453. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  11454. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  11455. dev->name,
  11456. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11457. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11458. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11459. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11460. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  11461. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11462. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11463. dev->name, tp->dma_rwctrl,
  11464. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  11465. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  11466. return 0;
  11467. err_out_apeunmap:
  11468. if (tp->aperegs) {
  11469. iounmap(tp->aperegs);
  11470. tp->aperegs = NULL;
  11471. }
  11472. err_out_iounmap:
  11473. if (tp->regs) {
  11474. iounmap(tp->regs);
  11475. tp->regs = NULL;
  11476. }
  11477. err_out_free_dev:
  11478. free_netdev(dev);
  11479. err_out_free_res:
  11480. pci_release_regions(pdev);
  11481. err_out_disable_pdev:
  11482. pci_disable_device(pdev);
  11483. pci_set_drvdata(pdev, NULL);
  11484. return err;
  11485. }
  11486. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11487. {
  11488. struct net_device *dev = pci_get_drvdata(pdev);
  11489. if (dev) {
  11490. struct tg3 *tp = netdev_priv(dev);
  11491. flush_scheduled_work();
  11492. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11493. tg3_phy_fini(tp);
  11494. tg3_mdio_fini(tp);
  11495. }
  11496. unregister_netdev(dev);
  11497. if (tp->aperegs) {
  11498. iounmap(tp->aperegs);
  11499. tp->aperegs = NULL;
  11500. }
  11501. if (tp->regs) {
  11502. iounmap(tp->regs);
  11503. tp->regs = NULL;
  11504. }
  11505. free_netdev(dev);
  11506. pci_release_regions(pdev);
  11507. pci_disable_device(pdev);
  11508. pci_set_drvdata(pdev, NULL);
  11509. }
  11510. }
  11511. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11512. {
  11513. struct net_device *dev = pci_get_drvdata(pdev);
  11514. struct tg3 *tp = netdev_priv(dev);
  11515. pci_power_t target_state;
  11516. int err;
  11517. /* PCI register 4 needs to be saved whether netif_running() or not.
  11518. * MSI address and data need to be saved if using MSI and
  11519. * netif_running().
  11520. */
  11521. pci_save_state(pdev);
  11522. if (!netif_running(dev))
  11523. return 0;
  11524. flush_scheduled_work();
  11525. tg3_phy_stop(tp);
  11526. tg3_netif_stop(tp);
  11527. del_timer_sync(&tp->timer);
  11528. tg3_full_lock(tp, 1);
  11529. tg3_disable_ints(tp);
  11530. tg3_full_unlock(tp);
  11531. netif_device_detach(dev);
  11532. tg3_full_lock(tp, 0);
  11533. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11534. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11535. tg3_full_unlock(tp);
  11536. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11537. err = tg3_set_power_state(tp, target_state);
  11538. if (err) {
  11539. int err2;
  11540. tg3_full_lock(tp, 0);
  11541. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11542. err2 = tg3_restart_hw(tp, 1);
  11543. if (err2)
  11544. goto out;
  11545. tp->timer.expires = jiffies + tp->timer_offset;
  11546. add_timer(&tp->timer);
  11547. netif_device_attach(dev);
  11548. tg3_netif_start(tp);
  11549. out:
  11550. tg3_full_unlock(tp);
  11551. if (!err2)
  11552. tg3_phy_start(tp);
  11553. }
  11554. return err;
  11555. }
  11556. static int tg3_resume(struct pci_dev *pdev)
  11557. {
  11558. struct net_device *dev = pci_get_drvdata(pdev);
  11559. struct tg3 *tp = netdev_priv(dev);
  11560. int err;
  11561. pci_restore_state(tp->pdev);
  11562. if (!netif_running(dev))
  11563. return 0;
  11564. err = tg3_set_power_state(tp, PCI_D0);
  11565. if (err)
  11566. return err;
  11567. netif_device_attach(dev);
  11568. tg3_full_lock(tp, 0);
  11569. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11570. err = tg3_restart_hw(tp, 1);
  11571. if (err)
  11572. goto out;
  11573. tp->timer.expires = jiffies + tp->timer_offset;
  11574. add_timer(&tp->timer);
  11575. tg3_netif_start(tp);
  11576. out:
  11577. tg3_full_unlock(tp);
  11578. if (!err)
  11579. tg3_phy_start(tp);
  11580. return err;
  11581. }
  11582. static struct pci_driver tg3_driver = {
  11583. .name = DRV_MODULE_NAME,
  11584. .id_table = tg3_pci_tbl,
  11585. .probe = tg3_init_one,
  11586. .remove = __devexit_p(tg3_remove_one),
  11587. .suspend = tg3_suspend,
  11588. .resume = tg3_resume
  11589. };
  11590. static int __init tg3_init(void)
  11591. {
  11592. return pci_register_driver(&tg3_driver);
  11593. }
  11594. static void __exit tg3_cleanup(void)
  11595. {
  11596. pci_unregister_driver(&tg3_driver);
  11597. }
  11598. module_init(tg3_init);
  11599. module_exit(tg3_cleanup);