mmu.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. *
  11. * Authors:
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. * Avi Kivity <avi@qumranet.com>
  14. *
  15. * This work is licensed under the terms of the GNU GPL, version 2. See
  16. * the COPYING file in the top-level directory.
  17. *
  18. */
  19. #include "mmu.h"
  20. #include "kvm_cache_regs.h"
  21. #include <linux/kvm_host.h>
  22. #include <linux/types.h>
  23. #include <linux/string.h>
  24. #include <linux/mm.h>
  25. #include <linux/highmem.h>
  26. #include <linux/module.h>
  27. #include <linux/swap.h>
  28. #include <linux/hugetlb.h>
  29. #include <linux/compiler.h>
  30. #include <linux/srcu.h>
  31. #include <asm/page.h>
  32. #include <asm/cmpxchg.h>
  33. #include <asm/io.h>
  34. #include <asm/vmx.h>
  35. /*
  36. * When setting this variable to true it enables Two-Dimensional-Paging
  37. * where the hardware walks 2 page tables:
  38. * 1. the guest-virtual to guest-physical
  39. * 2. while doing 1. it walks guest-physical to host-physical
  40. * If the hardware supports that we don't need to do shadow paging.
  41. */
  42. bool tdp_enabled = false;
  43. #undef MMU_DEBUG
  44. #undef AUDIT
  45. #ifdef AUDIT
  46. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg);
  47. #else
  48. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg) {}
  49. #endif
  50. #ifdef MMU_DEBUG
  51. #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
  52. #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
  53. #else
  54. #define pgprintk(x...) do { } while (0)
  55. #define rmap_printk(x...) do { } while (0)
  56. #endif
  57. #if defined(MMU_DEBUG) || defined(AUDIT)
  58. static int dbg = 0;
  59. module_param(dbg, bool, 0644);
  60. #endif
  61. static int oos_shadow = 1;
  62. module_param(oos_shadow, bool, 0644);
  63. #ifndef MMU_DEBUG
  64. #define ASSERT(x) do { } while (0)
  65. #else
  66. #define ASSERT(x) \
  67. if (!(x)) { \
  68. printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
  69. __FILE__, __LINE__, #x); \
  70. }
  71. #endif
  72. #define PT_FIRST_AVAIL_BITS_SHIFT 9
  73. #define PT64_SECOND_AVAIL_BITS_SHIFT 52
  74. #define VALID_PAGE(x) ((x) != INVALID_PAGE)
  75. #define PT64_LEVEL_BITS 9
  76. #define PT64_LEVEL_SHIFT(level) \
  77. (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
  78. #define PT64_LEVEL_MASK(level) \
  79. (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
  80. #define PT64_INDEX(address, level)\
  81. (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
  82. #define PT32_LEVEL_BITS 10
  83. #define PT32_LEVEL_SHIFT(level) \
  84. (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
  85. #define PT32_LEVEL_MASK(level) \
  86. (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
  87. #define PT32_LVL_OFFSET_MASK(level) \
  88. (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  89. * PT32_LEVEL_BITS))) - 1))
  90. #define PT32_INDEX(address, level)\
  91. (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
  92. #define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
  93. #define PT64_DIR_BASE_ADDR_MASK \
  94. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
  95. #define PT64_LVL_ADDR_MASK(level) \
  96. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  97. * PT64_LEVEL_BITS))) - 1))
  98. #define PT64_LVL_OFFSET_MASK(level) \
  99. (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  100. * PT64_LEVEL_BITS))) - 1))
  101. #define PT32_BASE_ADDR_MASK PAGE_MASK
  102. #define PT32_DIR_BASE_ADDR_MASK \
  103. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
  104. #define PT32_LVL_ADDR_MASK(level) \
  105. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  106. * PT32_LEVEL_BITS))) - 1))
  107. #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
  108. | PT64_NX_MASK)
  109. #define PFERR_PRESENT_MASK (1U << 0)
  110. #define PFERR_WRITE_MASK (1U << 1)
  111. #define PFERR_USER_MASK (1U << 2)
  112. #define PFERR_RSVD_MASK (1U << 3)
  113. #define PFERR_FETCH_MASK (1U << 4)
  114. #define PT_PDPE_LEVEL 3
  115. #define PT_DIRECTORY_LEVEL 2
  116. #define PT_PAGE_TABLE_LEVEL 1
  117. #define RMAP_EXT 4
  118. #define ACC_EXEC_MASK 1
  119. #define ACC_WRITE_MASK PT_WRITABLE_MASK
  120. #define ACC_USER_MASK PT_USER_MASK
  121. #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
  122. #define CREATE_TRACE_POINTS
  123. #include "mmutrace.h"
  124. #define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
  125. #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
  126. struct kvm_rmap_desc {
  127. u64 *sptes[RMAP_EXT];
  128. struct kvm_rmap_desc *more;
  129. };
  130. struct kvm_shadow_walk_iterator {
  131. u64 addr;
  132. hpa_t shadow_addr;
  133. int level;
  134. u64 *sptep;
  135. unsigned index;
  136. };
  137. #define for_each_shadow_entry(_vcpu, _addr, _walker) \
  138. for (shadow_walk_init(&(_walker), _vcpu, _addr); \
  139. shadow_walk_okay(&(_walker)); \
  140. shadow_walk_next(&(_walker)))
  141. struct kvm_unsync_walk {
  142. int (*entry) (struct kvm_mmu_page *sp, struct kvm_unsync_walk *walk);
  143. };
  144. typedef int (*mmu_parent_walk_fn) (struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp);
  145. static struct kmem_cache *pte_chain_cache;
  146. static struct kmem_cache *rmap_desc_cache;
  147. static struct kmem_cache *mmu_page_header_cache;
  148. static u64 __read_mostly shadow_trap_nonpresent_pte;
  149. static u64 __read_mostly shadow_notrap_nonpresent_pte;
  150. static u64 __read_mostly shadow_base_present_pte;
  151. static u64 __read_mostly shadow_nx_mask;
  152. static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
  153. static u64 __read_mostly shadow_user_mask;
  154. static u64 __read_mostly shadow_accessed_mask;
  155. static u64 __read_mostly shadow_dirty_mask;
  156. static inline u64 rsvd_bits(int s, int e)
  157. {
  158. return ((1ULL << (e - s + 1)) - 1) << s;
  159. }
  160. void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
  161. {
  162. shadow_trap_nonpresent_pte = trap_pte;
  163. shadow_notrap_nonpresent_pte = notrap_pte;
  164. }
  165. EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
  166. void kvm_mmu_set_base_ptes(u64 base_pte)
  167. {
  168. shadow_base_present_pte = base_pte;
  169. }
  170. EXPORT_SYMBOL_GPL(kvm_mmu_set_base_ptes);
  171. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  172. u64 dirty_mask, u64 nx_mask, u64 x_mask)
  173. {
  174. shadow_user_mask = user_mask;
  175. shadow_accessed_mask = accessed_mask;
  176. shadow_dirty_mask = dirty_mask;
  177. shadow_nx_mask = nx_mask;
  178. shadow_x_mask = x_mask;
  179. }
  180. EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
  181. static int is_write_protection(struct kvm_vcpu *vcpu)
  182. {
  183. return vcpu->arch.cr0 & X86_CR0_WP;
  184. }
  185. static int is_cpuid_PSE36(void)
  186. {
  187. return 1;
  188. }
  189. static int is_nx(struct kvm_vcpu *vcpu)
  190. {
  191. return vcpu->arch.shadow_efer & EFER_NX;
  192. }
  193. static int is_shadow_present_pte(u64 pte)
  194. {
  195. return pte != shadow_trap_nonpresent_pte
  196. && pte != shadow_notrap_nonpresent_pte;
  197. }
  198. static int is_large_pte(u64 pte)
  199. {
  200. return pte & PT_PAGE_SIZE_MASK;
  201. }
  202. static int is_writeble_pte(unsigned long pte)
  203. {
  204. return pte & PT_WRITABLE_MASK;
  205. }
  206. static int is_dirty_gpte(unsigned long pte)
  207. {
  208. return pte & PT_DIRTY_MASK;
  209. }
  210. static int is_rmap_spte(u64 pte)
  211. {
  212. return is_shadow_present_pte(pte);
  213. }
  214. static int is_last_spte(u64 pte, int level)
  215. {
  216. if (level == PT_PAGE_TABLE_LEVEL)
  217. return 1;
  218. if (is_large_pte(pte))
  219. return 1;
  220. return 0;
  221. }
  222. static pfn_t spte_to_pfn(u64 pte)
  223. {
  224. return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  225. }
  226. static gfn_t pse36_gfn_delta(u32 gpte)
  227. {
  228. int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
  229. return (gpte & PT32_DIR_PSE36_MASK) << shift;
  230. }
  231. static void __set_spte(u64 *sptep, u64 spte)
  232. {
  233. #ifdef CONFIG_X86_64
  234. set_64bit((unsigned long *)sptep, spte);
  235. #else
  236. set_64bit((unsigned long long *)sptep, spte);
  237. #endif
  238. }
  239. static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
  240. struct kmem_cache *base_cache, int min)
  241. {
  242. void *obj;
  243. if (cache->nobjs >= min)
  244. return 0;
  245. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  246. obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
  247. if (!obj)
  248. return -ENOMEM;
  249. cache->objects[cache->nobjs++] = obj;
  250. }
  251. return 0;
  252. }
  253. static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc)
  254. {
  255. while (mc->nobjs)
  256. kfree(mc->objects[--mc->nobjs]);
  257. }
  258. static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
  259. int min)
  260. {
  261. struct page *page;
  262. if (cache->nobjs >= min)
  263. return 0;
  264. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  265. page = alloc_page(GFP_KERNEL);
  266. if (!page)
  267. return -ENOMEM;
  268. set_page_private(page, 0);
  269. cache->objects[cache->nobjs++] = page_address(page);
  270. }
  271. return 0;
  272. }
  273. static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
  274. {
  275. while (mc->nobjs)
  276. free_page((unsigned long)mc->objects[--mc->nobjs]);
  277. }
  278. static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
  279. {
  280. int r;
  281. r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
  282. pte_chain_cache, 4);
  283. if (r)
  284. goto out;
  285. r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
  286. rmap_desc_cache, 4);
  287. if (r)
  288. goto out;
  289. r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
  290. if (r)
  291. goto out;
  292. r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
  293. mmu_page_header_cache, 4);
  294. out:
  295. return r;
  296. }
  297. static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
  298. {
  299. mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache);
  300. mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache);
  301. mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
  302. mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache);
  303. }
  304. static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
  305. size_t size)
  306. {
  307. void *p;
  308. BUG_ON(!mc->nobjs);
  309. p = mc->objects[--mc->nobjs];
  310. return p;
  311. }
  312. static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
  313. {
  314. return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
  315. sizeof(struct kvm_pte_chain));
  316. }
  317. static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
  318. {
  319. kfree(pc);
  320. }
  321. static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
  322. {
  323. return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
  324. sizeof(struct kvm_rmap_desc));
  325. }
  326. static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
  327. {
  328. kfree(rd);
  329. }
  330. /*
  331. * Return the pointer to the largepage write count for a given
  332. * gfn, handling slots that are not large page aligned.
  333. */
  334. static int *slot_largepage_idx(gfn_t gfn,
  335. struct kvm_memory_slot *slot,
  336. int level)
  337. {
  338. unsigned long idx;
  339. idx = (gfn / KVM_PAGES_PER_HPAGE(level)) -
  340. (slot->base_gfn / KVM_PAGES_PER_HPAGE(level));
  341. return &slot->lpage_info[level - 2][idx].write_count;
  342. }
  343. static void account_shadowed(struct kvm *kvm, gfn_t gfn)
  344. {
  345. struct kvm_memory_slot *slot;
  346. int *write_count;
  347. int i;
  348. gfn = unalias_gfn(kvm, gfn);
  349. slot = gfn_to_memslot_unaliased(kvm, gfn);
  350. for (i = PT_DIRECTORY_LEVEL;
  351. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  352. write_count = slot_largepage_idx(gfn, slot, i);
  353. *write_count += 1;
  354. }
  355. }
  356. static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
  357. {
  358. struct kvm_memory_slot *slot;
  359. int *write_count;
  360. int i;
  361. gfn = unalias_gfn(kvm, gfn);
  362. for (i = PT_DIRECTORY_LEVEL;
  363. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  364. slot = gfn_to_memslot_unaliased(kvm, gfn);
  365. write_count = slot_largepage_idx(gfn, slot, i);
  366. *write_count -= 1;
  367. WARN_ON(*write_count < 0);
  368. }
  369. }
  370. static int has_wrprotected_page(struct kvm *kvm,
  371. gfn_t gfn,
  372. int level)
  373. {
  374. struct kvm_memory_slot *slot;
  375. int *largepage_idx;
  376. gfn = unalias_gfn(kvm, gfn);
  377. slot = gfn_to_memslot_unaliased(kvm, gfn);
  378. if (slot) {
  379. largepage_idx = slot_largepage_idx(gfn, slot, level);
  380. return *largepage_idx;
  381. }
  382. return 1;
  383. }
  384. static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
  385. {
  386. unsigned long page_size = PAGE_SIZE;
  387. struct vm_area_struct *vma;
  388. unsigned long addr;
  389. int i, ret = 0;
  390. addr = gfn_to_hva(kvm, gfn);
  391. if (kvm_is_error_hva(addr))
  392. return PT_PAGE_TABLE_LEVEL;
  393. down_read(&current->mm->mmap_sem);
  394. vma = find_vma(current->mm, addr);
  395. if (!vma)
  396. goto out;
  397. page_size = vma_kernel_pagesize(vma);
  398. out:
  399. up_read(&current->mm->mmap_sem);
  400. for (i = PT_PAGE_TABLE_LEVEL;
  401. i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
  402. if (page_size >= KVM_HPAGE_SIZE(i))
  403. ret = i;
  404. else
  405. break;
  406. }
  407. return ret;
  408. }
  409. static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  410. {
  411. struct kvm_memory_slot *slot;
  412. int host_level;
  413. int level = PT_PAGE_TABLE_LEVEL;
  414. slot = gfn_to_memslot(vcpu->kvm, large_gfn);
  415. if (slot && slot->dirty_bitmap)
  416. return PT_PAGE_TABLE_LEVEL;
  417. host_level = host_mapping_level(vcpu->kvm, large_gfn);
  418. if (host_level == PT_PAGE_TABLE_LEVEL)
  419. return host_level;
  420. for (level = PT_DIRECTORY_LEVEL; level <= host_level; ++level)
  421. if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
  422. break;
  423. return level - 1;
  424. }
  425. /*
  426. * Take gfn and return the reverse mapping to it.
  427. * Note: gfn must be unaliased before this function get called
  428. */
  429. static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
  430. {
  431. struct kvm_memory_slot *slot;
  432. unsigned long idx;
  433. slot = gfn_to_memslot(kvm, gfn);
  434. if (likely(level == PT_PAGE_TABLE_LEVEL))
  435. return &slot->rmap[gfn - slot->base_gfn];
  436. idx = (gfn / KVM_PAGES_PER_HPAGE(level)) -
  437. (slot->base_gfn / KVM_PAGES_PER_HPAGE(level));
  438. return &slot->lpage_info[level - 2][idx].rmap_pde;
  439. }
  440. /*
  441. * Reverse mapping data structures:
  442. *
  443. * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
  444. * that points to page_address(page).
  445. *
  446. * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
  447. * containing more mappings.
  448. *
  449. * Returns the number of rmap entries before the spte was added or zero if
  450. * the spte was not added.
  451. *
  452. */
  453. static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  454. {
  455. struct kvm_mmu_page *sp;
  456. struct kvm_rmap_desc *desc;
  457. unsigned long *rmapp;
  458. int i, count = 0;
  459. if (!is_rmap_spte(*spte))
  460. return count;
  461. gfn = unalias_gfn(vcpu->kvm, gfn);
  462. sp = page_header(__pa(spte));
  463. sp->gfns[spte - sp->spt] = gfn;
  464. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  465. if (!*rmapp) {
  466. rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
  467. *rmapp = (unsigned long)spte;
  468. } else if (!(*rmapp & 1)) {
  469. rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
  470. desc = mmu_alloc_rmap_desc(vcpu);
  471. desc->sptes[0] = (u64 *)*rmapp;
  472. desc->sptes[1] = spte;
  473. *rmapp = (unsigned long)desc | 1;
  474. } else {
  475. rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
  476. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  477. while (desc->sptes[RMAP_EXT-1] && desc->more) {
  478. desc = desc->more;
  479. count += RMAP_EXT;
  480. }
  481. if (desc->sptes[RMAP_EXT-1]) {
  482. desc->more = mmu_alloc_rmap_desc(vcpu);
  483. desc = desc->more;
  484. }
  485. for (i = 0; desc->sptes[i]; ++i)
  486. ;
  487. desc->sptes[i] = spte;
  488. }
  489. return count;
  490. }
  491. static void rmap_desc_remove_entry(unsigned long *rmapp,
  492. struct kvm_rmap_desc *desc,
  493. int i,
  494. struct kvm_rmap_desc *prev_desc)
  495. {
  496. int j;
  497. for (j = RMAP_EXT - 1; !desc->sptes[j] && j > i; --j)
  498. ;
  499. desc->sptes[i] = desc->sptes[j];
  500. desc->sptes[j] = NULL;
  501. if (j != 0)
  502. return;
  503. if (!prev_desc && !desc->more)
  504. *rmapp = (unsigned long)desc->sptes[0];
  505. else
  506. if (prev_desc)
  507. prev_desc->more = desc->more;
  508. else
  509. *rmapp = (unsigned long)desc->more | 1;
  510. mmu_free_rmap_desc(desc);
  511. }
  512. static void rmap_remove(struct kvm *kvm, u64 *spte)
  513. {
  514. struct kvm_rmap_desc *desc;
  515. struct kvm_rmap_desc *prev_desc;
  516. struct kvm_mmu_page *sp;
  517. pfn_t pfn;
  518. unsigned long *rmapp;
  519. int i;
  520. if (!is_rmap_spte(*spte))
  521. return;
  522. sp = page_header(__pa(spte));
  523. pfn = spte_to_pfn(*spte);
  524. if (*spte & shadow_accessed_mask)
  525. kvm_set_pfn_accessed(pfn);
  526. if (is_writeble_pte(*spte))
  527. kvm_set_pfn_dirty(pfn);
  528. rmapp = gfn_to_rmap(kvm, sp->gfns[spte - sp->spt], sp->role.level);
  529. if (!*rmapp) {
  530. printk(KERN_ERR "rmap_remove: %p %llx 0->BUG\n", spte, *spte);
  531. BUG();
  532. } else if (!(*rmapp & 1)) {
  533. rmap_printk("rmap_remove: %p %llx 1->0\n", spte, *spte);
  534. if ((u64 *)*rmapp != spte) {
  535. printk(KERN_ERR "rmap_remove: %p %llx 1->BUG\n",
  536. spte, *spte);
  537. BUG();
  538. }
  539. *rmapp = 0;
  540. } else {
  541. rmap_printk("rmap_remove: %p %llx many->many\n", spte, *spte);
  542. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  543. prev_desc = NULL;
  544. while (desc) {
  545. for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i)
  546. if (desc->sptes[i] == spte) {
  547. rmap_desc_remove_entry(rmapp,
  548. desc, i,
  549. prev_desc);
  550. return;
  551. }
  552. prev_desc = desc;
  553. desc = desc->more;
  554. }
  555. pr_err("rmap_remove: %p %llx many->many\n", spte, *spte);
  556. BUG();
  557. }
  558. }
  559. static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
  560. {
  561. struct kvm_rmap_desc *desc;
  562. struct kvm_rmap_desc *prev_desc;
  563. u64 *prev_spte;
  564. int i;
  565. if (!*rmapp)
  566. return NULL;
  567. else if (!(*rmapp & 1)) {
  568. if (!spte)
  569. return (u64 *)*rmapp;
  570. return NULL;
  571. }
  572. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  573. prev_desc = NULL;
  574. prev_spte = NULL;
  575. while (desc) {
  576. for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i) {
  577. if (prev_spte == spte)
  578. return desc->sptes[i];
  579. prev_spte = desc->sptes[i];
  580. }
  581. desc = desc->more;
  582. }
  583. return NULL;
  584. }
  585. static int rmap_write_protect(struct kvm *kvm, u64 gfn)
  586. {
  587. unsigned long *rmapp;
  588. u64 *spte;
  589. int i, write_protected = 0;
  590. gfn = unalias_gfn(kvm, gfn);
  591. rmapp = gfn_to_rmap(kvm, gfn, PT_PAGE_TABLE_LEVEL);
  592. spte = rmap_next(kvm, rmapp, NULL);
  593. while (spte) {
  594. BUG_ON(!spte);
  595. BUG_ON(!(*spte & PT_PRESENT_MASK));
  596. rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
  597. if (is_writeble_pte(*spte)) {
  598. __set_spte(spte, *spte & ~PT_WRITABLE_MASK);
  599. write_protected = 1;
  600. }
  601. spte = rmap_next(kvm, rmapp, spte);
  602. }
  603. if (write_protected) {
  604. pfn_t pfn;
  605. spte = rmap_next(kvm, rmapp, NULL);
  606. pfn = spte_to_pfn(*spte);
  607. kvm_set_pfn_dirty(pfn);
  608. }
  609. /* check for huge page mappings */
  610. for (i = PT_DIRECTORY_LEVEL;
  611. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  612. rmapp = gfn_to_rmap(kvm, gfn, i);
  613. spte = rmap_next(kvm, rmapp, NULL);
  614. while (spte) {
  615. BUG_ON(!spte);
  616. BUG_ON(!(*spte & PT_PRESENT_MASK));
  617. BUG_ON((*spte & (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK)) != (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK));
  618. pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
  619. if (is_writeble_pte(*spte)) {
  620. rmap_remove(kvm, spte);
  621. --kvm->stat.lpages;
  622. __set_spte(spte, shadow_trap_nonpresent_pte);
  623. spte = NULL;
  624. write_protected = 1;
  625. }
  626. spte = rmap_next(kvm, rmapp, spte);
  627. }
  628. }
  629. return write_protected;
  630. }
  631. static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
  632. unsigned long data)
  633. {
  634. u64 *spte;
  635. int need_tlb_flush = 0;
  636. while ((spte = rmap_next(kvm, rmapp, NULL))) {
  637. BUG_ON(!(*spte & PT_PRESENT_MASK));
  638. rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", spte, *spte);
  639. rmap_remove(kvm, spte);
  640. __set_spte(spte, shadow_trap_nonpresent_pte);
  641. need_tlb_flush = 1;
  642. }
  643. return need_tlb_flush;
  644. }
  645. static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
  646. unsigned long data)
  647. {
  648. int need_flush = 0;
  649. u64 *spte, new_spte;
  650. pte_t *ptep = (pte_t *)data;
  651. pfn_t new_pfn;
  652. WARN_ON(pte_huge(*ptep));
  653. new_pfn = pte_pfn(*ptep);
  654. spte = rmap_next(kvm, rmapp, NULL);
  655. while (spte) {
  656. BUG_ON(!is_shadow_present_pte(*spte));
  657. rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", spte, *spte);
  658. need_flush = 1;
  659. if (pte_write(*ptep)) {
  660. rmap_remove(kvm, spte);
  661. __set_spte(spte, shadow_trap_nonpresent_pte);
  662. spte = rmap_next(kvm, rmapp, NULL);
  663. } else {
  664. new_spte = *spte &~ (PT64_BASE_ADDR_MASK);
  665. new_spte |= (u64)new_pfn << PAGE_SHIFT;
  666. new_spte &= ~PT_WRITABLE_MASK;
  667. new_spte &= ~SPTE_HOST_WRITEABLE;
  668. if (is_writeble_pte(*spte))
  669. kvm_set_pfn_dirty(spte_to_pfn(*spte));
  670. __set_spte(spte, new_spte);
  671. spte = rmap_next(kvm, rmapp, spte);
  672. }
  673. }
  674. if (need_flush)
  675. kvm_flush_remote_tlbs(kvm);
  676. return 0;
  677. }
  678. static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
  679. unsigned long data,
  680. int (*handler)(struct kvm *kvm, unsigned long *rmapp,
  681. unsigned long data))
  682. {
  683. int i, j;
  684. int retval = 0;
  685. struct kvm_memslots *slots;
  686. slots = rcu_dereference(kvm->memslots);
  687. for (i = 0; i < slots->nmemslots; i++) {
  688. struct kvm_memory_slot *memslot = &slots->memslots[i];
  689. unsigned long start = memslot->userspace_addr;
  690. unsigned long end;
  691. end = start + (memslot->npages << PAGE_SHIFT);
  692. if (hva >= start && hva < end) {
  693. gfn_t gfn_offset = (hva - start) >> PAGE_SHIFT;
  694. retval |= handler(kvm, &memslot->rmap[gfn_offset],
  695. data);
  696. for (j = 0; j < KVM_NR_PAGE_SIZES - 1; ++j) {
  697. int idx = gfn_offset;
  698. idx /= KVM_PAGES_PER_HPAGE(PT_DIRECTORY_LEVEL + j);
  699. retval |= handler(kvm,
  700. &memslot->lpage_info[j][idx].rmap_pde,
  701. data);
  702. }
  703. }
  704. }
  705. return retval;
  706. }
  707. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
  708. {
  709. return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
  710. }
  711. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
  712. {
  713. kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
  714. }
  715. static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
  716. unsigned long data)
  717. {
  718. u64 *spte;
  719. int young = 0;
  720. /* always return old for EPT */
  721. if (!shadow_accessed_mask)
  722. return 0;
  723. spte = rmap_next(kvm, rmapp, NULL);
  724. while (spte) {
  725. int _young;
  726. u64 _spte = *spte;
  727. BUG_ON(!(_spte & PT_PRESENT_MASK));
  728. _young = _spte & PT_ACCESSED_MASK;
  729. if (_young) {
  730. young = 1;
  731. clear_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  732. }
  733. spte = rmap_next(kvm, rmapp, spte);
  734. }
  735. return young;
  736. }
  737. #define RMAP_RECYCLE_THRESHOLD 1000
  738. static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  739. {
  740. unsigned long *rmapp;
  741. struct kvm_mmu_page *sp;
  742. sp = page_header(__pa(spte));
  743. gfn = unalias_gfn(vcpu->kvm, gfn);
  744. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  745. kvm_unmap_rmapp(vcpu->kvm, rmapp, 0);
  746. kvm_flush_remote_tlbs(vcpu->kvm);
  747. }
  748. int kvm_age_hva(struct kvm *kvm, unsigned long hva)
  749. {
  750. return kvm_handle_hva(kvm, hva, 0, kvm_age_rmapp);
  751. }
  752. #ifdef MMU_DEBUG
  753. static int is_empty_shadow_page(u64 *spt)
  754. {
  755. u64 *pos;
  756. u64 *end;
  757. for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
  758. if (is_shadow_present_pte(*pos)) {
  759. printk(KERN_ERR "%s: %p %llx\n", __func__,
  760. pos, *pos);
  761. return 0;
  762. }
  763. return 1;
  764. }
  765. #endif
  766. static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  767. {
  768. ASSERT(is_empty_shadow_page(sp->spt));
  769. list_del(&sp->link);
  770. __free_page(virt_to_page(sp->spt));
  771. __free_page(virt_to_page(sp->gfns));
  772. kfree(sp);
  773. ++kvm->arch.n_free_mmu_pages;
  774. }
  775. static unsigned kvm_page_table_hashfn(gfn_t gfn)
  776. {
  777. return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
  778. }
  779. static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
  780. u64 *parent_pte)
  781. {
  782. struct kvm_mmu_page *sp;
  783. sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
  784. sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  785. sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  786. set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
  787. list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
  788. INIT_LIST_HEAD(&sp->oos_link);
  789. bitmap_zero(sp->slot_bitmap, KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS);
  790. sp->multimapped = 0;
  791. sp->parent_pte = parent_pte;
  792. --vcpu->kvm->arch.n_free_mmu_pages;
  793. return sp;
  794. }
  795. static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
  796. struct kvm_mmu_page *sp, u64 *parent_pte)
  797. {
  798. struct kvm_pte_chain *pte_chain;
  799. struct hlist_node *node;
  800. int i;
  801. if (!parent_pte)
  802. return;
  803. if (!sp->multimapped) {
  804. u64 *old = sp->parent_pte;
  805. if (!old) {
  806. sp->parent_pte = parent_pte;
  807. return;
  808. }
  809. sp->multimapped = 1;
  810. pte_chain = mmu_alloc_pte_chain(vcpu);
  811. INIT_HLIST_HEAD(&sp->parent_ptes);
  812. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  813. pte_chain->parent_ptes[0] = old;
  814. }
  815. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
  816. if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
  817. continue;
  818. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
  819. if (!pte_chain->parent_ptes[i]) {
  820. pte_chain->parent_ptes[i] = parent_pte;
  821. return;
  822. }
  823. }
  824. pte_chain = mmu_alloc_pte_chain(vcpu);
  825. BUG_ON(!pte_chain);
  826. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  827. pte_chain->parent_ptes[0] = parent_pte;
  828. }
  829. static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
  830. u64 *parent_pte)
  831. {
  832. struct kvm_pte_chain *pte_chain;
  833. struct hlist_node *node;
  834. int i;
  835. if (!sp->multimapped) {
  836. BUG_ON(sp->parent_pte != parent_pte);
  837. sp->parent_pte = NULL;
  838. return;
  839. }
  840. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  841. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  842. if (!pte_chain->parent_ptes[i])
  843. break;
  844. if (pte_chain->parent_ptes[i] != parent_pte)
  845. continue;
  846. while (i + 1 < NR_PTE_CHAIN_ENTRIES
  847. && pte_chain->parent_ptes[i + 1]) {
  848. pte_chain->parent_ptes[i]
  849. = pte_chain->parent_ptes[i + 1];
  850. ++i;
  851. }
  852. pte_chain->parent_ptes[i] = NULL;
  853. if (i == 0) {
  854. hlist_del(&pte_chain->link);
  855. mmu_free_pte_chain(pte_chain);
  856. if (hlist_empty(&sp->parent_ptes)) {
  857. sp->multimapped = 0;
  858. sp->parent_pte = NULL;
  859. }
  860. }
  861. return;
  862. }
  863. BUG();
  864. }
  865. static void mmu_parent_walk(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  866. mmu_parent_walk_fn fn)
  867. {
  868. struct kvm_pte_chain *pte_chain;
  869. struct hlist_node *node;
  870. struct kvm_mmu_page *parent_sp;
  871. int i;
  872. if (!sp->multimapped && sp->parent_pte) {
  873. parent_sp = page_header(__pa(sp->parent_pte));
  874. fn(vcpu, parent_sp);
  875. mmu_parent_walk(vcpu, parent_sp, fn);
  876. return;
  877. }
  878. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  879. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  880. if (!pte_chain->parent_ptes[i])
  881. break;
  882. parent_sp = page_header(__pa(pte_chain->parent_ptes[i]));
  883. fn(vcpu, parent_sp);
  884. mmu_parent_walk(vcpu, parent_sp, fn);
  885. }
  886. }
  887. static void kvm_mmu_update_unsync_bitmap(u64 *spte)
  888. {
  889. unsigned int index;
  890. struct kvm_mmu_page *sp = page_header(__pa(spte));
  891. index = spte - sp->spt;
  892. if (!__test_and_set_bit(index, sp->unsync_child_bitmap))
  893. sp->unsync_children++;
  894. WARN_ON(!sp->unsync_children);
  895. }
  896. static void kvm_mmu_update_parents_unsync(struct kvm_mmu_page *sp)
  897. {
  898. struct kvm_pte_chain *pte_chain;
  899. struct hlist_node *node;
  900. int i;
  901. if (!sp->parent_pte)
  902. return;
  903. if (!sp->multimapped) {
  904. kvm_mmu_update_unsync_bitmap(sp->parent_pte);
  905. return;
  906. }
  907. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  908. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  909. if (!pte_chain->parent_ptes[i])
  910. break;
  911. kvm_mmu_update_unsync_bitmap(pte_chain->parent_ptes[i]);
  912. }
  913. }
  914. static int unsync_walk_fn(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  915. {
  916. kvm_mmu_update_parents_unsync(sp);
  917. return 1;
  918. }
  919. static void kvm_mmu_mark_parents_unsync(struct kvm_vcpu *vcpu,
  920. struct kvm_mmu_page *sp)
  921. {
  922. mmu_parent_walk(vcpu, sp, unsync_walk_fn);
  923. kvm_mmu_update_parents_unsync(sp);
  924. }
  925. static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
  926. struct kvm_mmu_page *sp)
  927. {
  928. int i;
  929. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  930. sp->spt[i] = shadow_trap_nonpresent_pte;
  931. }
  932. static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
  933. struct kvm_mmu_page *sp)
  934. {
  935. return 1;
  936. }
  937. static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  938. {
  939. }
  940. #define KVM_PAGE_ARRAY_NR 16
  941. struct kvm_mmu_pages {
  942. struct mmu_page_and_offset {
  943. struct kvm_mmu_page *sp;
  944. unsigned int idx;
  945. } page[KVM_PAGE_ARRAY_NR];
  946. unsigned int nr;
  947. };
  948. #define for_each_unsync_children(bitmap, idx) \
  949. for (idx = find_first_bit(bitmap, 512); \
  950. idx < 512; \
  951. idx = find_next_bit(bitmap, 512, idx+1))
  952. static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
  953. int idx)
  954. {
  955. int i;
  956. if (sp->unsync)
  957. for (i=0; i < pvec->nr; i++)
  958. if (pvec->page[i].sp == sp)
  959. return 0;
  960. pvec->page[pvec->nr].sp = sp;
  961. pvec->page[pvec->nr].idx = idx;
  962. pvec->nr++;
  963. return (pvec->nr == KVM_PAGE_ARRAY_NR);
  964. }
  965. static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
  966. struct kvm_mmu_pages *pvec)
  967. {
  968. int i, ret, nr_unsync_leaf = 0;
  969. for_each_unsync_children(sp->unsync_child_bitmap, i) {
  970. u64 ent = sp->spt[i];
  971. if (is_shadow_present_pte(ent) && !is_large_pte(ent)) {
  972. struct kvm_mmu_page *child;
  973. child = page_header(ent & PT64_BASE_ADDR_MASK);
  974. if (child->unsync_children) {
  975. if (mmu_pages_add(pvec, child, i))
  976. return -ENOSPC;
  977. ret = __mmu_unsync_walk(child, pvec);
  978. if (!ret)
  979. __clear_bit(i, sp->unsync_child_bitmap);
  980. else if (ret > 0)
  981. nr_unsync_leaf += ret;
  982. else
  983. return ret;
  984. }
  985. if (child->unsync) {
  986. nr_unsync_leaf++;
  987. if (mmu_pages_add(pvec, child, i))
  988. return -ENOSPC;
  989. }
  990. }
  991. }
  992. if (find_first_bit(sp->unsync_child_bitmap, 512) == 512)
  993. sp->unsync_children = 0;
  994. return nr_unsync_leaf;
  995. }
  996. static int mmu_unsync_walk(struct kvm_mmu_page *sp,
  997. struct kvm_mmu_pages *pvec)
  998. {
  999. if (!sp->unsync_children)
  1000. return 0;
  1001. mmu_pages_add(pvec, sp, 0);
  1002. return __mmu_unsync_walk(sp, pvec);
  1003. }
  1004. static struct kvm_mmu_page *kvm_mmu_lookup_page(struct kvm *kvm, gfn_t gfn)
  1005. {
  1006. unsigned index;
  1007. struct hlist_head *bucket;
  1008. struct kvm_mmu_page *sp;
  1009. struct hlist_node *node;
  1010. pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
  1011. index = kvm_page_table_hashfn(gfn);
  1012. bucket = &kvm->arch.mmu_page_hash[index];
  1013. hlist_for_each_entry(sp, node, bucket, hash_link)
  1014. if (sp->gfn == gfn && !sp->role.direct
  1015. && !sp->role.invalid) {
  1016. pgprintk("%s: found role %x\n",
  1017. __func__, sp->role.word);
  1018. return sp;
  1019. }
  1020. return NULL;
  1021. }
  1022. static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  1023. {
  1024. WARN_ON(!sp->unsync);
  1025. sp->unsync = 0;
  1026. --kvm->stat.mmu_unsync;
  1027. }
  1028. static int kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp);
  1029. static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  1030. {
  1031. if (sp->role.glevels != vcpu->arch.mmu.root_level) {
  1032. kvm_mmu_zap_page(vcpu->kvm, sp);
  1033. return 1;
  1034. }
  1035. trace_kvm_mmu_sync_page(sp);
  1036. if (rmap_write_protect(vcpu->kvm, sp->gfn))
  1037. kvm_flush_remote_tlbs(vcpu->kvm);
  1038. kvm_unlink_unsync_page(vcpu->kvm, sp);
  1039. if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
  1040. kvm_mmu_zap_page(vcpu->kvm, sp);
  1041. return 1;
  1042. }
  1043. kvm_mmu_flush_tlb(vcpu);
  1044. return 0;
  1045. }
  1046. struct mmu_page_path {
  1047. struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
  1048. unsigned int idx[PT64_ROOT_LEVEL-1];
  1049. };
  1050. #define for_each_sp(pvec, sp, parents, i) \
  1051. for (i = mmu_pages_next(&pvec, &parents, -1), \
  1052. sp = pvec.page[i].sp; \
  1053. i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
  1054. i = mmu_pages_next(&pvec, &parents, i))
  1055. static int mmu_pages_next(struct kvm_mmu_pages *pvec,
  1056. struct mmu_page_path *parents,
  1057. int i)
  1058. {
  1059. int n;
  1060. for (n = i+1; n < pvec->nr; n++) {
  1061. struct kvm_mmu_page *sp = pvec->page[n].sp;
  1062. if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
  1063. parents->idx[0] = pvec->page[n].idx;
  1064. return n;
  1065. }
  1066. parents->parent[sp->role.level-2] = sp;
  1067. parents->idx[sp->role.level-1] = pvec->page[n].idx;
  1068. }
  1069. return n;
  1070. }
  1071. static void mmu_pages_clear_parents(struct mmu_page_path *parents)
  1072. {
  1073. struct kvm_mmu_page *sp;
  1074. unsigned int level = 0;
  1075. do {
  1076. unsigned int idx = parents->idx[level];
  1077. sp = parents->parent[level];
  1078. if (!sp)
  1079. return;
  1080. --sp->unsync_children;
  1081. WARN_ON((int)sp->unsync_children < 0);
  1082. __clear_bit(idx, sp->unsync_child_bitmap);
  1083. level++;
  1084. } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
  1085. }
  1086. static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
  1087. struct mmu_page_path *parents,
  1088. struct kvm_mmu_pages *pvec)
  1089. {
  1090. parents->parent[parent->role.level-1] = NULL;
  1091. pvec->nr = 0;
  1092. }
  1093. static void mmu_sync_children(struct kvm_vcpu *vcpu,
  1094. struct kvm_mmu_page *parent)
  1095. {
  1096. int i;
  1097. struct kvm_mmu_page *sp;
  1098. struct mmu_page_path parents;
  1099. struct kvm_mmu_pages pages;
  1100. kvm_mmu_pages_init(parent, &parents, &pages);
  1101. while (mmu_unsync_walk(parent, &pages)) {
  1102. int protected = 0;
  1103. for_each_sp(pages, sp, parents, i)
  1104. protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
  1105. if (protected)
  1106. kvm_flush_remote_tlbs(vcpu->kvm);
  1107. for_each_sp(pages, sp, parents, i) {
  1108. kvm_sync_page(vcpu, sp);
  1109. mmu_pages_clear_parents(&parents);
  1110. }
  1111. cond_resched_lock(&vcpu->kvm->mmu_lock);
  1112. kvm_mmu_pages_init(parent, &parents, &pages);
  1113. }
  1114. }
  1115. static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
  1116. gfn_t gfn,
  1117. gva_t gaddr,
  1118. unsigned level,
  1119. int direct,
  1120. unsigned access,
  1121. u64 *parent_pte)
  1122. {
  1123. union kvm_mmu_page_role role;
  1124. unsigned index;
  1125. unsigned quadrant;
  1126. struct hlist_head *bucket;
  1127. struct kvm_mmu_page *sp;
  1128. struct hlist_node *node, *tmp;
  1129. role = vcpu->arch.mmu.base_role;
  1130. role.level = level;
  1131. role.direct = direct;
  1132. role.access = access;
  1133. if (vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
  1134. quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
  1135. quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
  1136. role.quadrant = quadrant;
  1137. }
  1138. index = kvm_page_table_hashfn(gfn);
  1139. bucket = &vcpu->kvm->arch.mmu_page_hash[index];
  1140. hlist_for_each_entry_safe(sp, node, tmp, bucket, hash_link)
  1141. if (sp->gfn == gfn) {
  1142. if (sp->unsync)
  1143. if (kvm_sync_page(vcpu, sp))
  1144. continue;
  1145. if (sp->role.word != role.word)
  1146. continue;
  1147. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  1148. if (sp->unsync_children) {
  1149. set_bit(KVM_REQ_MMU_SYNC, &vcpu->requests);
  1150. kvm_mmu_mark_parents_unsync(vcpu, sp);
  1151. }
  1152. trace_kvm_mmu_get_page(sp, false);
  1153. return sp;
  1154. }
  1155. ++vcpu->kvm->stat.mmu_cache_miss;
  1156. sp = kvm_mmu_alloc_page(vcpu, parent_pte);
  1157. if (!sp)
  1158. return sp;
  1159. sp->gfn = gfn;
  1160. sp->role = role;
  1161. hlist_add_head(&sp->hash_link, bucket);
  1162. if (!direct) {
  1163. if (rmap_write_protect(vcpu->kvm, gfn))
  1164. kvm_flush_remote_tlbs(vcpu->kvm);
  1165. account_shadowed(vcpu->kvm, gfn);
  1166. }
  1167. if (shadow_trap_nonpresent_pte != shadow_notrap_nonpresent_pte)
  1168. vcpu->arch.mmu.prefetch_page(vcpu, sp);
  1169. else
  1170. nonpaging_prefetch_page(vcpu, sp);
  1171. trace_kvm_mmu_get_page(sp, true);
  1172. return sp;
  1173. }
  1174. static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
  1175. struct kvm_vcpu *vcpu, u64 addr)
  1176. {
  1177. iterator->addr = addr;
  1178. iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
  1179. iterator->level = vcpu->arch.mmu.shadow_root_level;
  1180. if (iterator->level == PT32E_ROOT_LEVEL) {
  1181. iterator->shadow_addr
  1182. = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
  1183. iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
  1184. --iterator->level;
  1185. if (!iterator->shadow_addr)
  1186. iterator->level = 0;
  1187. }
  1188. }
  1189. static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
  1190. {
  1191. if (iterator->level < PT_PAGE_TABLE_LEVEL)
  1192. return false;
  1193. if (iterator->level == PT_PAGE_TABLE_LEVEL)
  1194. if (is_large_pte(*iterator->sptep))
  1195. return false;
  1196. iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
  1197. iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
  1198. return true;
  1199. }
  1200. static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
  1201. {
  1202. iterator->shadow_addr = *iterator->sptep & PT64_BASE_ADDR_MASK;
  1203. --iterator->level;
  1204. }
  1205. static void kvm_mmu_page_unlink_children(struct kvm *kvm,
  1206. struct kvm_mmu_page *sp)
  1207. {
  1208. unsigned i;
  1209. u64 *pt;
  1210. u64 ent;
  1211. pt = sp->spt;
  1212. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1213. ent = pt[i];
  1214. if (is_shadow_present_pte(ent)) {
  1215. if (!is_last_spte(ent, sp->role.level)) {
  1216. ent &= PT64_BASE_ADDR_MASK;
  1217. mmu_page_remove_parent_pte(page_header(ent),
  1218. &pt[i]);
  1219. } else {
  1220. if (is_large_pte(ent))
  1221. --kvm->stat.lpages;
  1222. rmap_remove(kvm, &pt[i]);
  1223. }
  1224. }
  1225. pt[i] = shadow_trap_nonpresent_pte;
  1226. }
  1227. }
  1228. static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
  1229. {
  1230. mmu_page_remove_parent_pte(sp, parent_pte);
  1231. }
  1232. static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
  1233. {
  1234. int i;
  1235. struct kvm_vcpu *vcpu;
  1236. kvm_for_each_vcpu(i, vcpu, kvm)
  1237. vcpu->arch.last_pte_updated = NULL;
  1238. }
  1239. static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
  1240. {
  1241. u64 *parent_pte;
  1242. while (sp->multimapped || sp->parent_pte) {
  1243. if (!sp->multimapped)
  1244. parent_pte = sp->parent_pte;
  1245. else {
  1246. struct kvm_pte_chain *chain;
  1247. chain = container_of(sp->parent_ptes.first,
  1248. struct kvm_pte_chain, link);
  1249. parent_pte = chain->parent_ptes[0];
  1250. }
  1251. BUG_ON(!parent_pte);
  1252. kvm_mmu_put_page(sp, parent_pte);
  1253. __set_spte(parent_pte, shadow_trap_nonpresent_pte);
  1254. }
  1255. }
  1256. static int mmu_zap_unsync_children(struct kvm *kvm,
  1257. struct kvm_mmu_page *parent)
  1258. {
  1259. int i, zapped = 0;
  1260. struct mmu_page_path parents;
  1261. struct kvm_mmu_pages pages;
  1262. if (parent->role.level == PT_PAGE_TABLE_LEVEL)
  1263. return 0;
  1264. kvm_mmu_pages_init(parent, &parents, &pages);
  1265. while (mmu_unsync_walk(parent, &pages)) {
  1266. struct kvm_mmu_page *sp;
  1267. for_each_sp(pages, sp, parents, i) {
  1268. kvm_mmu_zap_page(kvm, sp);
  1269. mmu_pages_clear_parents(&parents);
  1270. }
  1271. zapped += pages.nr;
  1272. kvm_mmu_pages_init(parent, &parents, &pages);
  1273. }
  1274. return zapped;
  1275. }
  1276. static int kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  1277. {
  1278. int ret;
  1279. trace_kvm_mmu_zap_page(sp);
  1280. ++kvm->stat.mmu_shadow_zapped;
  1281. ret = mmu_zap_unsync_children(kvm, sp);
  1282. kvm_mmu_page_unlink_children(kvm, sp);
  1283. kvm_mmu_unlink_parents(kvm, sp);
  1284. kvm_flush_remote_tlbs(kvm);
  1285. if (!sp->role.invalid && !sp->role.direct)
  1286. unaccount_shadowed(kvm, sp->gfn);
  1287. if (sp->unsync)
  1288. kvm_unlink_unsync_page(kvm, sp);
  1289. if (!sp->root_count) {
  1290. hlist_del(&sp->hash_link);
  1291. kvm_mmu_free_page(kvm, sp);
  1292. } else {
  1293. sp->role.invalid = 1;
  1294. list_move(&sp->link, &kvm->arch.active_mmu_pages);
  1295. kvm_reload_remote_mmus(kvm);
  1296. }
  1297. kvm_mmu_reset_last_pte_updated(kvm);
  1298. return ret;
  1299. }
  1300. /*
  1301. * Changing the number of mmu pages allocated to the vm
  1302. * Note: if kvm_nr_mmu_pages is too small, you will get dead lock
  1303. */
  1304. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages)
  1305. {
  1306. int used_pages;
  1307. used_pages = kvm->arch.n_alloc_mmu_pages - kvm->arch.n_free_mmu_pages;
  1308. used_pages = max(0, used_pages);
  1309. /*
  1310. * If we set the number of mmu pages to be smaller be than the
  1311. * number of actived pages , we must to free some mmu pages before we
  1312. * change the value
  1313. */
  1314. if (used_pages > kvm_nr_mmu_pages) {
  1315. while (used_pages > kvm_nr_mmu_pages) {
  1316. struct kvm_mmu_page *page;
  1317. page = container_of(kvm->arch.active_mmu_pages.prev,
  1318. struct kvm_mmu_page, link);
  1319. kvm_mmu_zap_page(kvm, page);
  1320. used_pages--;
  1321. }
  1322. kvm->arch.n_free_mmu_pages = 0;
  1323. }
  1324. else
  1325. kvm->arch.n_free_mmu_pages += kvm_nr_mmu_pages
  1326. - kvm->arch.n_alloc_mmu_pages;
  1327. kvm->arch.n_alloc_mmu_pages = kvm_nr_mmu_pages;
  1328. }
  1329. static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
  1330. {
  1331. unsigned index;
  1332. struct hlist_head *bucket;
  1333. struct kvm_mmu_page *sp;
  1334. struct hlist_node *node, *n;
  1335. int r;
  1336. pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
  1337. r = 0;
  1338. index = kvm_page_table_hashfn(gfn);
  1339. bucket = &kvm->arch.mmu_page_hash[index];
  1340. hlist_for_each_entry_safe(sp, node, n, bucket, hash_link)
  1341. if (sp->gfn == gfn && !sp->role.direct) {
  1342. pgprintk("%s: gfn %lx role %x\n", __func__, gfn,
  1343. sp->role.word);
  1344. r = 1;
  1345. if (kvm_mmu_zap_page(kvm, sp))
  1346. n = bucket->first;
  1347. }
  1348. return r;
  1349. }
  1350. static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
  1351. {
  1352. unsigned index;
  1353. struct hlist_head *bucket;
  1354. struct kvm_mmu_page *sp;
  1355. struct hlist_node *node, *nn;
  1356. index = kvm_page_table_hashfn(gfn);
  1357. bucket = &kvm->arch.mmu_page_hash[index];
  1358. hlist_for_each_entry_safe(sp, node, nn, bucket, hash_link) {
  1359. if (sp->gfn == gfn && !sp->role.direct
  1360. && !sp->role.invalid) {
  1361. pgprintk("%s: zap %lx %x\n",
  1362. __func__, gfn, sp->role.word);
  1363. kvm_mmu_zap_page(kvm, sp);
  1364. }
  1365. }
  1366. }
  1367. static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
  1368. {
  1369. int slot = memslot_id(kvm, gfn);
  1370. struct kvm_mmu_page *sp = page_header(__pa(pte));
  1371. __set_bit(slot, sp->slot_bitmap);
  1372. }
  1373. static void mmu_convert_notrap(struct kvm_mmu_page *sp)
  1374. {
  1375. int i;
  1376. u64 *pt = sp->spt;
  1377. if (shadow_trap_nonpresent_pte == shadow_notrap_nonpresent_pte)
  1378. return;
  1379. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1380. if (pt[i] == shadow_notrap_nonpresent_pte)
  1381. __set_spte(&pt[i], shadow_trap_nonpresent_pte);
  1382. }
  1383. }
  1384. struct page *gva_to_page(struct kvm_vcpu *vcpu, gva_t gva)
  1385. {
  1386. struct page *page;
  1387. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gva);
  1388. if (gpa == UNMAPPED_GVA)
  1389. return NULL;
  1390. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  1391. return page;
  1392. }
  1393. /*
  1394. * The function is based on mtrr_type_lookup() in
  1395. * arch/x86/kernel/cpu/mtrr/generic.c
  1396. */
  1397. static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
  1398. u64 start, u64 end)
  1399. {
  1400. int i;
  1401. u64 base, mask;
  1402. u8 prev_match, curr_match;
  1403. int num_var_ranges = KVM_NR_VAR_MTRR;
  1404. if (!mtrr_state->enabled)
  1405. return 0xFF;
  1406. /* Make end inclusive end, instead of exclusive */
  1407. end--;
  1408. /* Look in fixed ranges. Just return the type as per start */
  1409. if (mtrr_state->have_fixed && (start < 0x100000)) {
  1410. int idx;
  1411. if (start < 0x80000) {
  1412. idx = 0;
  1413. idx += (start >> 16);
  1414. return mtrr_state->fixed_ranges[idx];
  1415. } else if (start < 0xC0000) {
  1416. idx = 1 * 8;
  1417. idx += ((start - 0x80000) >> 14);
  1418. return mtrr_state->fixed_ranges[idx];
  1419. } else if (start < 0x1000000) {
  1420. idx = 3 * 8;
  1421. idx += ((start - 0xC0000) >> 12);
  1422. return mtrr_state->fixed_ranges[idx];
  1423. }
  1424. }
  1425. /*
  1426. * Look in variable ranges
  1427. * Look of multiple ranges matching this address and pick type
  1428. * as per MTRR precedence
  1429. */
  1430. if (!(mtrr_state->enabled & 2))
  1431. return mtrr_state->def_type;
  1432. prev_match = 0xFF;
  1433. for (i = 0; i < num_var_ranges; ++i) {
  1434. unsigned short start_state, end_state;
  1435. if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
  1436. continue;
  1437. base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
  1438. (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
  1439. mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
  1440. (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
  1441. start_state = ((start & mask) == (base & mask));
  1442. end_state = ((end & mask) == (base & mask));
  1443. if (start_state != end_state)
  1444. return 0xFE;
  1445. if ((start & mask) != (base & mask))
  1446. continue;
  1447. curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
  1448. if (prev_match == 0xFF) {
  1449. prev_match = curr_match;
  1450. continue;
  1451. }
  1452. if (prev_match == MTRR_TYPE_UNCACHABLE ||
  1453. curr_match == MTRR_TYPE_UNCACHABLE)
  1454. return MTRR_TYPE_UNCACHABLE;
  1455. if ((prev_match == MTRR_TYPE_WRBACK &&
  1456. curr_match == MTRR_TYPE_WRTHROUGH) ||
  1457. (prev_match == MTRR_TYPE_WRTHROUGH &&
  1458. curr_match == MTRR_TYPE_WRBACK)) {
  1459. prev_match = MTRR_TYPE_WRTHROUGH;
  1460. curr_match = MTRR_TYPE_WRTHROUGH;
  1461. }
  1462. if (prev_match != curr_match)
  1463. return MTRR_TYPE_UNCACHABLE;
  1464. }
  1465. if (prev_match != 0xFF)
  1466. return prev_match;
  1467. return mtrr_state->def_type;
  1468. }
  1469. u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
  1470. {
  1471. u8 mtrr;
  1472. mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
  1473. (gfn << PAGE_SHIFT) + PAGE_SIZE);
  1474. if (mtrr == 0xfe || mtrr == 0xff)
  1475. mtrr = MTRR_TYPE_WRBACK;
  1476. return mtrr;
  1477. }
  1478. EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
  1479. static int kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  1480. {
  1481. unsigned index;
  1482. struct hlist_head *bucket;
  1483. struct kvm_mmu_page *s;
  1484. struct hlist_node *node, *n;
  1485. trace_kvm_mmu_unsync_page(sp);
  1486. index = kvm_page_table_hashfn(sp->gfn);
  1487. bucket = &vcpu->kvm->arch.mmu_page_hash[index];
  1488. /* don't unsync if pagetable is shadowed with multiple roles */
  1489. hlist_for_each_entry_safe(s, node, n, bucket, hash_link) {
  1490. if (s->gfn != sp->gfn || s->role.direct)
  1491. continue;
  1492. if (s->role.word != sp->role.word)
  1493. return 1;
  1494. }
  1495. ++vcpu->kvm->stat.mmu_unsync;
  1496. sp->unsync = 1;
  1497. kvm_mmu_mark_parents_unsync(vcpu, sp);
  1498. mmu_convert_notrap(sp);
  1499. return 0;
  1500. }
  1501. static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
  1502. bool can_unsync)
  1503. {
  1504. struct kvm_mmu_page *shadow;
  1505. shadow = kvm_mmu_lookup_page(vcpu->kvm, gfn);
  1506. if (shadow) {
  1507. if (shadow->role.level != PT_PAGE_TABLE_LEVEL)
  1508. return 1;
  1509. if (shadow->unsync)
  1510. return 0;
  1511. if (can_unsync && oos_shadow)
  1512. return kvm_unsync_page(vcpu, shadow);
  1513. return 1;
  1514. }
  1515. return 0;
  1516. }
  1517. static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1518. unsigned pte_access, int user_fault,
  1519. int write_fault, int dirty, int level,
  1520. gfn_t gfn, pfn_t pfn, bool speculative,
  1521. bool can_unsync, bool reset_host_protection)
  1522. {
  1523. u64 spte;
  1524. int ret = 0;
  1525. /*
  1526. * We don't set the accessed bit, since we sometimes want to see
  1527. * whether the guest actually used the pte (in order to detect
  1528. * demand paging).
  1529. */
  1530. spte = shadow_base_present_pte | shadow_dirty_mask;
  1531. if (!speculative)
  1532. spte |= shadow_accessed_mask;
  1533. if (!dirty)
  1534. pte_access &= ~ACC_WRITE_MASK;
  1535. if (pte_access & ACC_EXEC_MASK)
  1536. spte |= shadow_x_mask;
  1537. else
  1538. spte |= shadow_nx_mask;
  1539. if (pte_access & ACC_USER_MASK)
  1540. spte |= shadow_user_mask;
  1541. if (level > PT_PAGE_TABLE_LEVEL)
  1542. spte |= PT_PAGE_SIZE_MASK;
  1543. if (tdp_enabled)
  1544. spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
  1545. kvm_is_mmio_pfn(pfn));
  1546. if (reset_host_protection)
  1547. spte |= SPTE_HOST_WRITEABLE;
  1548. spte |= (u64)pfn << PAGE_SHIFT;
  1549. if ((pte_access & ACC_WRITE_MASK)
  1550. || (write_fault && !is_write_protection(vcpu) && !user_fault)) {
  1551. if (level > PT_PAGE_TABLE_LEVEL &&
  1552. has_wrprotected_page(vcpu->kvm, gfn, level)) {
  1553. ret = 1;
  1554. spte = shadow_trap_nonpresent_pte;
  1555. goto set_pte;
  1556. }
  1557. spte |= PT_WRITABLE_MASK;
  1558. /*
  1559. * Optimization: for pte sync, if spte was writable the hash
  1560. * lookup is unnecessary (and expensive). Write protection
  1561. * is responsibility of mmu_get_page / kvm_sync_page.
  1562. * Same reasoning can be applied to dirty page accounting.
  1563. */
  1564. if (!can_unsync && is_writeble_pte(*sptep))
  1565. goto set_pte;
  1566. if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
  1567. pgprintk("%s: found shadow page for %lx, marking ro\n",
  1568. __func__, gfn);
  1569. ret = 1;
  1570. pte_access &= ~ACC_WRITE_MASK;
  1571. if (is_writeble_pte(spte))
  1572. spte &= ~PT_WRITABLE_MASK;
  1573. }
  1574. }
  1575. if (pte_access & ACC_WRITE_MASK)
  1576. mark_page_dirty(vcpu->kvm, gfn);
  1577. set_pte:
  1578. __set_spte(sptep, spte);
  1579. return ret;
  1580. }
  1581. static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1582. unsigned pt_access, unsigned pte_access,
  1583. int user_fault, int write_fault, int dirty,
  1584. int *ptwrite, int level, gfn_t gfn,
  1585. pfn_t pfn, bool speculative,
  1586. bool reset_host_protection)
  1587. {
  1588. int was_rmapped = 0;
  1589. int was_writeble = is_writeble_pte(*sptep);
  1590. int rmap_count;
  1591. pgprintk("%s: spte %llx access %x write_fault %d"
  1592. " user_fault %d gfn %lx\n",
  1593. __func__, *sptep, pt_access,
  1594. write_fault, user_fault, gfn);
  1595. if (is_rmap_spte(*sptep)) {
  1596. /*
  1597. * If we overwrite a PTE page pointer with a 2MB PMD, unlink
  1598. * the parent of the now unreachable PTE.
  1599. */
  1600. if (level > PT_PAGE_TABLE_LEVEL &&
  1601. !is_large_pte(*sptep)) {
  1602. struct kvm_mmu_page *child;
  1603. u64 pte = *sptep;
  1604. child = page_header(pte & PT64_BASE_ADDR_MASK);
  1605. mmu_page_remove_parent_pte(child, sptep);
  1606. } else if (pfn != spte_to_pfn(*sptep)) {
  1607. pgprintk("hfn old %lx new %lx\n",
  1608. spte_to_pfn(*sptep), pfn);
  1609. rmap_remove(vcpu->kvm, sptep);
  1610. } else
  1611. was_rmapped = 1;
  1612. }
  1613. if (set_spte(vcpu, sptep, pte_access, user_fault, write_fault,
  1614. dirty, level, gfn, pfn, speculative, true,
  1615. reset_host_protection)) {
  1616. if (write_fault)
  1617. *ptwrite = 1;
  1618. kvm_x86_ops->tlb_flush(vcpu);
  1619. }
  1620. pgprintk("%s: setting spte %llx\n", __func__, *sptep);
  1621. pgprintk("instantiating %s PTE (%s) at %ld (%llx) addr %p\n",
  1622. is_large_pte(*sptep)? "2MB" : "4kB",
  1623. *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
  1624. *sptep, sptep);
  1625. if (!was_rmapped && is_large_pte(*sptep))
  1626. ++vcpu->kvm->stat.lpages;
  1627. page_header_update_slot(vcpu->kvm, sptep, gfn);
  1628. if (!was_rmapped) {
  1629. rmap_count = rmap_add(vcpu, sptep, gfn);
  1630. kvm_release_pfn_clean(pfn);
  1631. if (rmap_count > RMAP_RECYCLE_THRESHOLD)
  1632. rmap_recycle(vcpu, sptep, gfn);
  1633. } else {
  1634. if (was_writeble)
  1635. kvm_release_pfn_dirty(pfn);
  1636. else
  1637. kvm_release_pfn_clean(pfn);
  1638. }
  1639. if (speculative) {
  1640. vcpu->arch.last_pte_updated = sptep;
  1641. vcpu->arch.last_pte_gfn = gfn;
  1642. }
  1643. }
  1644. static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
  1645. {
  1646. }
  1647. static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
  1648. int level, gfn_t gfn, pfn_t pfn)
  1649. {
  1650. struct kvm_shadow_walk_iterator iterator;
  1651. struct kvm_mmu_page *sp;
  1652. int pt_write = 0;
  1653. gfn_t pseudo_gfn;
  1654. for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
  1655. if (iterator.level == level) {
  1656. mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, ACC_ALL,
  1657. 0, write, 1, &pt_write,
  1658. level, gfn, pfn, false, true);
  1659. ++vcpu->stat.pf_fixed;
  1660. break;
  1661. }
  1662. if (*iterator.sptep == shadow_trap_nonpresent_pte) {
  1663. pseudo_gfn = (iterator.addr & PT64_DIR_BASE_ADDR_MASK) >> PAGE_SHIFT;
  1664. sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
  1665. iterator.level - 1,
  1666. 1, ACC_ALL, iterator.sptep);
  1667. if (!sp) {
  1668. pgprintk("nonpaging_map: ENOMEM\n");
  1669. kvm_release_pfn_clean(pfn);
  1670. return -ENOMEM;
  1671. }
  1672. __set_spte(iterator.sptep,
  1673. __pa(sp->spt)
  1674. | PT_PRESENT_MASK | PT_WRITABLE_MASK
  1675. | shadow_user_mask | shadow_x_mask);
  1676. }
  1677. }
  1678. return pt_write;
  1679. }
  1680. static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn)
  1681. {
  1682. int r;
  1683. int level;
  1684. pfn_t pfn;
  1685. unsigned long mmu_seq;
  1686. level = mapping_level(vcpu, gfn);
  1687. /*
  1688. * This path builds a PAE pagetable - so we can map 2mb pages at
  1689. * maximum. Therefore check if the level is larger than that.
  1690. */
  1691. if (level > PT_DIRECTORY_LEVEL)
  1692. level = PT_DIRECTORY_LEVEL;
  1693. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  1694. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  1695. smp_rmb();
  1696. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1697. /* mmio */
  1698. if (is_error_pfn(pfn)) {
  1699. kvm_release_pfn_clean(pfn);
  1700. return 1;
  1701. }
  1702. spin_lock(&vcpu->kvm->mmu_lock);
  1703. if (mmu_notifier_retry(vcpu, mmu_seq))
  1704. goto out_unlock;
  1705. kvm_mmu_free_some_pages(vcpu);
  1706. r = __direct_map(vcpu, v, write, level, gfn, pfn);
  1707. spin_unlock(&vcpu->kvm->mmu_lock);
  1708. return r;
  1709. out_unlock:
  1710. spin_unlock(&vcpu->kvm->mmu_lock);
  1711. kvm_release_pfn_clean(pfn);
  1712. return 0;
  1713. }
  1714. static void mmu_free_roots(struct kvm_vcpu *vcpu)
  1715. {
  1716. int i;
  1717. struct kvm_mmu_page *sp;
  1718. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1719. return;
  1720. spin_lock(&vcpu->kvm->mmu_lock);
  1721. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1722. hpa_t root = vcpu->arch.mmu.root_hpa;
  1723. sp = page_header(root);
  1724. --sp->root_count;
  1725. if (!sp->root_count && sp->role.invalid)
  1726. kvm_mmu_zap_page(vcpu->kvm, sp);
  1727. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1728. spin_unlock(&vcpu->kvm->mmu_lock);
  1729. return;
  1730. }
  1731. for (i = 0; i < 4; ++i) {
  1732. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1733. if (root) {
  1734. root &= PT64_BASE_ADDR_MASK;
  1735. sp = page_header(root);
  1736. --sp->root_count;
  1737. if (!sp->root_count && sp->role.invalid)
  1738. kvm_mmu_zap_page(vcpu->kvm, sp);
  1739. }
  1740. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  1741. }
  1742. spin_unlock(&vcpu->kvm->mmu_lock);
  1743. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1744. }
  1745. static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
  1746. {
  1747. int ret = 0;
  1748. if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
  1749. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  1750. ret = 1;
  1751. }
  1752. return ret;
  1753. }
  1754. static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
  1755. {
  1756. int i;
  1757. gfn_t root_gfn;
  1758. struct kvm_mmu_page *sp;
  1759. int direct = 0;
  1760. u64 pdptr;
  1761. root_gfn = vcpu->arch.cr3 >> PAGE_SHIFT;
  1762. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1763. hpa_t root = vcpu->arch.mmu.root_hpa;
  1764. ASSERT(!VALID_PAGE(root));
  1765. if (tdp_enabled)
  1766. direct = 1;
  1767. if (mmu_check_root(vcpu, root_gfn))
  1768. return 1;
  1769. sp = kvm_mmu_get_page(vcpu, root_gfn, 0,
  1770. PT64_ROOT_LEVEL, direct,
  1771. ACC_ALL, NULL);
  1772. root = __pa(sp->spt);
  1773. ++sp->root_count;
  1774. vcpu->arch.mmu.root_hpa = root;
  1775. return 0;
  1776. }
  1777. direct = !is_paging(vcpu);
  1778. if (tdp_enabled)
  1779. direct = 1;
  1780. for (i = 0; i < 4; ++i) {
  1781. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1782. ASSERT(!VALID_PAGE(root));
  1783. if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
  1784. pdptr = kvm_pdptr_read(vcpu, i);
  1785. if (!is_present_gpte(pdptr)) {
  1786. vcpu->arch.mmu.pae_root[i] = 0;
  1787. continue;
  1788. }
  1789. root_gfn = pdptr >> PAGE_SHIFT;
  1790. } else if (vcpu->arch.mmu.root_level == 0)
  1791. root_gfn = 0;
  1792. if (mmu_check_root(vcpu, root_gfn))
  1793. return 1;
  1794. sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
  1795. PT32_ROOT_LEVEL, direct,
  1796. ACC_ALL, NULL);
  1797. root = __pa(sp->spt);
  1798. ++sp->root_count;
  1799. vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
  1800. }
  1801. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  1802. return 0;
  1803. }
  1804. static void mmu_sync_roots(struct kvm_vcpu *vcpu)
  1805. {
  1806. int i;
  1807. struct kvm_mmu_page *sp;
  1808. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1809. return;
  1810. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1811. hpa_t root = vcpu->arch.mmu.root_hpa;
  1812. sp = page_header(root);
  1813. mmu_sync_children(vcpu, sp);
  1814. return;
  1815. }
  1816. for (i = 0; i < 4; ++i) {
  1817. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1818. if (root && VALID_PAGE(root)) {
  1819. root &= PT64_BASE_ADDR_MASK;
  1820. sp = page_header(root);
  1821. mmu_sync_children(vcpu, sp);
  1822. }
  1823. }
  1824. }
  1825. void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
  1826. {
  1827. spin_lock(&vcpu->kvm->mmu_lock);
  1828. mmu_sync_roots(vcpu);
  1829. spin_unlock(&vcpu->kvm->mmu_lock);
  1830. }
  1831. static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr)
  1832. {
  1833. return vaddr;
  1834. }
  1835. static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
  1836. u32 error_code)
  1837. {
  1838. gfn_t gfn;
  1839. int r;
  1840. pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
  1841. r = mmu_topup_memory_caches(vcpu);
  1842. if (r)
  1843. return r;
  1844. ASSERT(vcpu);
  1845. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1846. gfn = gva >> PAGE_SHIFT;
  1847. return nonpaging_map(vcpu, gva & PAGE_MASK,
  1848. error_code & PFERR_WRITE_MASK, gfn);
  1849. }
  1850. static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa,
  1851. u32 error_code)
  1852. {
  1853. pfn_t pfn;
  1854. int r;
  1855. int level;
  1856. gfn_t gfn = gpa >> PAGE_SHIFT;
  1857. unsigned long mmu_seq;
  1858. ASSERT(vcpu);
  1859. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1860. r = mmu_topup_memory_caches(vcpu);
  1861. if (r)
  1862. return r;
  1863. level = mapping_level(vcpu, gfn);
  1864. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  1865. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  1866. smp_rmb();
  1867. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1868. if (is_error_pfn(pfn)) {
  1869. kvm_release_pfn_clean(pfn);
  1870. return 1;
  1871. }
  1872. spin_lock(&vcpu->kvm->mmu_lock);
  1873. if (mmu_notifier_retry(vcpu, mmu_seq))
  1874. goto out_unlock;
  1875. kvm_mmu_free_some_pages(vcpu);
  1876. r = __direct_map(vcpu, gpa, error_code & PFERR_WRITE_MASK,
  1877. level, gfn, pfn);
  1878. spin_unlock(&vcpu->kvm->mmu_lock);
  1879. return r;
  1880. out_unlock:
  1881. spin_unlock(&vcpu->kvm->mmu_lock);
  1882. kvm_release_pfn_clean(pfn);
  1883. return 0;
  1884. }
  1885. static void nonpaging_free(struct kvm_vcpu *vcpu)
  1886. {
  1887. mmu_free_roots(vcpu);
  1888. }
  1889. static int nonpaging_init_context(struct kvm_vcpu *vcpu)
  1890. {
  1891. struct kvm_mmu *context = &vcpu->arch.mmu;
  1892. context->new_cr3 = nonpaging_new_cr3;
  1893. context->page_fault = nonpaging_page_fault;
  1894. context->gva_to_gpa = nonpaging_gva_to_gpa;
  1895. context->free = nonpaging_free;
  1896. context->prefetch_page = nonpaging_prefetch_page;
  1897. context->sync_page = nonpaging_sync_page;
  1898. context->invlpg = nonpaging_invlpg;
  1899. context->root_level = 0;
  1900. context->shadow_root_level = PT32E_ROOT_LEVEL;
  1901. context->root_hpa = INVALID_PAGE;
  1902. return 0;
  1903. }
  1904. void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  1905. {
  1906. ++vcpu->stat.tlb_flush;
  1907. kvm_x86_ops->tlb_flush(vcpu);
  1908. }
  1909. static void paging_new_cr3(struct kvm_vcpu *vcpu)
  1910. {
  1911. pgprintk("%s: cr3 %lx\n", __func__, vcpu->arch.cr3);
  1912. mmu_free_roots(vcpu);
  1913. }
  1914. static void inject_page_fault(struct kvm_vcpu *vcpu,
  1915. u64 addr,
  1916. u32 err_code)
  1917. {
  1918. kvm_inject_page_fault(vcpu, addr, err_code);
  1919. }
  1920. static void paging_free(struct kvm_vcpu *vcpu)
  1921. {
  1922. nonpaging_free(vcpu);
  1923. }
  1924. static bool is_rsvd_bits_set(struct kvm_vcpu *vcpu, u64 gpte, int level)
  1925. {
  1926. int bit7;
  1927. bit7 = (gpte >> 7) & 1;
  1928. return (gpte & vcpu->arch.mmu.rsvd_bits_mask[bit7][level-1]) != 0;
  1929. }
  1930. #define PTTYPE 64
  1931. #include "paging_tmpl.h"
  1932. #undef PTTYPE
  1933. #define PTTYPE 32
  1934. #include "paging_tmpl.h"
  1935. #undef PTTYPE
  1936. static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu, int level)
  1937. {
  1938. struct kvm_mmu *context = &vcpu->arch.mmu;
  1939. int maxphyaddr = cpuid_maxphyaddr(vcpu);
  1940. u64 exb_bit_rsvd = 0;
  1941. if (!is_nx(vcpu))
  1942. exb_bit_rsvd = rsvd_bits(63, 63);
  1943. switch (level) {
  1944. case PT32_ROOT_LEVEL:
  1945. /* no rsvd bits for 2 level 4K page table entries */
  1946. context->rsvd_bits_mask[0][1] = 0;
  1947. context->rsvd_bits_mask[0][0] = 0;
  1948. if (is_cpuid_PSE36())
  1949. /* 36bits PSE 4MB page */
  1950. context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
  1951. else
  1952. /* 32 bits PSE 4MB page */
  1953. context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
  1954. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[1][0];
  1955. break;
  1956. case PT32E_ROOT_LEVEL:
  1957. context->rsvd_bits_mask[0][2] =
  1958. rsvd_bits(maxphyaddr, 63) |
  1959. rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
  1960. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  1961. rsvd_bits(maxphyaddr, 62); /* PDE */
  1962. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  1963. rsvd_bits(maxphyaddr, 62); /* PTE */
  1964. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  1965. rsvd_bits(maxphyaddr, 62) |
  1966. rsvd_bits(13, 20); /* large page */
  1967. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[1][0];
  1968. break;
  1969. case PT64_ROOT_LEVEL:
  1970. context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
  1971. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  1972. context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
  1973. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  1974. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  1975. rsvd_bits(maxphyaddr, 51);
  1976. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  1977. rsvd_bits(maxphyaddr, 51);
  1978. context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
  1979. context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
  1980. rsvd_bits(maxphyaddr, 51) |
  1981. rsvd_bits(13, 29);
  1982. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  1983. rsvd_bits(maxphyaddr, 51) |
  1984. rsvd_bits(13, 20); /* large page */
  1985. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[1][0];
  1986. break;
  1987. }
  1988. }
  1989. static int paging64_init_context_common(struct kvm_vcpu *vcpu, int level)
  1990. {
  1991. struct kvm_mmu *context = &vcpu->arch.mmu;
  1992. ASSERT(is_pae(vcpu));
  1993. context->new_cr3 = paging_new_cr3;
  1994. context->page_fault = paging64_page_fault;
  1995. context->gva_to_gpa = paging64_gva_to_gpa;
  1996. context->prefetch_page = paging64_prefetch_page;
  1997. context->sync_page = paging64_sync_page;
  1998. context->invlpg = paging64_invlpg;
  1999. context->free = paging_free;
  2000. context->root_level = level;
  2001. context->shadow_root_level = level;
  2002. context->root_hpa = INVALID_PAGE;
  2003. return 0;
  2004. }
  2005. static int paging64_init_context(struct kvm_vcpu *vcpu)
  2006. {
  2007. reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
  2008. return paging64_init_context_common(vcpu, PT64_ROOT_LEVEL);
  2009. }
  2010. static int paging32_init_context(struct kvm_vcpu *vcpu)
  2011. {
  2012. struct kvm_mmu *context = &vcpu->arch.mmu;
  2013. reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
  2014. context->new_cr3 = paging_new_cr3;
  2015. context->page_fault = paging32_page_fault;
  2016. context->gva_to_gpa = paging32_gva_to_gpa;
  2017. context->free = paging_free;
  2018. context->prefetch_page = paging32_prefetch_page;
  2019. context->sync_page = paging32_sync_page;
  2020. context->invlpg = paging32_invlpg;
  2021. context->root_level = PT32_ROOT_LEVEL;
  2022. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2023. context->root_hpa = INVALID_PAGE;
  2024. return 0;
  2025. }
  2026. static int paging32E_init_context(struct kvm_vcpu *vcpu)
  2027. {
  2028. reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
  2029. return paging64_init_context_common(vcpu, PT32E_ROOT_LEVEL);
  2030. }
  2031. static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
  2032. {
  2033. struct kvm_mmu *context = &vcpu->arch.mmu;
  2034. context->new_cr3 = nonpaging_new_cr3;
  2035. context->page_fault = tdp_page_fault;
  2036. context->free = nonpaging_free;
  2037. context->prefetch_page = nonpaging_prefetch_page;
  2038. context->sync_page = nonpaging_sync_page;
  2039. context->invlpg = nonpaging_invlpg;
  2040. context->shadow_root_level = kvm_x86_ops->get_tdp_level();
  2041. context->root_hpa = INVALID_PAGE;
  2042. if (!is_paging(vcpu)) {
  2043. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2044. context->root_level = 0;
  2045. } else if (is_long_mode(vcpu)) {
  2046. reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
  2047. context->gva_to_gpa = paging64_gva_to_gpa;
  2048. context->root_level = PT64_ROOT_LEVEL;
  2049. } else if (is_pae(vcpu)) {
  2050. reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
  2051. context->gva_to_gpa = paging64_gva_to_gpa;
  2052. context->root_level = PT32E_ROOT_LEVEL;
  2053. } else {
  2054. reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
  2055. context->gva_to_gpa = paging32_gva_to_gpa;
  2056. context->root_level = PT32_ROOT_LEVEL;
  2057. }
  2058. return 0;
  2059. }
  2060. static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
  2061. {
  2062. int r;
  2063. ASSERT(vcpu);
  2064. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2065. if (!is_paging(vcpu))
  2066. r = nonpaging_init_context(vcpu);
  2067. else if (is_long_mode(vcpu))
  2068. r = paging64_init_context(vcpu);
  2069. else if (is_pae(vcpu))
  2070. r = paging32E_init_context(vcpu);
  2071. else
  2072. r = paging32_init_context(vcpu);
  2073. vcpu->arch.mmu.base_role.glevels = vcpu->arch.mmu.root_level;
  2074. return r;
  2075. }
  2076. static int init_kvm_mmu(struct kvm_vcpu *vcpu)
  2077. {
  2078. vcpu->arch.update_pte.pfn = bad_pfn;
  2079. if (tdp_enabled)
  2080. return init_kvm_tdp_mmu(vcpu);
  2081. else
  2082. return init_kvm_softmmu(vcpu);
  2083. }
  2084. static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
  2085. {
  2086. ASSERT(vcpu);
  2087. if (VALID_PAGE(vcpu->arch.mmu.root_hpa)) {
  2088. vcpu->arch.mmu.free(vcpu);
  2089. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  2090. }
  2091. }
  2092. int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
  2093. {
  2094. destroy_kvm_mmu(vcpu);
  2095. return init_kvm_mmu(vcpu);
  2096. }
  2097. EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
  2098. int kvm_mmu_load(struct kvm_vcpu *vcpu)
  2099. {
  2100. int r;
  2101. r = mmu_topup_memory_caches(vcpu);
  2102. if (r)
  2103. goto out;
  2104. spin_lock(&vcpu->kvm->mmu_lock);
  2105. kvm_mmu_free_some_pages(vcpu);
  2106. r = mmu_alloc_roots(vcpu);
  2107. mmu_sync_roots(vcpu);
  2108. spin_unlock(&vcpu->kvm->mmu_lock);
  2109. if (r)
  2110. goto out;
  2111. /* set_cr3() should ensure TLB has been flushed */
  2112. kvm_x86_ops->set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
  2113. out:
  2114. return r;
  2115. }
  2116. EXPORT_SYMBOL_GPL(kvm_mmu_load);
  2117. void kvm_mmu_unload(struct kvm_vcpu *vcpu)
  2118. {
  2119. mmu_free_roots(vcpu);
  2120. }
  2121. static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
  2122. struct kvm_mmu_page *sp,
  2123. u64 *spte)
  2124. {
  2125. u64 pte;
  2126. struct kvm_mmu_page *child;
  2127. pte = *spte;
  2128. if (is_shadow_present_pte(pte)) {
  2129. if (is_last_spte(pte, sp->role.level))
  2130. rmap_remove(vcpu->kvm, spte);
  2131. else {
  2132. child = page_header(pte & PT64_BASE_ADDR_MASK);
  2133. mmu_page_remove_parent_pte(child, spte);
  2134. }
  2135. }
  2136. __set_spte(spte, shadow_trap_nonpresent_pte);
  2137. if (is_large_pte(pte))
  2138. --vcpu->kvm->stat.lpages;
  2139. }
  2140. static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
  2141. struct kvm_mmu_page *sp,
  2142. u64 *spte,
  2143. const void *new)
  2144. {
  2145. if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
  2146. ++vcpu->kvm->stat.mmu_pde_zapped;
  2147. return;
  2148. }
  2149. ++vcpu->kvm->stat.mmu_pte_updated;
  2150. if (sp->role.glevels == PT32_ROOT_LEVEL)
  2151. paging32_update_pte(vcpu, sp, spte, new);
  2152. else
  2153. paging64_update_pte(vcpu, sp, spte, new);
  2154. }
  2155. static bool need_remote_flush(u64 old, u64 new)
  2156. {
  2157. if (!is_shadow_present_pte(old))
  2158. return false;
  2159. if (!is_shadow_present_pte(new))
  2160. return true;
  2161. if ((old ^ new) & PT64_BASE_ADDR_MASK)
  2162. return true;
  2163. old ^= PT64_NX_MASK;
  2164. new ^= PT64_NX_MASK;
  2165. return (old & ~new & PT64_PERM_MASK) != 0;
  2166. }
  2167. static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, u64 old, u64 new)
  2168. {
  2169. if (need_remote_flush(old, new))
  2170. kvm_flush_remote_tlbs(vcpu->kvm);
  2171. else
  2172. kvm_mmu_flush_tlb(vcpu);
  2173. }
  2174. static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
  2175. {
  2176. u64 *spte = vcpu->arch.last_pte_updated;
  2177. return !!(spte && (*spte & shadow_accessed_mask));
  2178. }
  2179. static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2180. const u8 *new, int bytes)
  2181. {
  2182. gfn_t gfn;
  2183. int r;
  2184. u64 gpte = 0;
  2185. pfn_t pfn;
  2186. if (bytes != 4 && bytes != 8)
  2187. return;
  2188. /*
  2189. * Assume that the pte write on a page table of the same type
  2190. * as the current vcpu paging mode. This is nearly always true
  2191. * (might be false while changing modes). Note it is verified later
  2192. * by update_pte().
  2193. */
  2194. if (is_pae(vcpu)) {
  2195. /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
  2196. if ((bytes == 4) && (gpa % 4 == 0)) {
  2197. r = kvm_read_guest(vcpu->kvm, gpa & ~(u64)7, &gpte, 8);
  2198. if (r)
  2199. return;
  2200. memcpy((void *)&gpte + (gpa % 8), new, 4);
  2201. } else if ((bytes == 8) && (gpa % 8 == 0)) {
  2202. memcpy((void *)&gpte, new, 8);
  2203. }
  2204. } else {
  2205. if ((bytes == 4) && (gpa % 4 == 0))
  2206. memcpy((void *)&gpte, new, 4);
  2207. }
  2208. if (!is_present_gpte(gpte))
  2209. return;
  2210. gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  2211. vcpu->arch.update_pte.mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2212. smp_rmb();
  2213. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  2214. if (is_error_pfn(pfn)) {
  2215. kvm_release_pfn_clean(pfn);
  2216. return;
  2217. }
  2218. vcpu->arch.update_pte.gfn = gfn;
  2219. vcpu->arch.update_pte.pfn = pfn;
  2220. }
  2221. static void kvm_mmu_access_page(struct kvm_vcpu *vcpu, gfn_t gfn)
  2222. {
  2223. u64 *spte = vcpu->arch.last_pte_updated;
  2224. if (spte
  2225. && vcpu->arch.last_pte_gfn == gfn
  2226. && shadow_accessed_mask
  2227. && !(*spte & shadow_accessed_mask)
  2228. && is_shadow_present_pte(*spte))
  2229. set_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  2230. }
  2231. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2232. const u8 *new, int bytes,
  2233. bool guest_initiated)
  2234. {
  2235. gfn_t gfn = gpa >> PAGE_SHIFT;
  2236. struct kvm_mmu_page *sp;
  2237. struct hlist_node *node, *n;
  2238. struct hlist_head *bucket;
  2239. unsigned index;
  2240. u64 entry, gentry;
  2241. u64 *spte;
  2242. unsigned offset = offset_in_page(gpa);
  2243. unsigned pte_size;
  2244. unsigned page_offset;
  2245. unsigned misaligned;
  2246. unsigned quadrant;
  2247. int level;
  2248. int flooded = 0;
  2249. int npte;
  2250. int r;
  2251. pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
  2252. mmu_guess_page_from_pte_write(vcpu, gpa, new, bytes);
  2253. spin_lock(&vcpu->kvm->mmu_lock);
  2254. kvm_mmu_access_page(vcpu, gfn);
  2255. kvm_mmu_free_some_pages(vcpu);
  2256. ++vcpu->kvm->stat.mmu_pte_write;
  2257. kvm_mmu_audit(vcpu, "pre pte write");
  2258. if (guest_initiated) {
  2259. if (gfn == vcpu->arch.last_pt_write_gfn
  2260. && !last_updated_pte_accessed(vcpu)) {
  2261. ++vcpu->arch.last_pt_write_count;
  2262. if (vcpu->arch.last_pt_write_count >= 3)
  2263. flooded = 1;
  2264. } else {
  2265. vcpu->arch.last_pt_write_gfn = gfn;
  2266. vcpu->arch.last_pt_write_count = 1;
  2267. vcpu->arch.last_pte_updated = NULL;
  2268. }
  2269. }
  2270. index = kvm_page_table_hashfn(gfn);
  2271. bucket = &vcpu->kvm->arch.mmu_page_hash[index];
  2272. hlist_for_each_entry_safe(sp, node, n, bucket, hash_link) {
  2273. if (sp->gfn != gfn || sp->role.direct || sp->role.invalid)
  2274. continue;
  2275. pte_size = sp->role.glevels == PT32_ROOT_LEVEL ? 4 : 8;
  2276. misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
  2277. misaligned |= bytes < 4;
  2278. if (misaligned || flooded) {
  2279. /*
  2280. * Misaligned accesses are too much trouble to fix
  2281. * up; also, they usually indicate a page is not used
  2282. * as a page table.
  2283. *
  2284. * If we're seeing too many writes to a page,
  2285. * it may no longer be a page table, or we may be
  2286. * forking, in which case it is better to unmap the
  2287. * page.
  2288. */
  2289. pgprintk("misaligned: gpa %llx bytes %d role %x\n",
  2290. gpa, bytes, sp->role.word);
  2291. if (kvm_mmu_zap_page(vcpu->kvm, sp))
  2292. n = bucket->first;
  2293. ++vcpu->kvm->stat.mmu_flooded;
  2294. continue;
  2295. }
  2296. page_offset = offset;
  2297. level = sp->role.level;
  2298. npte = 1;
  2299. if (sp->role.glevels == PT32_ROOT_LEVEL) {
  2300. page_offset <<= 1; /* 32->64 */
  2301. /*
  2302. * A 32-bit pde maps 4MB while the shadow pdes map
  2303. * only 2MB. So we need to double the offset again
  2304. * and zap two pdes instead of one.
  2305. */
  2306. if (level == PT32_ROOT_LEVEL) {
  2307. page_offset &= ~7; /* kill rounding error */
  2308. page_offset <<= 1;
  2309. npte = 2;
  2310. }
  2311. quadrant = page_offset >> PAGE_SHIFT;
  2312. page_offset &= ~PAGE_MASK;
  2313. if (quadrant != sp->role.quadrant)
  2314. continue;
  2315. }
  2316. spte = &sp->spt[page_offset / sizeof(*spte)];
  2317. if ((gpa & (pte_size - 1)) || (bytes < pte_size)) {
  2318. gentry = 0;
  2319. r = kvm_read_guest_atomic(vcpu->kvm,
  2320. gpa & ~(u64)(pte_size - 1),
  2321. &gentry, pte_size);
  2322. new = (const void *)&gentry;
  2323. if (r < 0)
  2324. new = NULL;
  2325. }
  2326. while (npte--) {
  2327. entry = *spte;
  2328. mmu_pte_write_zap_pte(vcpu, sp, spte);
  2329. if (new)
  2330. mmu_pte_write_new_pte(vcpu, sp, spte, new);
  2331. mmu_pte_write_flush_tlb(vcpu, entry, *spte);
  2332. ++spte;
  2333. }
  2334. }
  2335. kvm_mmu_audit(vcpu, "post pte write");
  2336. spin_unlock(&vcpu->kvm->mmu_lock);
  2337. if (!is_error_pfn(vcpu->arch.update_pte.pfn)) {
  2338. kvm_release_pfn_clean(vcpu->arch.update_pte.pfn);
  2339. vcpu->arch.update_pte.pfn = bad_pfn;
  2340. }
  2341. }
  2342. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
  2343. {
  2344. gpa_t gpa;
  2345. int r;
  2346. if (tdp_enabled)
  2347. return 0;
  2348. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gva);
  2349. spin_lock(&vcpu->kvm->mmu_lock);
  2350. r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  2351. spin_unlock(&vcpu->kvm->mmu_lock);
  2352. return r;
  2353. }
  2354. EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
  2355. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
  2356. {
  2357. while (vcpu->kvm->arch.n_free_mmu_pages < KVM_REFILL_PAGES &&
  2358. !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
  2359. struct kvm_mmu_page *sp;
  2360. sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
  2361. struct kvm_mmu_page, link);
  2362. kvm_mmu_zap_page(vcpu->kvm, sp);
  2363. ++vcpu->kvm->stat.mmu_recycled;
  2364. }
  2365. }
  2366. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code)
  2367. {
  2368. int r;
  2369. enum emulation_result er;
  2370. r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code);
  2371. if (r < 0)
  2372. goto out;
  2373. if (!r) {
  2374. r = 1;
  2375. goto out;
  2376. }
  2377. r = mmu_topup_memory_caches(vcpu);
  2378. if (r)
  2379. goto out;
  2380. er = emulate_instruction(vcpu, cr2, error_code, 0);
  2381. switch (er) {
  2382. case EMULATE_DONE:
  2383. return 1;
  2384. case EMULATE_DO_MMIO:
  2385. ++vcpu->stat.mmio_exits;
  2386. return 0;
  2387. case EMULATE_FAIL:
  2388. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  2389. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  2390. vcpu->run->internal.ndata = 0;
  2391. return 0;
  2392. default:
  2393. BUG();
  2394. }
  2395. out:
  2396. return r;
  2397. }
  2398. EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
  2399. void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  2400. {
  2401. vcpu->arch.mmu.invlpg(vcpu, gva);
  2402. kvm_mmu_flush_tlb(vcpu);
  2403. ++vcpu->stat.invlpg;
  2404. }
  2405. EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
  2406. void kvm_enable_tdp(void)
  2407. {
  2408. tdp_enabled = true;
  2409. }
  2410. EXPORT_SYMBOL_GPL(kvm_enable_tdp);
  2411. void kvm_disable_tdp(void)
  2412. {
  2413. tdp_enabled = false;
  2414. }
  2415. EXPORT_SYMBOL_GPL(kvm_disable_tdp);
  2416. static void free_mmu_pages(struct kvm_vcpu *vcpu)
  2417. {
  2418. free_page((unsigned long)vcpu->arch.mmu.pae_root);
  2419. }
  2420. static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
  2421. {
  2422. struct page *page;
  2423. int i;
  2424. ASSERT(vcpu);
  2425. /*
  2426. * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
  2427. * Therefore we need to allocate shadow page tables in the first
  2428. * 4GB of memory, which happens to fit the DMA32 zone.
  2429. */
  2430. page = alloc_page(GFP_KERNEL | __GFP_DMA32);
  2431. if (!page)
  2432. goto error_1;
  2433. vcpu->arch.mmu.pae_root = page_address(page);
  2434. for (i = 0; i < 4; ++i)
  2435. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  2436. return 0;
  2437. error_1:
  2438. free_mmu_pages(vcpu);
  2439. return -ENOMEM;
  2440. }
  2441. int kvm_mmu_create(struct kvm_vcpu *vcpu)
  2442. {
  2443. ASSERT(vcpu);
  2444. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2445. return alloc_mmu_pages(vcpu);
  2446. }
  2447. int kvm_mmu_setup(struct kvm_vcpu *vcpu)
  2448. {
  2449. ASSERT(vcpu);
  2450. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2451. return init_kvm_mmu(vcpu);
  2452. }
  2453. void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
  2454. {
  2455. ASSERT(vcpu);
  2456. destroy_kvm_mmu(vcpu);
  2457. free_mmu_pages(vcpu);
  2458. mmu_free_memory_caches(vcpu);
  2459. }
  2460. void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
  2461. {
  2462. struct kvm_mmu_page *sp;
  2463. list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
  2464. int i;
  2465. u64 *pt;
  2466. if (!test_bit(slot, sp->slot_bitmap))
  2467. continue;
  2468. pt = sp->spt;
  2469. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  2470. /* avoid RMW */
  2471. if (pt[i] & PT_WRITABLE_MASK)
  2472. pt[i] &= ~PT_WRITABLE_MASK;
  2473. }
  2474. kvm_flush_remote_tlbs(kvm);
  2475. }
  2476. void kvm_mmu_zap_all(struct kvm *kvm)
  2477. {
  2478. struct kvm_mmu_page *sp, *node;
  2479. spin_lock(&kvm->mmu_lock);
  2480. list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
  2481. if (kvm_mmu_zap_page(kvm, sp))
  2482. node = container_of(kvm->arch.active_mmu_pages.next,
  2483. struct kvm_mmu_page, link);
  2484. spin_unlock(&kvm->mmu_lock);
  2485. kvm_flush_remote_tlbs(kvm);
  2486. }
  2487. static void kvm_mmu_remove_one_alloc_mmu_page(struct kvm *kvm)
  2488. {
  2489. struct kvm_mmu_page *page;
  2490. page = container_of(kvm->arch.active_mmu_pages.prev,
  2491. struct kvm_mmu_page, link);
  2492. kvm_mmu_zap_page(kvm, page);
  2493. }
  2494. static int mmu_shrink(int nr_to_scan, gfp_t gfp_mask)
  2495. {
  2496. struct kvm *kvm;
  2497. struct kvm *kvm_freed = NULL;
  2498. int cache_count = 0;
  2499. spin_lock(&kvm_lock);
  2500. list_for_each_entry(kvm, &vm_list, vm_list) {
  2501. int npages;
  2502. if (!down_read_trylock(&kvm->slots_lock))
  2503. continue;
  2504. spin_lock(&kvm->mmu_lock);
  2505. npages = kvm->arch.n_alloc_mmu_pages -
  2506. kvm->arch.n_free_mmu_pages;
  2507. cache_count += npages;
  2508. if (!kvm_freed && nr_to_scan > 0 && npages > 0) {
  2509. kvm_mmu_remove_one_alloc_mmu_page(kvm);
  2510. cache_count--;
  2511. kvm_freed = kvm;
  2512. }
  2513. nr_to_scan--;
  2514. spin_unlock(&kvm->mmu_lock);
  2515. up_read(&kvm->slots_lock);
  2516. }
  2517. if (kvm_freed)
  2518. list_move_tail(&kvm_freed->vm_list, &vm_list);
  2519. spin_unlock(&kvm_lock);
  2520. return cache_count;
  2521. }
  2522. static struct shrinker mmu_shrinker = {
  2523. .shrink = mmu_shrink,
  2524. .seeks = DEFAULT_SEEKS * 10,
  2525. };
  2526. static void mmu_destroy_caches(void)
  2527. {
  2528. if (pte_chain_cache)
  2529. kmem_cache_destroy(pte_chain_cache);
  2530. if (rmap_desc_cache)
  2531. kmem_cache_destroy(rmap_desc_cache);
  2532. if (mmu_page_header_cache)
  2533. kmem_cache_destroy(mmu_page_header_cache);
  2534. }
  2535. void kvm_mmu_module_exit(void)
  2536. {
  2537. mmu_destroy_caches();
  2538. unregister_shrinker(&mmu_shrinker);
  2539. }
  2540. int kvm_mmu_module_init(void)
  2541. {
  2542. pte_chain_cache = kmem_cache_create("kvm_pte_chain",
  2543. sizeof(struct kvm_pte_chain),
  2544. 0, 0, NULL);
  2545. if (!pte_chain_cache)
  2546. goto nomem;
  2547. rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
  2548. sizeof(struct kvm_rmap_desc),
  2549. 0, 0, NULL);
  2550. if (!rmap_desc_cache)
  2551. goto nomem;
  2552. mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
  2553. sizeof(struct kvm_mmu_page),
  2554. 0, 0, NULL);
  2555. if (!mmu_page_header_cache)
  2556. goto nomem;
  2557. register_shrinker(&mmu_shrinker);
  2558. return 0;
  2559. nomem:
  2560. mmu_destroy_caches();
  2561. return -ENOMEM;
  2562. }
  2563. /*
  2564. * Caculate mmu pages needed for kvm.
  2565. */
  2566. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
  2567. {
  2568. int i;
  2569. unsigned int nr_mmu_pages;
  2570. unsigned int nr_pages = 0;
  2571. struct kvm_memslots *slots;
  2572. slots = rcu_dereference(kvm->memslots);
  2573. for (i = 0; i < slots->nmemslots; i++)
  2574. nr_pages += slots->memslots[i].npages;
  2575. nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
  2576. nr_mmu_pages = max(nr_mmu_pages,
  2577. (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
  2578. return nr_mmu_pages;
  2579. }
  2580. static void *pv_mmu_peek_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  2581. unsigned len)
  2582. {
  2583. if (len > buffer->len)
  2584. return NULL;
  2585. return buffer->ptr;
  2586. }
  2587. static void *pv_mmu_read_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  2588. unsigned len)
  2589. {
  2590. void *ret;
  2591. ret = pv_mmu_peek_buffer(buffer, len);
  2592. if (!ret)
  2593. return ret;
  2594. buffer->ptr += len;
  2595. buffer->len -= len;
  2596. buffer->processed += len;
  2597. return ret;
  2598. }
  2599. static int kvm_pv_mmu_write(struct kvm_vcpu *vcpu,
  2600. gpa_t addr, gpa_t value)
  2601. {
  2602. int bytes = 8;
  2603. int r;
  2604. if (!is_long_mode(vcpu) && !is_pae(vcpu))
  2605. bytes = 4;
  2606. r = mmu_topup_memory_caches(vcpu);
  2607. if (r)
  2608. return r;
  2609. if (!emulator_write_phys(vcpu, addr, &value, bytes))
  2610. return -EFAULT;
  2611. return 1;
  2612. }
  2613. static int kvm_pv_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  2614. {
  2615. kvm_set_cr3(vcpu, vcpu->arch.cr3);
  2616. return 1;
  2617. }
  2618. static int kvm_pv_mmu_release_pt(struct kvm_vcpu *vcpu, gpa_t addr)
  2619. {
  2620. spin_lock(&vcpu->kvm->mmu_lock);
  2621. mmu_unshadow(vcpu->kvm, addr >> PAGE_SHIFT);
  2622. spin_unlock(&vcpu->kvm->mmu_lock);
  2623. return 1;
  2624. }
  2625. static int kvm_pv_mmu_op_one(struct kvm_vcpu *vcpu,
  2626. struct kvm_pv_mmu_op_buffer *buffer)
  2627. {
  2628. struct kvm_mmu_op_header *header;
  2629. header = pv_mmu_peek_buffer(buffer, sizeof *header);
  2630. if (!header)
  2631. return 0;
  2632. switch (header->op) {
  2633. case KVM_MMU_OP_WRITE_PTE: {
  2634. struct kvm_mmu_op_write_pte *wpte;
  2635. wpte = pv_mmu_read_buffer(buffer, sizeof *wpte);
  2636. if (!wpte)
  2637. return 0;
  2638. return kvm_pv_mmu_write(vcpu, wpte->pte_phys,
  2639. wpte->pte_val);
  2640. }
  2641. case KVM_MMU_OP_FLUSH_TLB: {
  2642. struct kvm_mmu_op_flush_tlb *ftlb;
  2643. ftlb = pv_mmu_read_buffer(buffer, sizeof *ftlb);
  2644. if (!ftlb)
  2645. return 0;
  2646. return kvm_pv_mmu_flush_tlb(vcpu);
  2647. }
  2648. case KVM_MMU_OP_RELEASE_PT: {
  2649. struct kvm_mmu_op_release_pt *rpt;
  2650. rpt = pv_mmu_read_buffer(buffer, sizeof *rpt);
  2651. if (!rpt)
  2652. return 0;
  2653. return kvm_pv_mmu_release_pt(vcpu, rpt->pt_phys);
  2654. }
  2655. default: return 0;
  2656. }
  2657. }
  2658. int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
  2659. gpa_t addr, unsigned long *ret)
  2660. {
  2661. int r;
  2662. struct kvm_pv_mmu_op_buffer *buffer = &vcpu->arch.mmu_op_buffer;
  2663. buffer->ptr = buffer->buf;
  2664. buffer->len = min_t(unsigned long, bytes, sizeof buffer->buf);
  2665. buffer->processed = 0;
  2666. r = kvm_read_guest(vcpu->kvm, addr, buffer->buf, buffer->len);
  2667. if (r)
  2668. goto out;
  2669. while (buffer->len) {
  2670. r = kvm_pv_mmu_op_one(vcpu, buffer);
  2671. if (r < 0)
  2672. goto out;
  2673. if (r == 0)
  2674. break;
  2675. }
  2676. r = 1;
  2677. out:
  2678. *ret = buffer->processed;
  2679. return r;
  2680. }
  2681. int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
  2682. {
  2683. struct kvm_shadow_walk_iterator iterator;
  2684. int nr_sptes = 0;
  2685. spin_lock(&vcpu->kvm->mmu_lock);
  2686. for_each_shadow_entry(vcpu, addr, iterator) {
  2687. sptes[iterator.level-1] = *iterator.sptep;
  2688. nr_sptes++;
  2689. if (!is_shadow_present_pte(*iterator.sptep))
  2690. break;
  2691. }
  2692. spin_unlock(&vcpu->kvm->mmu_lock);
  2693. return nr_sptes;
  2694. }
  2695. EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
  2696. #ifdef AUDIT
  2697. static const char *audit_msg;
  2698. static gva_t canonicalize(gva_t gva)
  2699. {
  2700. #ifdef CONFIG_X86_64
  2701. gva = (long long)(gva << 16) >> 16;
  2702. #endif
  2703. return gva;
  2704. }
  2705. typedef void (*inspect_spte_fn) (struct kvm *kvm, struct kvm_mmu_page *sp,
  2706. u64 *sptep);
  2707. static void __mmu_spte_walk(struct kvm *kvm, struct kvm_mmu_page *sp,
  2708. inspect_spte_fn fn)
  2709. {
  2710. int i;
  2711. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  2712. u64 ent = sp->spt[i];
  2713. if (is_shadow_present_pte(ent)) {
  2714. if (!is_last_spte(ent, sp->role.level)) {
  2715. struct kvm_mmu_page *child;
  2716. child = page_header(ent & PT64_BASE_ADDR_MASK);
  2717. __mmu_spte_walk(kvm, child, fn);
  2718. } else
  2719. fn(kvm, sp, &sp->spt[i]);
  2720. }
  2721. }
  2722. }
  2723. static void mmu_spte_walk(struct kvm_vcpu *vcpu, inspect_spte_fn fn)
  2724. {
  2725. int i;
  2726. struct kvm_mmu_page *sp;
  2727. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2728. return;
  2729. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2730. hpa_t root = vcpu->arch.mmu.root_hpa;
  2731. sp = page_header(root);
  2732. __mmu_spte_walk(vcpu->kvm, sp, fn);
  2733. return;
  2734. }
  2735. for (i = 0; i < 4; ++i) {
  2736. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2737. if (root && VALID_PAGE(root)) {
  2738. root &= PT64_BASE_ADDR_MASK;
  2739. sp = page_header(root);
  2740. __mmu_spte_walk(vcpu->kvm, sp, fn);
  2741. }
  2742. }
  2743. return;
  2744. }
  2745. static void audit_mappings_page(struct kvm_vcpu *vcpu, u64 page_pte,
  2746. gva_t va, int level)
  2747. {
  2748. u64 *pt = __va(page_pte & PT64_BASE_ADDR_MASK);
  2749. int i;
  2750. gva_t va_delta = 1ul << (PAGE_SHIFT + 9 * (level - 1));
  2751. for (i = 0; i < PT64_ENT_PER_PAGE; ++i, va += va_delta) {
  2752. u64 ent = pt[i];
  2753. if (ent == shadow_trap_nonpresent_pte)
  2754. continue;
  2755. va = canonicalize(va);
  2756. if (is_shadow_present_pte(ent) && !is_last_spte(ent, level))
  2757. audit_mappings_page(vcpu, ent, va, level - 1);
  2758. else {
  2759. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, va);
  2760. gfn_t gfn = gpa >> PAGE_SHIFT;
  2761. pfn_t pfn = gfn_to_pfn(vcpu->kvm, gfn);
  2762. hpa_t hpa = (hpa_t)pfn << PAGE_SHIFT;
  2763. if (is_error_pfn(pfn)) {
  2764. kvm_release_pfn_clean(pfn);
  2765. continue;
  2766. }
  2767. if (is_shadow_present_pte(ent)
  2768. && (ent & PT64_BASE_ADDR_MASK) != hpa)
  2769. printk(KERN_ERR "xx audit error: (%s) levels %d"
  2770. " gva %lx gpa %llx hpa %llx ent %llx %d\n",
  2771. audit_msg, vcpu->arch.mmu.root_level,
  2772. va, gpa, hpa, ent,
  2773. is_shadow_present_pte(ent));
  2774. else if (ent == shadow_notrap_nonpresent_pte
  2775. && !is_error_hpa(hpa))
  2776. printk(KERN_ERR "audit: (%s) notrap shadow,"
  2777. " valid guest gva %lx\n", audit_msg, va);
  2778. kvm_release_pfn_clean(pfn);
  2779. }
  2780. }
  2781. }
  2782. static void audit_mappings(struct kvm_vcpu *vcpu)
  2783. {
  2784. unsigned i;
  2785. if (vcpu->arch.mmu.root_level == 4)
  2786. audit_mappings_page(vcpu, vcpu->arch.mmu.root_hpa, 0, 4);
  2787. else
  2788. for (i = 0; i < 4; ++i)
  2789. if (vcpu->arch.mmu.pae_root[i] & PT_PRESENT_MASK)
  2790. audit_mappings_page(vcpu,
  2791. vcpu->arch.mmu.pae_root[i],
  2792. i << 30,
  2793. 2);
  2794. }
  2795. static int count_rmaps(struct kvm_vcpu *vcpu)
  2796. {
  2797. int nmaps = 0;
  2798. int i, j, k, idx;
  2799. idx = srcu_read_lock(&kvm->srcu);
  2800. slots = rcu_dereference(kvm->memslots);
  2801. for (i = 0; i < KVM_MEMORY_SLOTS; ++i) {
  2802. struct kvm_memory_slot *m = &slots->memslots[i];
  2803. struct kvm_rmap_desc *d;
  2804. for (j = 0; j < m->npages; ++j) {
  2805. unsigned long *rmapp = &m->rmap[j];
  2806. if (!*rmapp)
  2807. continue;
  2808. if (!(*rmapp & 1)) {
  2809. ++nmaps;
  2810. continue;
  2811. }
  2812. d = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  2813. while (d) {
  2814. for (k = 0; k < RMAP_EXT; ++k)
  2815. if (d->sptes[k])
  2816. ++nmaps;
  2817. else
  2818. break;
  2819. d = d->more;
  2820. }
  2821. }
  2822. }
  2823. srcu_read_unlock(&kvm->srcu, idx);
  2824. return nmaps;
  2825. }
  2826. void inspect_spte_has_rmap(struct kvm *kvm, struct kvm_mmu_page *sp, u64 *sptep)
  2827. {
  2828. unsigned long *rmapp;
  2829. struct kvm_mmu_page *rev_sp;
  2830. gfn_t gfn;
  2831. if (*sptep & PT_WRITABLE_MASK) {
  2832. rev_sp = page_header(__pa(sptep));
  2833. gfn = rev_sp->gfns[sptep - rev_sp->spt];
  2834. if (!gfn_to_memslot(kvm, gfn)) {
  2835. if (!printk_ratelimit())
  2836. return;
  2837. printk(KERN_ERR "%s: no memslot for gfn %ld\n",
  2838. audit_msg, gfn);
  2839. printk(KERN_ERR "%s: index %ld of sp (gfn=%lx)\n",
  2840. audit_msg, sptep - rev_sp->spt,
  2841. rev_sp->gfn);
  2842. dump_stack();
  2843. return;
  2844. }
  2845. rmapp = gfn_to_rmap(kvm, rev_sp->gfns[sptep - rev_sp->spt],
  2846. is_large_pte(*sptep));
  2847. if (!*rmapp) {
  2848. if (!printk_ratelimit())
  2849. return;
  2850. printk(KERN_ERR "%s: no rmap for writable spte %llx\n",
  2851. audit_msg, *sptep);
  2852. dump_stack();
  2853. }
  2854. }
  2855. }
  2856. void audit_writable_sptes_have_rmaps(struct kvm_vcpu *vcpu)
  2857. {
  2858. mmu_spte_walk(vcpu, inspect_spte_has_rmap);
  2859. }
  2860. static void check_writable_mappings_rmap(struct kvm_vcpu *vcpu)
  2861. {
  2862. struct kvm_mmu_page *sp;
  2863. int i;
  2864. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  2865. u64 *pt = sp->spt;
  2866. if (sp->role.level != PT_PAGE_TABLE_LEVEL)
  2867. continue;
  2868. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  2869. u64 ent = pt[i];
  2870. if (!(ent & PT_PRESENT_MASK))
  2871. continue;
  2872. if (!(ent & PT_WRITABLE_MASK))
  2873. continue;
  2874. inspect_spte_has_rmap(vcpu->kvm, sp, &pt[i]);
  2875. }
  2876. }
  2877. return;
  2878. }
  2879. static void audit_rmap(struct kvm_vcpu *vcpu)
  2880. {
  2881. check_writable_mappings_rmap(vcpu);
  2882. count_rmaps(vcpu);
  2883. }
  2884. static void audit_write_protection(struct kvm_vcpu *vcpu)
  2885. {
  2886. struct kvm_mmu_page *sp;
  2887. struct kvm_memory_slot *slot;
  2888. unsigned long *rmapp;
  2889. u64 *spte;
  2890. gfn_t gfn;
  2891. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  2892. if (sp->role.direct)
  2893. continue;
  2894. if (sp->unsync)
  2895. continue;
  2896. gfn = unalias_gfn(vcpu->kvm, sp->gfn);
  2897. slot = gfn_to_memslot_unaliased(vcpu->kvm, sp->gfn);
  2898. rmapp = &slot->rmap[gfn - slot->base_gfn];
  2899. spte = rmap_next(vcpu->kvm, rmapp, NULL);
  2900. while (spte) {
  2901. if (*spte & PT_WRITABLE_MASK)
  2902. printk(KERN_ERR "%s: (%s) shadow page has "
  2903. "writable mappings: gfn %lx role %x\n",
  2904. __func__, audit_msg, sp->gfn,
  2905. sp->role.word);
  2906. spte = rmap_next(vcpu->kvm, rmapp, spte);
  2907. }
  2908. }
  2909. }
  2910. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg)
  2911. {
  2912. int olddbg = dbg;
  2913. dbg = 0;
  2914. audit_msg = msg;
  2915. audit_rmap(vcpu);
  2916. audit_write_protection(vcpu);
  2917. if (strcmp("pre pte write", audit_msg) != 0)
  2918. audit_mappings(vcpu);
  2919. audit_writable_sptes_have_rmaps(vcpu);
  2920. dbg = olddbg;
  2921. }
  2922. #endif