omap_hwmod.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | (__raw_{read,write}l, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <plat/common.h>
  139. #include <plat/cpu.h>
  140. #include "clockdomain.h"
  141. #include "powerdomain.h"
  142. #include <plat/clock.h>
  143. #include <plat/omap_hwmod.h>
  144. #include <plat/prcm.h>
  145. #include "cm2xxx_3xxx.h"
  146. #include "cm44xx.h"
  147. #include "prm2xxx_3xxx.h"
  148. #include "prm44xx.h"
  149. #include "mux.h"
  150. /* Maximum microseconds to wait for OMAP module to softreset */
  151. #define MAX_MODULE_SOFTRESET_WAIT 10000
  152. /* Name of the OMAP hwmod for the MPU */
  153. #define MPU_INITIATOR_NAME "mpu"
  154. /* omap_hwmod_list contains all registered struct omap_hwmods */
  155. static LIST_HEAD(omap_hwmod_list);
  156. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  157. static struct omap_hwmod *mpu_oh;
  158. /* Private functions */
  159. /**
  160. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  161. * @oh: struct omap_hwmod *
  162. *
  163. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  164. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  165. * OCP_SYSCONFIG register or 0 upon success.
  166. */
  167. static int _update_sysc_cache(struct omap_hwmod *oh)
  168. {
  169. if (!oh->class->sysc) {
  170. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  171. return -EINVAL;
  172. }
  173. /* XXX ensure module interface clock is up */
  174. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  175. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  176. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  177. return 0;
  178. }
  179. /**
  180. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  181. * @v: OCP_SYSCONFIG value to write
  182. * @oh: struct omap_hwmod *
  183. *
  184. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  185. * one. No return value.
  186. */
  187. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  188. {
  189. if (!oh->class->sysc) {
  190. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  191. return;
  192. }
  193. /* XXX ensure module interface clock is up */
  194. /* Module might have lost context, always update cache and register */
  195. oh->_sysc_cache = v;
  196. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  197. }
  198. /**
  199. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  200. * @oh: struct omap_hwmod *
  201. * @standbymode: MIDLEMODE field bits
  202. * @v: pointer to register contents to modify
  203. *
  204. * Update the master standby mode bits in @v to be @standbymode for
  205. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  206. * upon error or 0 upon success.
  207. */
  208. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  209. u32 *v)
  210. {
  211. u32 mstandby_mask;
  212. u8 mstandby_shift;
  213. if (!oh->class->sysc ||
  214. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  215. return -EINVAL;
  216. if (!oh->class->sysc->sysc_fields) {
  217. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  218. return -EINVAL;
  219. }
  220. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  221. mstandby_mask = (0x3 << mstandby_shift);
  222. *v &= ~mstandby_mask;
  223. *v |= __ffs(standbymode) << mstandby_shift;
  224. return 0;
  225. }
  226. /**
  227. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  228. * @oh: struct omap_hwmod *
  229. * @idlemode: SIDLEMODE field bits
  230. * @v: pointer to register contents to modify
  231. *
  232. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  233. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  234. * or 0 upon success.
  235. */
  236. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  237. {
  238. u32 sidle_mask;
  239. u8 sidle_shift;
  240. if (!oh->class->sysc ||
  241. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  242. return -EINVAL;
  243. if (!oh->class->sysc->sysc_fields) {
  244. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  245. return -EINVAL;
  246. }
  247. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  248. sidle_mask = (0x3 << sidle_shift);
  249. *v &= ~sidle_mask;
  250. *v |= __ffs(idlemode) << sidle_shift;
  251. return 0;
  252. }
  253. /**
  254. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  255. * @oh: struct omap_hwmod *
  256. * @clockact: CLOCKACTIVITY field bits
  257. * @v: pointer to register contents to modify
  258. *
  259. * Update the clockactivity mode bits in @v to be @clockact for the
  260. * @oh hwmod. Used for additional powersaving on some modules. Does
  261. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  262. * success.
  263. */
  264. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  265. {
  266. u32 clkact_mask;
  267. u8 clkact_shift;
  268. if (!oh->class->sysc ||
  269. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  270. return -EINVAL;
  271. if (!oh->class->sysc->sysc_fields) {
  272. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  273. return -EINVAL;
  274. }
  275. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  276. clkact_mask = (0x3 << clkact_shift);
  277. *v &= ~clkact_mask;
  278. *v |= clockact << clkact_shift;
  279. return 0;
  280. }
  281. /**
  282. * _set_softreset: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  283. * @oh: struct omap_hwmod *
  284. * @v: pointer to register contents to modify
  285. *
  286. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  287. * error or 0 upon success.
  288. */
  289. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  290. {
  291. u32 softrst_mask;
  292. if (!oh->class->sysc ||
  293. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  294. return -EINVAL;
  295. if (!oh->class->sysc->sysc_fields) {
  296. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  297. return -EINVAL;
  298. }
  299. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  300. *v |= softrst_mask;
  301. return 0;
  302. }
  303. /**
  304. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  305. * @oh: struct omap_hwmod *
  306. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  307. * @v: pointer to register contents to modify
  308. *
  309. * Update the module autoidle bit in @v to be @autoidle for the @oh
  310. * hwmod. The autoidle bit controls whether the module can gate
  311. * internal clocks automatically when it isn't doing anything; the
  312. * exact function of this bit varies on a per-module basis. This
  313. * function does not write to the hardware. Returns -EINVAL upon
  314. * error or 0 upon success.
  315. */
  316. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  317. u32 *v)
  318. {
  319. u32 autoidle_mask;
  320. u8 autoidle_shift;
  321. if (!oh->class->sysc ||
  322. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  323. return -EINVAL;
  324. if (!oh->class->sysc->sysc_fields) {
  325. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  326. return -EINVAL;
  327. }
  328. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  329. autoidle_mask = (0x1 << autoidle_shift);
  330. *v &= ~autoidle_mask;
  331. *v |= autoidle << autoidle_shift;
  332. return 0;
  333. }
  334. /**
  335. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  336. * @oh: struct omap_hwmod *
  337. *
  338. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  339. * upon error or 0 upon success.
  340. */
  341. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  342. {
  343. u32 wakeup_mask;
  344. if (!oh->class->sysc ||
  345. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  346. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)))
  347. return -EINVAL;
  348. if (!oh->class->sysc->sysc_fields) {
  349. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  350. return -EINVAL;
  351. }
  352. wakeup_mask = (0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  353. *v |= wakeup_mask;
  354. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  355. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  356. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  357. oh->_int_flags |= _HWMOD_WAKEUP_ENABLED;
  358. return 0;
  359. }
  360. /**
  361. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  362. * @oh: struct omap_hwmod *
  363. *
  364. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  365. * upon error or 0 upon success.
  366. */
  367. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  368. {
  369. u32 wakeup_mask;
  370. if (!oh->class->sysc ||
  371. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  372. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)))
  373. return -EINVAL;
  374. if (!oh->class->sysc->sysc_fields) {
  375. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  376. return -EINVAL;
  377. }
  378. wakeup_mask = (0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  379. *v &= ~wakeup_mask;
  380. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  381. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  382. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  383. oh->_int_flags &= ~_HWMOD_WAKEUP_ENABLED;
  384. return 0;
  385. }
  386. /**
  387. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  388. * @oh: struct omap_hwmod *
  389. *
  390. * Prevent the hardware module @oh from entering idle while the
  391. * hardare module initiator @init_oh is active. Useful when a module
  392. * will be accessed by a particular initiator (e.g., if a module will
  393. * be accessed by the IVA, there should be a sleepdep between the IVA
  394. * initiator and the module). Only applies to modules in smart-idle
  395. * mode. If the clockdomain is marked as not needing autodeps, return
  396. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  397. * passes along clkdm_add_sleepdep() value upon success.
  398. */
  399. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  400. {
  401. if (!oh->_clk)
  402. return -EINVAL;
  403. if (oh->_clk->clkdm && oh->_clk->clkdm->flags & CLKDM_NO_AUTODEPS)
  404. return 0;
  405. return clkdm_add_sleepdep(oh->_clk->clkdm, init_oh->_clk->clkdm);
  406. }
  407. /**
  408. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  409. * @oh: struct omap_hwmod *
  410. *
  411. * Allow the hardware module @oh to enter idle while the hardare
  412. * module initiator @init_oh is active. Useful when a module will not
  413. * be accessed by a particular initiator (e.g., if a module will not
  414. * be accessed by the IVA, there should be no sleepdep between the IVA
  415. * initiator and the module). Only applies to modules in smart-idle
  416. * mode. If the clockdomain is marked as not needing autodeps, return
  417. * 0 without doing anything. Returns -EINVAL upon error or passes
  418. * along clkdm_del_sleepdep() value upon success.
  419. */
  420. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  421. {
  422. if (!oh->_clk)
  423. return -EINVAL;
  424. if (oh->_clk->clkdm && oh->_clk->clkdm->flags & CLKDM_NO_AUTODEPS)
  425. return 0;
  426. return clkdm_del_sleepdep(oh->_clk->clkdm, init_oh->_clk->clkdm);
  427. }
  428. /**
  429. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  430. * @oh: struct omap_hwmod *
  431. *
  432. * Called from _init_clocks(). Populates the @oh _clk (main
  433. * functional clock pointer) if a main_clk is present. Returns 0 on
  434. * success or -EINVAL on error.
  435. */
  436. static int _init_main_clk(struct omap_hwmod *oh)
  437. {
  438. int ret = 0;
  439. if (!oh->main_clk)
  440. return 0;
  441. oh->_clk = omap_clk_get_by_name(oh->main_clk);
  442. if (!oh->_clk) {
  443. pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  444. oh->name, oh->main_clk);
  445. return -EINVAL;
  446. }
  447. if (!oh->_clk->clkdm)
  448. pr_warning("omap_hwmod: %s: missing clockdomain for %s.\n",
  449. oh->main_clk, oh->_clk->name);
  450. return ret;
  451. }
  452. /**
  453. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  454. * @oh: struct omap_hwmod *
  455. *
  456. * Called from _init_clocks(). Populates the @oh OCP slave interface
  457. * clock pointers. Returns 0 on success or -EINVAL on error.
  458. */
  459. static int _init_interface_clks(struct omap_hwmod *oh)
  460. {
  461. struct clk *c;
  462. int i;
  463. int ret = 0;
  464. if (oh->slaves_cnt == 0)
  465. return 0;
  466. for (i = 0; i < oh->slaves_cnt; i++) {
  467. struct omap_hwmod_ocp_if *os = oh->slaves[i];
  468. if (!os->clk)
  469. continue;
  470. c = omap_clk_get_by_name(os->clk);
  471. if (!c) {
  472. pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  473. oh->name, os->clk);
  474. ret = -EINVAL;
  475. }
  476. os->_clk = c;
  477. }
  478. return ret;
  479. }
  480. /**
  481. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  482. * @oh: struct omap_hwmod *
  483. *
  484. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  485. * clock pointers. Returns 0 on success or -EINVAL on error.
  486. */
  487. static int _init_opt_clks(struct omap_hwmod *oh)
  488. {
  489. struct omap_hwmod_opt_clk *oc;
  490. struct clk *c;
  491. int i;
  492. int ret = 0;
  493. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  494. c = omap_clk_get_by_name(oc->clk);
  495. if (!c) {
  496. pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  497. oh->name, oc->clk);
  498. ret = -EINVAL;
  499. }
  500. oc->_clk = c;
  501. }
  502. return ret;
  503. }
  504. /**
  505. * _enable_clocks - enable hwmod main clock and interface clocks
  506. * @oh: struct omap_hwmod *
  507. *
  508. * Enables all clocks necessary for register reads and writes to succeed
  509. * on the hwmod @oh. Returns 0.
  510. */
  511. static int _enable_clocks(struct omap_hwmod *oh)
  512. {
  513. int i;
  514. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  515. if (oh->_clk)
  516. clk_enable(oh->_clk);
  517. if (oh->slaves_cnt > 0) {
  518. for (i = 0; i < oh->slaves_cnt; i++) {
  519. struct omap_hwmod_ocp_if *os = oh->slaves[i];
  520. struct clk *c = os->_clk;
  521. if (c && (os->flags & OCPIF_SWSUP_IDLE))
  522. clk_enable(c);
  523. }
  524. }
  525. /* The opt clocks are controlled by the device driver. */
  526. return 0;
  527. }
  528. /**
  529. * _disable_clocks - disable hwmod main clock and interface clocks
  530. * @oh: struct omap_hwmod *
  531. *
  532. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  533. */
  534. static int _disable_clocks(struct omap_hwmod *oh)
  535. {
  536. int i;
  537. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  538. if (oh->_clk)
  539. clk_disable(oh->_clk);
  540. if (oh->slaves_cnt > 0) {
  541. for (i = 0; i < oh->slaves_cnt; i++) {
  542. struct omap_hwmod_ocp_if *os = oh->slaves[i];
  543. struct clk *c = os->_clk;
  544. if (c && (os->flags & OCPIF_SWSUP_IDLE))
  545. clk_disable(c);
  546. }
  547. }
  548. /* The opt clocks are controlled by the device driver. */
  549. return 0;
  550. }
  551. static void _enable_optional_clocks(struct omap_hwmod *oh)
  552. {
  553. struct omap_hwmod_opt_clk *oc;
  554. int i;
  555. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  556. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  557. if (oc->_clk) {
  558. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  559. oc->_clk->name);
  560. clk_enable(oc->_clk);
  561. }
  562. }
  563. static void _disable_optional_clocks(struct omap_hwmod *oh)
  564. {
  565. struct omap_hwmod_opt_clk *oc;
  566. int i;
  567. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  568. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  569. if (oc->_clk) {
  570. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  571. oc->_clk->name);
  572. clk_disable(oc->_clk);
  573. }
  574. }
  575. /**
  576. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  577. * @oh: struct omap_hwmod *oh
  578. *
  579. * Count and return the number of MPU IRQs associated with the hwmod
  580. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  581. * NULL.
  582. */
  583. static int _count_mpu_irqs(struct omap_hwmod *oh)
  584. {
  585. struct omap_hwmod_irq_info *ohii;
  586. int i = 0;
  587. if (!oh || !oh->mpu_irqs)
  588. return 0;
  589. do {
  590. ohii = &oh->mpu_irqs[i++];
  591. } while (ohii->irq != -1);
  592. return i;
  593. }
  594. /**
  595. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  596. * @oh: struct omap_hwmod *oh
  597. *
  598. * Count and return the number of SDMA request lines associated with
  599. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  600. * if @oh is NULL.
  601. */
  602. static int _count_sdma_reqs(struct omap_hwmod *oh)
  603. {
  604. struct omap_hwmod_dma_info *ohdi;
  605. int i = 0;
  606. if (!oh || !oh->sdma_reqs)
  607. return 0;
  608. do {
  609. ohdi = &oh->sdma_reqs[i++];
  610. } while (ohdi->dma_req != -1);
  611. return i;
  612. }
  613. /**
  614. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  615. * @oh: struct omap_hwmod *oh
  616. *
  617. * Count and return the number of address space ranges associated with
  618. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  619. * if @oh is NULL.
  620. */
  621. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  622. {
  623. struct omap_hwmod_addr_space *mem;
  624. int i = 0;
  625. if (!os || !os->addr)
  626. return 0;
  627. do {
  628. mem = &os->addr[i++];
  629. } while (mem->pa_start != mem->pa_end);
  630. return i;
  631. }
  632. /**
  633. * _find_mpu_port_index - find hwmod OCP slave port ID intended for MPU use
  634. * @oh: struct omap_hwmod *
  635. *
  636. * Returns the array index of the OCP slave port that the MPU
  637. * addresses the device on, or -EINVAL upon error or not found.
  638. */
  639. static int __init _find_mpu_port_index(struct omap_hwmod *oh)
  640. {
  641. int i;
  642. int found = 0;
  643. if (!oh || oh->slaves_cnt == 0)
  644. return -EINVAL;
  645. for (i = 0; i < oh->slaves_cnt; i++) {
  646. struct omap_hwmod_ocp_if *os = oh->slaves[i];
  647. if (os->user & OCP_USER_MPU) {
  648. found = 1;
  649. break;
  650. }
  651. }
  652. if (found)
  653. pr_debug("omap_hwmod: %s: MPU OCP slave port ID %d\n",
  654. oh->name, i);
  655. else
  656. pr_debug("omap_hwmod: %s: no MPU OCP slave port found\n",
  657. oh->name);
  658. return (found) ? i : -EINVAL;
  659. }
  660. /**
  661. * _find_mpu_rt_base - find hwmod register target base addr accessible by MPU
  662. * @oh: struct omap_hwmod *
  663. *
  664. * Return the virtual address of the base of the register target of
  665. * device @oh, or NULL on error.
  666. */
  667. static void __iomem * __init _find_mpu_rt_base(struct omap_hwmod *oh, u8 index)
  668. {
  669. struct omap_hwmod_ocp_if *os;
  670. struct omap_hwmod_addr_space *mem;
  671. int i = 0, found = 0;
  672. void __iomem *va_start;
  673. if (!oh || oh->slaves_cnt == 0)
  674. return NULL;
  675. os = oh->slaves[index];
  676. if (!os->addr)
  677. return NULL;
  678. do {
  679. mem = &os->addr[i++];
  680. if (mem->flags & ADDR_TYPE_RT)
  681. found = 1;
  682. } while (!found && mem->pa_start != mem->pa_end);
  683. if (found) {
  684. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  685. if (!va_start) {
  686. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  687. return NULL;
  688. }
  689. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  690. oh->name, va_start);
  691. } else {
  692. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  693. oh->name);
  694. }
  695. return (found) ? va_start : NULL;
  696. }
  697. /**
  698. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  699. * @oh: struct omap_hwmod *
  700. *
  701. * If module is marked as SWSUP_SIDLE, force the module out of slave
  702. * idle; otherwise, configure it for smart-idle. If module is marked
  703. * as SWSUP_MSUSPEND, force the module out of master standby;
  704. * otherwise, configure it for smart-standby. No return value.
  705. */
  706. static void _enable_sysc(struct omap_hwmod *oh)
  707. {
  708. u8 idlemode, sf;
  709. u32 v;
  710. if (!oh->class->sysc)
  711. return;
  712. v = oh->_sysc_cache;
  713. sf = oh->class->sysc->sysc_flags;
  714. if (sf & SYSC_HAS_SIDLEMODE) {
  715. idlemode = (oh->flags & HWMOD_SWSUP_SIDLE) ?
  716. HWMOD_IDLEMODE_NO : HWMOD_IDLEMODE_SMART;
  717. _set_slave_idlemode(oh, idlemode, &v);
  718. }
  719. if (sf & SYSC_HAS_MIDLEMODE) {
  720. idlemode = (oh->flags & HWMOD_SWSUP_MSTANDBY) ?
  721. HWMOD_IDLEMODE_NO : HWMOD_IDLEMODE_SMART;
  722. _set_master_standbymode(oh, idlemode, &v);
  723. }
  724. /*
  725. * XXX The clock framework should handle this, by
  726. * calling into this code. But this must wait until the
  727. * clock structures are tagged with omap_hwmod entries
  728. */
  729. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  730. (sf & SYSC_HAS_CLOCKACTIVITY))
  731. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  732. /* If slave is in SMARTIDLE, also enable wakeup */
  733. if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
  734. _enable_wakeup(oh, &v);
  735. _write_sysconfig(v, oh);
  736. /*
  737. * Set the autoidle bit only after setting the smartidle bit
  738. * Setting this will not have any impact on the other modules.
  739. */
  740. if (sf & SYSC_HAS_AUTOIDLE) {
  741. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  742. 0 : 1;
  743. _set_module_autoidle(oh, idlemode, &v);
  744. _write_sysconfig(v, oh);
  745. }
  746. }
  747. /**
  748. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  749. * @oh: struct omap_hwmod *
  750. *
  751. * If module is marked as SWSUP_SIDLE, force the module into slave
  752. * idle; otherwise, configure it for smart-idle. If module is marked
  753. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  754. * configure it for smart-standby. No return value.
  755. */
  756. static void _idle_sysc(struct omap_hwmod *oh)
  757. {
  758. u8 idlemode, sf;
  759. u32 v;
  760. if (!oh->class->sysc)
  761. return;
  762. v = oh->_sysc_cache;
  763. sf = oh->class->sysc->sysc_flags;
  764. if (sf & SYSC_HAS_SIDLEMODE) {
  765. idlemode = (oh->flags & HWMOD_SWSUP_SIDLE) ?
  766. HWMOD_IDLEMODE_FORCE : HWMOD_IDLEMODE_SMART;
  767. _set_slave_idlemode(oh, idlemode, &v);
  768. }
  769. if (sf & SYSC_HAS_MIDLEMODE) {
  770. idlemode = (oh->flags & HWMOD_SWSUP_MSTANDBY) ?
  771. HWMOD_IDLEMODE_FORCE : HWMOD_IDLEMODE_SMART;
  772. _set_master_standbymode(oh, idlemode, &v);
  773. }
  774. /* If slave is in SMARTIDLE, also enable wakeup */
  775. if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
  776. _enable_wakeup(oh, &v);
  777. _write_sysconfig(v, oh);
  778. }
  779. /**
  780. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  781. * @oh: struct omap_hwmod *
  782. *
  783. * Force the module into slave idle and master suspend. No return
  784. * value.
  785. */
  786. static void _shutdown_sysc(struct omap_hwmod *oh)
  787. {
  788. u32 v;
  789. u8 sf;
  790. if (!oh->class->sysc)
  791. return;
  792. v = oh->_sysc_cache;
  793. sf = oh->class->sysc->sysc_flags;
  794. if (sf & SYSC_HAS_SIDLEMODE)
  795. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  796. if (sf & SYSC_HAS_MIDLEMODE)
  797. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  798. if (sf & SYSC_HAS_AUTOIDLE)
  799. _set_module_autoidle(oh, 1, &v);
  800. _write_sysconfig(v, oh);
  801. }
  802. /**
  803. * _lookup - find an omap_hwmod by name
  804. * @name: find an omap_hwmod by name
  805. *
  806. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  807. */
  808. static struct omap_hwmod *_lookup(const char *name)
  809. {
  810. struct omap_hwmod *oh, *temp_oh;
  811. oh = NULL;
  812. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  813. if (!strcmp(name, temp_oh->name)) {
  814. oh = temp_oh;
  815. break;
  816. }
  817. }
  818. return oh;
  819. }
  820. /**
  821. * _init_clocks - clk_get() all clocks associated with this hwmod
  822. * @oh: struct omap_hwmod *
  823. * @data: not used; pass NULL
  824. *
  825. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  826. * Resolves all clock names embedded in the hwmod. Returns 0 on
  827. * success, or a negative error code on failure.
  828. */
  829. static int _init_clocks(struct omap_hwmod *oh, void *data)
  830. {
  831. int ret = 0;
  832. if (oh->_state != _HWMOD_STATE_REGISTERED)
  833. return 0;
  834. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  835. ret |= _init_main_clk(oh);
  836. ret |= _init_interface_clks(oh);
  837. ret |= _init_opt_clks(oh);
  838. if (!ret)
  839. oh->_state = _HWMOD_STATE_CLKS_INITED;
  840. return ret;
  841. }
  842. /**
  843. * _wait_target_ready - wait for a module to leave slave idle
  844. * @oh: struct omap_hwmod *
  845. *
  846. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  847. * does not have an IDLEST bit or if the module successfully leaves
  848. * slave idle; otherwise, pass along the return value of the
  849. * appropriate *_cm_wait_module_ready() function.
  850. */
  851. static int _wait_target_ready(struct omap_hwmod *oh)
  852. {
  853. struct omap_hwmod_ocp_if *os;
  854. int ret;
  855. if (!oh)
  856. return -EINVAL;
  857. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  858. return 0;
  859. os = oh->slaves[oh->_mpu_port_index];
  860. if (oh->flags & HWMOD_NO_IDLEST)
  861. return 0;
  862. /* XXX check module SIDLEMODE */
  863. /* XXX check clock enable states */
  864. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  865. ret = omap2_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  866. oh->prcm.omap2.idlest_reg_id,
  867. oh->prcm.omap2.idlest_idle_bit);
  868. } else if (cpu_is_omap44xx()) {
  869. ret = omap4_cm_wait_module_ready(oh->prcm.omap4.clkctrl_reg);
  870. } else {
  871. BUG();
  872. };
  873. return ret;
  874. }
  875. /**
  876. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  877. * @oh: struct omap_hwmod *
  878. * @name: name of the reset line in the context of this hwmod
  879. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  880. *
  881. * Return the bit position of the reset line that match the
  882. * input name. Return -ENOENT if not found.
  883. */
  884. static u8 _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  885. struct omap_hwmod_rst_info *ohri)
  886. {
  887. int i;
  888. for (i = 0; i < oh->rst_lines_cnt; i++) {
  889. const char *rst_line = oh->rst_lines[i].name;
  890. if (!strcmp(rst_line, name)) {
  891. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  892. ohri->st_shift = oh->rst_lines[i].st_shift;
  893. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  894. oh->name, __func__, rst_line, ohri->rst_shift,
  895. ohri->st_shift);
  896. return 0;
  897. }
  898. }
  899. return -ENOENT;
  900. }
  901. /**
  902. * _assert_hardreset - assert the HW reset line of submodules
  903. * contained in the hwmod module.
  904. * @oh: struct omap_hwmod *
  905. * @name: name of the reset line to lookup and assert
  906. *
  907. * Some IP like dsp, ipu or iva contain processor that require
  908. * an HW reset line to be assert / deassert in order to enable fully
  909. * the IP.
  910. */
  911. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  912. {
  913. struct omap_hwmod_rst_info ohri;
  914. u8 ret;
  915. if (!oh)
  916. return -EINVAL;
  917. ret = _lookup_hardreset(oh, name, &ohri);
  918. if (IS_ERR_VALUE(ret))
  919. return ret;
  920. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  921. return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
  922. ohri.rst_shift);
  923. else if (cpu_is_omap44xx())
  924. return omap4_prm_assert_hardreset(oh->prcm.omap4.rstctrl_reg,
  925. ohri.rst_shift);
  926. else
  927. return -EINVAL;
  928. }
  929. /**
  930. * _deassert_hardreset - deassert the HW reset line of submodules contained
  931. * in the hwmod module.
  932. * @oh: struct omap_hwmod *
  933. * @name: name of the reset line to look up and deassert
  934. *
  935. * Some IP like dsp, ipu or iva contain processor that require
  936. * an HW reset line to be assert / deassert in order to enable fully
  937. * the IP.
  938. */
  939. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  940. {
  941. struct omap_hwmod_rst_info ohri;
  942. int ret;
  943. if (!oh)
  944. return -EINVAL;
  945. ret = _lookup_hardreset(oh, name, &ohri);
  946. if (IS_ERR_VALUE(ret))
  947. return ret;
  948. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  949. ret = omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
  950. ohri.rst_shift,
  951. ohri.st_shift);
  952. } else if (cpu_is_omap44xx()) {
  953. if (ohri.st_shift)
  954. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  955. oh->name, name);
  956. ret = omap4_prm_deassert_hardreset(oh->prcm.omap4.rstctrl_reg,
  957. ohri.rst_shift);
  958. } else {
  959. return -EINVAL;
  960. }
  961. if (ret == -EBUSY)
  962. pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
  963. return ret;
  964. }
  965. /**
  966. * _read_hardreset - read the HW reset line state of submodules
  967. * contained in the hwmod module
  968. * @oh: struct omap_hwmod *
  969. * @name: name of the reset line to look up and read
  970. *
  971. * Return the state of the reset line.
  972. */
  973. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  974. {
  975. struct omap_hwmod_rst_info ohri;
  976. u8 ret;
  977. if (!oh)
  978. return -EINVAL;
  979. ret = _lookup_hardreset(oh, name, &ohri);
  980. if (IS_ERR_VALUE(ret))
  981. return ret;
  982. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  983. return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
  984. ohri.st_shift);
  985. } else if (cpu_is_omap44xx()) {
  986. return omap4_prm_is_hardreset_asserted(oh->prcm.omap4.rstctrl_reg,
  987. ohri.rst_shift);
  988. } else {
  989. return -EINVAL;
  990. }
  991. }
  992. /**
  993. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  994. * @oh: struct omap_hwmod *
  995. *
  996. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  997. * enabled for this to work. Returns -EINVAL if the hwmod cannot be
  998. * reset this way or if the hwmod is in the wrong state, -ETIMEDOUT if
  999. * the module did not reset in time, or 0 upon success.
  1000. *
  1001. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1002. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1003. * use the SYSCONFIG softreset bit to provide the status.
  1004. *
  1005. * Note that some IP like McBSP do have reset control but don't have
  1006. * reset status.
  1007. */
  1008. static int _ocp_softreset(struct omap_hwmod *oh)
  1009. {
  1010. u32 v;
  1011. int c = 0;
  1012. int ret = 0;
  1013. if (!oh->class->sysc ||
  1014. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1015. return -EINVAL;
  1016. /* clocks must be on for this operation */
  1017. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1018. pr_warning("omap_hwmod: %s: reset can only be entered from "
  1019. "enabled state\n", oh->name);
  1020. return -EINVAL;
  1021. }
  1022. /* For some modules, all optionnal clocks need to be enabled as well */
  1023. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1024. _enable_optional_clocks(oh);
  1025. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1026. v = oh->_sysc_cache;
  1027. ret = _set_softreset(oh, &v);
  1028. if (ret)
  1029. goto dis_opt_clks;
  1030. _write_sysconfig(v, oh);
  1031. if (oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  1032. omap_test_timeout((omap_hwmod_read(oh,
  1033. oh->class->sysc->syss_offs)
  1034. & SYSS_RESETDONE_MASK),
  1035. MAX_MODULE_SOFTRESET_WAIT, c);
  1036. else if (oh->class->sysc->sysc_flags & SYSC_HAS_RESET_STATUS)
  1037. omap_test_timeout(!(omap_hwmod_read(oh,
  1038. oh->class->sysc->sysc_offs)
  1039. & SYSC_TYPE2_SOFTRESET_MASK),
  1040. MAX_MODULE_SOFTRESET_WAIT, c);
  1041. if (c == MAX_MODULE_SOFTRESET_WAIT)
  1042. pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1043. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1044. else
  1045. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1046. /*
  1047. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1048. * _wait_target_ready() or _reset()
  1049. */
  1050. ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
  1051. dis_opt_clks:
  1052. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1053. _disable_optional_clocks(oh);
  1054. return ret;
  1055. }
  1056. /**
  1057. * _reset - reset an omap_hwmod
  1058. * @oh: struct omap_hwmod *
  1059. *
  1060. * Resets an omap_hwmod @oh. The default software reset mechanism for
  1061. * most OMAP IP blocks is triggered via the OCP_SYSCONFIG.SOFTRESET
  1062. * bit. However, some hwmods cannot be reset via this method: some
  1063. * are not targets and therefore have no OCP header registers to
  1064. * access; others (like the IVA) have idiosyncratic reset sequences.
  1065. * So for these relatively rare cases, custom reset code can be
  1066. * supplied in the struct omap_hwmod_class .reset function pointer.
  1067. * Passes along the return value from either _reset() or the custom
  1068. * reset function - these must return -EINVAL if the hwmod cannot be
  1069. * reset this way or if the hwmod is in the wrong state, -ETIMEDOUT if
  1070. * the module did not reset in time, or 0 upon success.
  1071. */
  1072. static int _reset(struct omap_hwmod *oh)
  1073. {
  1074. int ret;
  1075. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1076. ret = (oh->class->reset) ? oh->class->reset(oh) : _ocp_softreset(oh);
  1077. return ret;
  1078. }
  1079. /**
  1080. * _enable - enable an omap_hwmod
  1081. * @oh: struct omap_hwmod *
  1082. *
  1083. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1084. * register target. Returns -EINVAL if the hwmod is in the wrong
  1085. * state or passes along the return value of _wait_target_ready().
  1086. */
  1087. static int _enable(struct omap_hwmod *oh)
  1088. {
  1089. int r;
  1090. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1091. oh->_state != _HWMOD_STATE_IDLE &&
  1092. oh->_state != _HWMOD_STATE_DISABLED) {
  1093. WARN(1, "omap_hwmod: %s: enabled state can only be entered "
  1094. "from initialized, idle, or disabled state\n", oh->name);
  1095. return -EINVAL;
  1096. }
  1097. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1098. /*
  1099. * If an IP contains only one HW reset line, then de-assert it in order
  1100. * to allow to enable the clocks. Otherwise the PRCM will return
  1101. * Intransition status, and the init will failed.
  1102. */
  1103. if ((oh->_state == _HWMOD_STATE_INITIALIZED ||
  1104. oh->_state == _HWMOD_STATE_DISABLED) && oh->rst_lines_cnt == 1)
  1105. _deassert_hardreset(oh, oh->rst_lines[0].name);
  1106. /* Mux pins for device runtime if populated */
  1107. if (oh->mux && (!oh->mux->enabled ||
  1108. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1109. oh->mux->pads_dynamic)))
  1110. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1111. _add_initiator_dep(oh, mpu_oh);
  1112. _enable_clocks(oh);
  1113. r = _wait_target_ready(oh);
  1114. if (!r) {
  1115. oh->_state = _HWMOD_STATE_ENABLED;
  1116. /* Access the sysconfig only if the target is ready */
  1117. if (oh->class->sysc) {
  1118. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1119. _update_sysc_cache(oh);
  1120. _enable_sysc(oh);
  1121. }
  1122. } else {
  1123. _disable_clocks(oh);
  1124. pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
  1125. oh->name, r);
  1126. }
  1127. return r;
  1128. }
  1129. /**
  1130. * _idle - idle an omap_hwmod
  1131. * @oh: struct omap_hwmod *
  1132. *
  1133. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1134. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1135. * state or returns 0.
  1136. */
  1137. static int _idle(struct omap_hwmod *oh)
  1138. {
  1139. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1140. WARN(1, "omap_hwmod: %s: idle state can only be entered from "
  1141. "enabled state\n", oh->name);
  1142. return -EINVAL;
  1143. }
  1144. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1145. if (oh->class->sysc)
  1146. _idle_sysc(oh);
  1147. _del_initiator_dep(oh, mpu_oh);
  1148. _disable_clocks(oh);
  1149. /* Mux pins for device idle if populated */
  1150. if (oh->mux && oh->mux->pads_dynamic)
  1151. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1152. oh->_state = _HWMOD_STATE_IDLE;
  1153. return 0;
  1154. }
  1155. /**
  1156. * omap_hwmod_set_ocp_autoidle - set the hwmod's OCP autoidle bit
  1157. * @oh: struct omap_hwmod *
  1158. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  1159. *
  1160. * Sets the IP block's OCP autoidle bit in hardware, and updates our
  1161. * local copy. Intended to be used by drivers that require
  1162. * direct manipulation of the AUTOIDLE bits.
  1163. * Returns -EINVAL if @oh is null or is not in the ENABLED state, or passes
  1164. * along the return value from _set_module_autoidle().
  1165. *
  1166. * Any users of this function should be scrutinized carefully.
  1167. */
  1168. int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle)
  1169. {
  1170. u32 v;
  1171. int retval = 0;
  1172. unsigned long flags;
  1173. if (!oh || oh->_state != _HWMOD_STATE_ENABLED)
  1174. return -EINVAL;
  1175. spin_lock_irqsave(&oh->_lock, flags);
  1176. v = oh->_sysc_cache;
  1177. retval = _set_module_autoidle(oh, autoidle, &v);
  1178. if (!retval)
  1179. _write_sysconfig(v, oh);
  1180. spin_unlock_irqrestore(&oh->_lock, flags);
  1181. return retval;
  1182. }
  1183. /**
  1184. * _shutdown - shutdown an omap_hwmod
  1185. * @oh: struct omap_hwmod *
  1186. *
  1187. * Shut down an omap_hwmod @oh. This should be called when the driver
  1188. * used for the hwmod is removed or unloaded or if the driver is not
  1189. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1190. * state or returns 0.
  1191. */
  1192. static int _shutdown(struct omap_hwmod *oh)
  1193. {
  1194. int ret;
  1195. u8 prev_state;
  1196. if (oh->_state != _HWMOD_STATE_IDLE &&
  1197. oh->_state != _HWMOD_STATE_ENABLED) {
  1198. WARN(1, "omap_hwmod: %s: disabled state can only be entered "
  1199. "from idle, or enabled state\n", oh->name);
  1200. return -EINVAL;
  1201. }
  1202. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1203. if (oh->class->pre_shutdown) {
  1204. prev_state = oh->_state;
  1205. if (oh->_state == _HWMOD_STATE_IDLE)
  1206. _enable(oh);
  1207. ret = oh->class->pre_shutdown(oh);
  1208. if (ret) {
  1209. if (prev_state == _HWMOD_STATE_IDLE)
  1210. _idle(oh);
  1211. return ret;
  1212. }
  1213. }
  1214. if (oh->class->sysc)
  1215. _shutdown_sysc(oh);
  1216. /*
  1217. * If an IP contains only one HW reset line, then assert it
  1218. * before disabling the clocks and shutting down the IP.
  1219. */
  1220. if (oh->rst_lines_cnt == 1)
  1221. _assert_hardreset(oh, oh->rst_lines[0].name);
  1222. /* clocks and deps are already disabled in idle */
  1223. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1224. _del_initiator_dep(oh, mpu_oh);
  1225. /* XXX what about the other system initiators here? dma, dsp */
  1226. _disable_clocks(oh);
  1227. }
  1228. /* XXX Should this code also force-disable the optional clocks? */
  1229. /* Mux pins to safe mode or use populated off mode values */
  1230. if (oh->mux)
  1231. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  1232. oh->_state = _HWMOD_STATE_DISABLED;
  1233. return 0;
  1234. }
  1235. /**
  1236. * _setup - do initial configuration of omap_hwmod
  1237. * @oh: struct omap_hwmod *
  1238. *
  1239. * Writes the CLOCKACTIVITY bits @clockact to the hwmod @oh
  1240. * OCP_SYSCONFIG register. Returns 0.
  1241. */
  1242. static int _setup(struct omap_hwmod *oh, void *data)
  1243. {
  1244. int i, r;
  1245. u8 postsetup_state;
  1246. if (oh->_state != _HWMOD_STATE_CLKS_INITED)
  1247. return 0;
  1248. /* Set iclk autoidle mode */
  1249. if (oh->slaves_cnt > 0) {
  1250. for (i = 0; i < oh->slaves_cnt; i++) {
  1251. struct omap_hwmod_ocp_if *os = oh->slaves[i];
  1252. struct clk *c = os->_clk;
  1253. if (!c)
  1254. continue;
  1255. if (os->flags & OCPIF_SWSUP_IDLE) {
  1256. /* XXX omap_iclk_deny_idle(c); */
  1257. } else {
  1258. /* XXX omap_iclk_allow_idle(c); */
  1259. clk_enable(c);
  1260. }
  1261. }
  1262. }
  1263. oh->_state = _HWMOD_STATE_INITIALIZED;
  1264. /*
  1265. * In the case of hwmod with hardreset that should not be
  1266. * de-assert at boot time, we have to keep the module
  1267. * initialized, because we cannot enable it properly with the
  1268. * reset asserted. Exit without warning because that behavior is
  1269. * expected.
  1270. */
  1271. if ((oh->flags & HWMOD_INIT_NO_RESET) && oh->rst_lines_cnt == 1)
  1272. return 0;
  1273. r = _enable(oh);
  1274. if (r) {
  1275. pr_warning("omap_hwmod: %s: cannot be enabled (%d)\n",
  1276. oh->name, oh->_state);
  1277. return 0;
  1278. }
  1279. if (!(oh->flags & HWMOD_INIT_NO_RESET)) {
  1280. _reset(oh);
  1281. /*
  1282. * OCP_SYSCONFIG bits need to be reprogrammed after a softreset.
  1283. * The _enable() function should be split to
  1284. * avoid the rewrite of the OCP_SYSCONFIG register.
  1285. */
  1286. if (oh->class->sysc) {
  1287. _update_sysc_cache(oh);
  1288. _enable_sysc(oh);
  1289. }
  1290. }
  1291. postsetup_state = oh->_postsetup_state;
  1292. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  1293. postsetup_state = _HWMOD_STATE_ENABLED;
  1294. /*
  1295. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  1296. * it should be set by the core code as a runtime flag during startup
  1297. */
  1298. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  1299. (postsetup_state == _HWMOD_STATE_IDLE))
  1300. postsetup_state = _HWMOD_STATE_ENABLED;
  1301. if (postsetup_state == _HWMOD_STATE_IDLE)
  1302. _idle(oh);
  1303. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  1304. _shutdown(oh);
  1305. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  1306. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  1307. oh->name, postsetup_state);
  1308. return 0;
  1309. }
  1310. /**
  1311. * _register - register a struct omap_hwmod
  1312. * @oh: struct omap_hwmod *
  1313. *
  1314. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  1315. * already has been registered by the same name; -EINVAL if the
  1316. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  1317. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  1318. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  1319. * success.
  1320. *
  1321. * XXX The data should be copied into bootmem, so the original data
  1322. * should be marked __initdata and freed after init. This would allow
  1323. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  1324. * that the copy process would be relatively complex due to the large number
  1325. * of substructures.
  1326. */
  1327. static int __init _register(struct omap_hwmod *oh)
  1328. {
  1329. int ms_id;
  1330. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  1331. (oh->_state != _HWMOD_STATE_UNKNOWN))
  1332. return -EINVAL;
  1333. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  1334. if (_lookup(oh->name))
  1335. return -EEXIST;
  1336. ms_id = _find_mpu_port_index(oh);
  1337. if (!IS_ERR_VALUE(ms_id))
  1338. oh->_mpu_port_index = ms_id;
  1339. else
  1340. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1341. list_add_tail(&oh->node, &omap_hwmod_list);
  1342. spin_lock_init(&oh->_lock);
  1343. oh->_state = _HWMOD_STATE_REGISTERED;
  1344. /*
  1345. * XXX Rather than doing a strcmp(), this should test a flag
  1346. * set in the hwmod data, inserted by the autogenerator code.
  1347. */
  1348. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  1349. mpu_oh = oh;
  1350. return 0;
  1351. }
  1352. /* Public functions */
  1353. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  1354. {
  1355. if (oh->flags & HWMOD_16BIT_REG)
  1356. return __raw_readw(oh->_mpu_rt_va + reg_offs);
  1357. else
  1358. return __raw_readl(oh->_mpu_rt_va + reg_offs);
  1359. }
  1360. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  1361. {
  1362. if (oh->flags & HWMOD_16BIT_REG)
  1363. __raw_writew(v, oh->_mpu_rt_va + reg_offs);
  1364. else
  1365. __raw_writel(v, oh->_mpu_rt_va + reg_offs);
  1366. }
  1367. /**
  1368. * omap_hwmod_set_slave_idlemode - set the hwmod's OCP slave idlemode
  1369. * @oh: struct omap_hwmod *
  1370. * @idlemode: SIDLEMODE field bits (shifted to bit 0)
  1371. *
  1372. * Sets the IP block's OCP slave idlemode in hardware, and updates our
  1373. * local copy. Intended to be used by drivers that have some erratum
  1374. * that requires direct manipulation of the SIDLEMODE bits. Returns
  1375. * -EINVAL if @oh is null, or passes along the return value from
  1376. * _set_slave_idlemode().
  1377. *
  1378. * XXX Does this function have any current users? If not, we should
  1379. * remove it; it is better to let the rest of the hwmod code handle this.
  1380. * Any users of this function should be scrutinized carefully.
  1381. */
  1382. int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode)
  1383. {
  1384. u32 v;
  1385. int retval = 0;
  1386. if (!oh)
  1387. return -EINVAL;
  1388. v = oh->_sysc_cache;
  1389. retval = _set_slave_idlemode(oh, idlemode, &v);
  1390. if (!retval)
  1391. _write_sysconfig(v, oh);
  1392. return retval;
  1393. }
  1394. /**
  1395. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  1396. * @name: name of the omap_hwmod to look up
  1397. *
  1398. * Given a @name of an omap_hwmod, return a pointer to the registered
  1399. * struct omap_hwmod *, or NULL upon error.
  1400. */
  1401. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  1402. {
  1403. struct omap_hwmod *oh;
  1404. if (!name)
  1405. return NULL;
  1406. oh = _lookup(name);
  1407. return oh;
  1408. }
  1409. /**
  1410. * omap_hwmod_for_each - call function for each registered omap_hwmod
  1411. * @fn: pointer to a callback function
  1412. * @data: void * data to pass to callback function
  1413. *
  1414. * Call @fn for each registered omap_hwmod, passing @data to each
  1415. * function. @fn must return 0 for success or any other value for
  1416. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  1417. * will stop and the non-zero return value will be passed to the
  1418. * caller of omap_hwmod_for_each(). @fn is called with
  1419. * omap_hwmod_for_each() held.
  1420. */
  1421. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  1422. void *data)
  1423. {
  1424. struct omap_hwmod *temp_oh;
  1425. int ret = 0;
  1426. if (!fn)
  1427. return -EINVAL;
  1428. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1429. ret = (*fn)(temp_oh, data);
  1430. if (ret)
  1431. break;
  1432. }
  1433. return ret;
  1434. }
  1435. /**
  1436. * omap_hwmod_register - register an array of hwmods
  1437. * @ohs: pointer to an array of omap_hwmods to register
  1438. *
  1439. * Intended to be called early in boot before the clock framework is
  1440. * initialized. If @ohs is not null, will register all omap_hwmods
  1441. * listed in @ohs that are valid for this chip. Returns 0.
  1442. */
  1443. int __init omap_hwmod_register(struct omap_hwmod **ohs)
  1444. {
  1445. int r, i;
  1446. if (!ohs)
  1447. return 0;
  1448. i = 0;
  1449. do {
  1450. if (!omap_chip_is(ohs[i]->omap_chip))
  1451. continue;
  1452. r = _register(ohs[i]);
  1453. WARN(r, "omap_hwmod: %s: _register returned %d\n", ohs[i]->name,
  1454. r);
  1455. } while (ohs[++i]);
  1456. return 0;
  1457. }
  1458. /*
  1459. * _populate_mpu_rt_base - populate the virtual address for a hwmod
  1460. *
  1461. * Must be called only from omap_hwmod_setup_*() so ioremap works properly.
  1462. * Assumes the caller takes care of locking if needed.
  1463. */
  1464. static int __init _populate_mpu_rt_base(struct omap_hwmod *oh, void *data)
  1465. {
  1466. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1467. return 0;
  1468. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  1469. return 0;
  1470. oh->_mpu_rt_va = _find_mpu_rt_base(oh, oh->_mpu_port_index);
  1471. if (!oh->_mpu_rt_va)
  1472. pr_warning("omap_hwmod: %s found no _mpu_rt_va for %s\n",
  1473. __func__, oh->name);
  1474. return 0;
  1475. }
  1476. /**
  1477. * omap_hwmod_setup_one - set up a single hwmod
  1478. * @oh_name: const char * name of the already-registered hwmod to set up
  1479. *
  1480. * Must be called after omap2_clk_init(). Resolves the struct clk
  1481. * names to struct clk pointers for each registered omap_hwmod. Also
  1482. * calls _setup() on each hwmod. Returns -EINVAL upon error or 0 upon
  1483. * success.
  1484. */
  1485. int __init omap_hwmod_setup_one(const char *oh_name)
  1486. {
  1487. struct omap_hwmod *oh;
  1488. int r;
  1489. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  1490. if (!mpu_oh) {
  1491. pr_err("omap_hwmod: %s: cannot setup_one: MPU initiator hwmod %s not yet registered\n",
  1492. oh_name, MPU_INITIATOR_NAME);
  1493. return -EINVAL;
  1494. }
  1495. oh = _lookup(oh_name);
  1496. if (!oh) {
  1497. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  1498. return -EINVAL;
  1499. }
  1500. if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  1501. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  1502. r = _populate_mpu_rt_base(oh, NULL);
  1503. if (IS_ERR_VALUE(r)) {
  1504. WARN(1, "omap_hwmod: %s: couldn't set mpu_rt_base\n", oh_name);
  1505. return -EINVAL;
  1506. }
  1507. r = _init_clocks(oh, NULL);
  1508. if (IS_ERR_VALUE(r)) {
  1509. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh_name);
  1510. return -EINVAL;
  1511. }
  1512. _setup(oh, NULL);
  1513. return 0;
  1514. }
  1515. /**
  1516. * omap_hwmod_setup - do some post-clock framework initialization
  1517. *
  1518. * Must be called after omap2_clk_init(). Resolves the struct clk names
  1519. * to struct clk pointers for each registered omap_hwmod. Also calls
  1520. * _setup() on each hwmod. Returns 0 upon success.
  1521. */
  1522. static int __init omap_hwmod_setup_all(void)
  1523. {
  1524. int r;
  1525. if (!mpu_oh) {
  1526. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  1527. __func__, MPU_INITIATOR_NAME);
  1528. return -EINVAL;
  1529. }
  1530. r = omap_hwmod_for_each(_populate_mpu_rt_base, NULL);
  1531. r = omap_hwmod_for_each(_init_clocks, NULL);
  1532. WARN(IS_ERR_VALUE(r),
  1533. "omap_hwmod: %s: _init_clocks failed\n", __func__);
  1534. omap_hwmod_for_each(_setup, NULL);
  1535. return 0;
  1536. }
  1537. core_initcall(omap_hwmod_setup_all);
  1538. /**
  1539. * omap_hwmod_enable - enable an omap_hwmod
  1540. * @oh: struct omap_hwmod *
  1541. *
  1542. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  1543. * Returns -EINVAL on error or passes along the return value from _enable().
  1544. */
  1545. int omap_hwmod_enable(struct omap_hwmod *oh)
  1546. {
  1547. int r;
  1548. unsigned long flags;
  1549. if (!oh)
  1550. return -EINVAL;
  1551. spin_lock_irqsave(&oh->_lock, flags);
  1552. r = _enable(oh);
  1553. spin_unlock_irqrestore(&oh->_lock, flags);
  1554. return r;
  1555. }
  1556. /**
  1557. * omap_hwmod_idle - idle an omap_hwmod
  1558. * @oh: struct omap_hwmod *
  1559. *
  1560. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  1561. * Returns -EINVAL on error or passes along the return value from _idle().
  1562. */
  1563. int omap_hwmod_idle(struct omap_hwmod *oh)
  1564. {
  1565. unsigned long flags;
  1566. if (!oh)
  1567. return -EINVAL;
  1568. spin_lock_irqsave(&oh->_lock, flags);
  1569. _idle(oh);
  1570. spin_unlock_irqrestore(&oh->_lock, flags);
  1571. return 0;
  1572. }
  1573. /**
  1574. * omap_hwmod_shutdown - shutdown an omap_hwmod
  1575. * @oh: struct omap_hwmod *
  1576. *
  1577. * Shutdown an omap_hwmod @oh. Intended to be called by
  1578. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  1579. * the return value from _shutdown().
  1580. */
  1581. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  1582. {
  1583. unsigned long flags;
  1584. if (!oh)
  1585. return -EINVAL;
  1586. spin_lock_irqsave(&oh->_lock, flags);
  1587. _shutdown(oh);
  1588. spin_unlock_irqrestore(&oh->_lock, flags);
  1589. return 0;
  1590. }
  1591. /**
  1592. * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
  1593. * @oh: struct omap_hwmod *oh
  1594. *
  1595. * Intended to be called by the omap_device code.
  1596. */
  1597. int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
  1598. {
  1599. unsigned long flags;
  1600. spin_lock_irqsave(&oh->_lock, flags);
  1601. _enable_clocks(oh);
  1602. spin_unlock_irqrestore(&oh->_lock, flags);
  1603. return 0;
  1604. }
  1605. /**
  1606. * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
  1607. * @oh: struct omap_hwmod *oh
  1608. *
  1609. * Intended to be called by the omap_device code.
  1610. */
  1611. int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
  1612. {
  1613. unsigned long flags;
  1614. spin_lock_irqsave(&oh->_lock, flags);
  1615. _disable_clocks(oh);
  1616. spin_unlock_irqrestore(&oh->_lock, flags);
  1617. return 0;
  1618. }
  1619. /**
  1620. * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
  1621. * @oh: struct omap_hwmod *oh
  1622. *
  1623. * Intended to be called by drivers and core code when all posted
  1624. * writes to a device must complete before continuing further
  1625. * execution (for example, after clearing some device IRQSTATUS
  1626. * register bits)
  1627. *
  1628. * XXX what about targets with multiple OCP threads?
  1629. */
  1630. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
  1631. {
  1632. BUG_ON(!oh);
  1633. if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
  1634. WARN(1, "omap_device: %s: OCP barrier impossible due to "
  1635. "device configuration\n", oh->name);
  1636. return;
  1637. }
  1638. /*
  1639. * Forces posted writes to complete on the OCP thread handling
  1640. * register writes
  1641. */
  1642. omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  1643. }
  1644. /**
  1645. * omap_hwmod_reset - reset the hwmod
  1646. * @oh: struct omap_hwmod *
  1647. *
  1648. * Under some conditions, a driver may wish to reset the entire device.
  1649. * Called from omap_device code. Returns -EINVAL on error or passes along
  1650. * the return value from _reset().
  1651. */
  1652. int omap_hwmod_reset(struct omap_hwmod *oh)
  1653. {
  1654. int r;
  1655. unsigned long flags;
  1656. if (!oh)
  1657. return -EINVAL;
  1658. spin_lock_irqsave(&oh->_lock, flags);
  1659. r = _reset(oh);
  1660. spin_unlock_irqrestore(&oh->_lock, flags);
  1661. return r;
  1662. }
  1663. /**
  1664. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  1665. * @oh: struct omap_hwmod *
  1666. * @res: pointer to the first element of an array of struct resource to fill
  1667. *
  1668. * Count the number of struct resource array elements necessary to
  1669. * contain omap_hwmod @oh resources. Intended to be called by code
  1670. * that registers omap_devices. Intended to be used to determine the
  1671. * size of a dynamically-allocated struct resource array, before
  1672. * calling omap_hwmod_fill_resources(). Returns the number of struct
  1673. * resource array elements needed.
  1674. *
  1675. * XXX This code is not optimized. It could attempt to merge adjacent
  1676. * resource IDs.
  1677. *
  1678. */
  1679. int omap_hwmod_count_resources(struct omap_hwmod *oh)
  1680. {
  1681. int ret, i;
  1682. ret = _count_mpu_irqs(oh) + _count_sdma_reqs(oh);
  1683. for (i = 0; i < oh->slaves_cnt; i++)
  1684. ret += _count_ocp_if_addr_spaces(oh->slaves[i]);
  1685. return ret;
  1686. }
  1687. /**
  1688. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  1689. * @oh: struct omap_hwmod *
  1690. * @res: pointer to the first element of an array of struct resource to fill
  1691. *
  1692. * Fill the struct resource array @res with resource data from the
  1693. * omap_hwmod @oh. Intended to be called by code that registers
  1694. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  1695. * number of array elements filled.
  1696. */
  1697. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  1698. {
  1699. int i, j, mpu_irqs_cnt, sdma_reqs_cnt;
  1700. int r = 0;
  1701. /* For each IRQ, DMA, memory area, fill in array.*/
  1702. mpu_irqs_cnt = _count_mpu_irqs(oh);
  1703. for (i = 0; i < mpu_irqs_cnt; i++) {
  1704. (res + r)->name = (oh->mpu_irqs + i)->name;
  1705. (res + r)->start = (oh->mpu_irqs + i)->irq;
  1706. (res + r)->end = (oh->mpu_irqs + i)->irq;
  1707. (res + r)->flags = IORESOURCE_IRQ;
  1708. r++;
  1709. }
  1710. sdma_reqs_cnt = _count_sdma_reqs(oh);
  1711. for (i = 0; i < sdma_reqs_cnt; i++) {
  1712. (res + r)->name = (oh->sdma_reqs + i)->name;
  1713. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  1714. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  1715. (res + r)->flags = IORESOURCE_DMA;
  1716. r++;
  1717. }
  1718. for (i = 0; i < oh->slaves_cnt; i++) {
  1719. struct omap_hwmod_ocp_if *os;
  1720. int addr_cnt;
  1721. os = oh->slaves[i];
  1722. addr_cnt = _count_ocp_if_addr_spaces(os);
  1723. for (j = 0; j < addr_cnt; j++) {
  1724. (res + r)->name = (os->addr + j)->name;
  1725. (res + r)->start = (os->addr + j)->pa_start;
  1726. (res + r)->end = (os->addr + j)->pa_end;
  1727. (res + r)->flags = IORESOURCE_MEM;
  1728. r++;
  1729. }
  1730. }
  1731. return r;
  1732. }
  1733. /**
  1734. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  1735. * @oh: struct omap_hwmod *
  1736. *
  1737. * Return the powerdomain pointer associated with the OMAP module
  1738. * @oh's main clock. If @oh does not have a main clk, return the
  1739. * powerdomain associated with the interface clock associated with the
  1740. * module's MPU port. (XXX Perhaps this should use the SDMA port
  1741. * instead?) Returns NULL on error, or a struct powerdomain * on
  1742. * success.
  1743. */
  1744. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  1745. {
  1746. struct clk *c;
  1747. if (!oh)
  1748. return NULL;
  1749. if (oh->_clk) {
  1750. c = oh->_clk;
  1751. } else {
  1752. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  1753. return NULL;
  1754. c = oh->slaves[oh->_mpu_port_index]->_clk;
  1755. }
  1756. if (!c->clkdm)
  1757. return NULL;
  1758. return c->clkdm->pwrdm.ptr;
  1759. }
  1760. /**
  1761. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  1762. * @oh: struct omap_hwmod *
  1763. *
  1764. * Returns the virtual address corresponding to the beginning of the
  1765. * module's register target, in the address range that is intended to
  1766. * be used by the MPU. Returns the virtual address upon success or NULL
  1767. * upon error.
  1768. */
  1769. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  1770. {
  1771. if (!oh)
  1772. return NULL;
  1773. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  1774. return NULL;
  1775. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  1776. return NULL;
  1777. return oh->_mpu_rt_va;
  1778. }
  1779. /**
  1780. * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
  1781. * @oh: struct omap_hwmod *
  1782. * @init_oh: struct omap_hwmod * (initiator)
  1783. *
  1784. * Add a sleep dependency between the initiator @init_oh and @oh.
  1785. * Intended to be called by DSP/Bridge code via platform_data for the
  1786. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  1787. * code needs to add/del initiator dependencies dynamically
  1788. * before/after accessing a device. Returns the return value from
  1789. * _add_initiator_dep().
  1790. *
  1791. * XXX Keep a usecount in the clockdomain code
  1792. */
  1793. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  1794. struct omap_hwmod *init_oh)
  1795. {
  1796. return _add_initiator_dep(oh, init_oh);
  1797. }
  1798. /*
  1799. * XXX what about functions for drivers to save/restore ocp_sysconfig
  1800. * for context save/restore operations?
  1801. */
  1802. /**
  1803. * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
  1804. * @oh: struct omap_hwmod *
  1805. * @init_oh: struct omap_hwmod * (initiator)
  1806. *
  1807. * Remove a sleep dependency between the initiator @init_oh and @oh.
  1808. * Intended to be called by DSP/Bridge code via platform_data for the
  1809. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  1810. * code needs to add/del initiator dependencies dynamically
  1811. * before/after accessing a device. Returns the return value from
  1812. * _del_initiator_dep().
  1813. *
  1814. * XXX Keep a usecount in the clockdomain code
  1815. */
  1816. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  1817. struct omap_hwmod *init_oh)
  1818. {
  1819. return _del_initiator_dep(oh, init_oh);
  1820. }
  1821. /**
  1822. * omap_hwmod_enable_wakeup - allow device to wake up the system
  1823. * @oh: struct omap_hwmod *
  1824. *
  1825. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  1826. * send wakeups to the PRCM. Eventually this should sets PRCM wakeup
  1827. * registers to cause the PRCM to receive wakeup events from the
  1828. * module. Does not set any wakeup routing registers beyond this
  1829. * point - if the module is to wake up any other module or subsystem,
  1830. * that must be set separately. Called by omap_device code. Returns
  1831. * -EINVAL on error or 0 upon success.
  1832. */
  1833. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  1834. {
  1835. unsigned long flags;
  1836. u32 v;
  1837. if (!oh->class->sysc ||
  1838. !(oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP))
  1839. return -EINVAL;
  1840. spin_lock_irqsave(&oh->_lock, flags);
  1841. v = oh->_sysc_cache;
  1842. _enable_wakeup(oh, &v);
  1843. _write_sysconfig(v, oh);
  1844. spin_unlock_irqrestore(&oh->_lock, flags);
  1845. return 0;
  1846. }
  1847. /**
  1848. * omap_hwmod_disable_wakeup - prevent device from waking the system
  1849. * @oh: struct omap_hwmod *
  1850. *
  1851. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  1852. * from sending wakeups to the PRCM. Eventually this should clear
  1853. * PRCM wakeup registers to cause the PRCM to ignore wakeup events
  1854. * from the module. Does not set any wakeup routing registers beyond
  1855. * this point - if the module is to wake up any other module or
  1856. * subsystem, that must be set separately. Called by omap_device
  1857. * code. Returns -EINVAL on error or 0 upon success.
  1858. */
  1859. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  1860. {
  1861. unsigned long flags;
  1862. u32 v;
  1863. if (!oh->class->sysc ||
  1864. !(oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP))
  1865. return -EINVAL;
  1866. spin_lock_irqsave(&oh->_lock, flags);
  1867. v = oh->_sysc_cache;
  1868. _disable_wakeup(oh, &v);
  1869. _write_sysconfig(v, oh);
  1870. spin_unlock_irqrestore(&oh->_lock, flags);
  1871. return 0;
  1872. }
  1873. /**
  1874. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  1875. * contained in the hwmod module.
  1876. * @oh: struct omap_hwmod *
  1877. * @name: name of the reset line to lookup and assert
  1878. *
  1879. * Some IP like dsp, ipu or iva contain processor that require
  1880. * an HW reset line to be assert / deassert in order to enable fully
  1881. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  1882. * yet supported on this OMAP; otherwise, passes along the return value
  1883. * from _assert_hardreset().
  1884. */
  1885. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  1886. {
  1887. int ret;
  1888. unsigned long flags;
  1889. if (!oh)
  1890. return -EINVAL;
  1891. spin_lock_irqsave(&oh->_lock, flags);
  1892. ret = _assert_hardreset(oh, name);
  1893. spin_unlock_irqrestore(&oh->_lock, flags);
  1894. return ret;
  1895. }
  1896. /**
  1897. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  1898. * contained in the hwmod module.
  1899. * @oh: struct omap_hwmod *
  1900. * @name: name of the reset line to look up and deassert
  1901. *
  1902. * Some IP like dsp, ipu or iva contain processor that require
  1903. * an HW reset line to be assert / deassert in order to enable fully
  1904. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  1905. * yet supported on this OMAP; otherwise, passes along the return value
  1906. * from _deassert_hardreset().
  1907. */
  1908. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1909. {
  1910. int ret;
  1911. unsigned long flags;
  1912. if (!oh)
  1913. return -EINVAL;
  1914. spin_lock_irqsave(&oh->_lock, flags);
  1915. ret = _deassert_hardreset(oh, name);
  1916. spin_unlock_irqrestore(&oh->_lock, flags);
  1917. return ret;
  1918. }
  1919. /**
  1920. * omap_hwmod_read_hardreset - read the HW reset line state of submodules
  1921. * contained in the hwmod module
  1922. * @oh: struct omap_hwmod *
  1923. * @name: name of the reset line to look up and read
  1924. *
  1925. * Return the current state of the hwmod @oh's reset line named @name:
  1926. * returns -EINVAL upon parameter error or if this operation
  1927. * is unsupported on the current OMAP; otherwise, passes along the return
  1928. * value from _read_hardreset().
  1929. */
  1930. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
  1931. {
  1932. int ret;
  1933. unsigned long flags;
  1934. if (!oh)
  1935. return -EINVAL;
  1936. spin_lock_irqsave(&oh->_lock, flags);
  1937. ret = _read_hardreset(oh, name);
  1938. spin_unlock_irqrestore(&oh->_lock, flags);
  1939. return ret;
  1940. }
  1941. /**
  1942. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  1943. * @classname: struct omap_hwmod_class name to search for
  1944. * @fn: callback function pointer to call for each hwmod in class @classname
  1945. * @user: arbitrary context data to pass to the callback function
  1946. *
  1947. * For each omap_hwmod of class @classname, call @fn.
  1948. * If the callback function returns something other than
  1949. * zero, the iterator is terminated, and the callback function's return
  1950. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  1951. * if @classname or @fn are NULL, or passes back the error code from @fn.
  1952. */
  1953. int omap_hwmod_for_each_by_class(const char *classname,
  1954. int (*fn)(struct omap_hwmod *oh,
  1955. void *user),
  1956. void *user)
  1957. {
  1958. struct omap_hwmod *temp_oh;
  1959. int ret = 0;
  1960. if (!classname || !fn)
  1961. return -EINVAL;
  1962. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  1963. __func__, classname);
  1964. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1965. if (!strcmp(temp_oh->class->name, classname)) {
  1966. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  1967. __func__, temp_oh->name);
  1968. ret = (*fn)(temp_oh, user);
  1969. if (ret)
  1970. break;
  1971. }
  1972. }
  1973. if (ret)
  1974. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  1975. __func__, ret);
  1976. return ret;
  1977. }
  1978. /**
  1979. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  1980. * @oh: struct omap_hwmod *
  1981. * @state: state that _setup() should leave the hwmod in
  1982. *
  1983. * Sets the hwmod state that @oh will enter at the end of _setup()
  1984. * (called by omap_hwmod_setup_*()). Only valid to call between
  1985. * calling omap_hwmod_register() and omap_hwmod_setup_*(). Returns
  1986. * 0 upon success or -EINVAL if there is a problem with the arguments
  1987. * or if the hwmod is in the wrong state.
  1988. */
  1989. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  1990. {
  1991. int ret;
  1992. unsigned long flags;
  1993. if (!oh)
  1994. return -EINVAL;
  1995. if (state != _HWMOD_STATE_DISABLED &&
  1996. state != _HWMOD_STATE_ENABLED &&
  1997. state != _HWMOD_STATE_IDLE)
  1998. return -EINVAL;
  1999. spin_lock_irqsave(&oh->_lock, flags);
  2000. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  2001. ret = -EINVAL;
  2002. goto ohsps_unlock;
  2003. }
  2004. oh->_postsetup_state = state;
  2005. ret = 0;
  2006. ohsps_unlock:
  2007. spin_unlock_irqrestore(&oh->_lock, flags);
  2008. return ret;
  2009. }
  2010. /**
  2011. * omap_hwmod_get_context_loss_count - get lost context count
  2012. * @oh: struct omap_hwmod *
  2013. *
  2014. * Query the powerdomain of of @oh to get the context loss
  2015. * count for this device.
  2016. *
  2017. * Returns the context loss count of the powerdomain assocated with @oh
  2018. * upon success, or zero if no powerdomain exists for @oh.
  2019. */
  2020. u32 omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  2021. {
  2022. struct powerdomain *pwrdm;
  2023. int ret = 0;
  2024. pwrdm = omap_hwmod_get_pwrdm(oh);
  2025. if (pwrdm)
  2026. ret = pwrdm_get_context_loss_count(pwrdm);
  2027. return ret;
  2028. }
  2029. /**
  2030. * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
  2031. * @oh: struct omap_hwmod *
  2032. *
  2033. * Prevent the hwmod @oh from being reset during the setup process.
  2034. * Intended for use by board-*.c files on boards with devices that
  2035. * cannot tolerate being reset. Must be called before the hwmod has
  2036. * been set up. Returns 0 upon success or negative error code upon
  2037. * failure.
  2038. */
  2039. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
  2040. {
  2041. if (!oh)
  2042. return -EINVAL;
  2043. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  2044. pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
  2045. oh->name);
  2046. return -EINVAL;
  2047. }
  2048. oh->flags |= HWMOD_INIT_NO_RESET;
  2049. return 0;
  2050. }