intel_ddi.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include "i915_drv.h"
  28. #include "intel_drv.h"
  29. /* HDMI/DVI modes ignore everything but the last 2 items. So we share
  30. * them for both DP and FDI transports, allowing those ports to
  31. * automatically adapt to HDMI connections as well
  32. */
  33. static const u32 hsw_ddi_translations_dp[] = {
  34. 0x00FFFFFF, 0x0006000E, /* DP parameters */
  35. 0x00D75FFF, 0x0005000A,
  36. 0x00C30FFF, 0x00040006,
  37. 0x80AAAFFF, 0x000B0000,
  38. 0x00FFFFFF, 0x0005000A,
  39. 0x00D75FFF, 0x000C0004,
  40. 0x80C30FFF, 0x000B0000,
  41. 0x00FFFFFF, 0x00040006,
  42. 0x80D75FFF, 0x000B0000,
  43. 0x00FFFFFF, 0x00040006 /* HDMI parameters */
  44. };
  45. static const u32 hsw_ddi_translations_fdi[] = {
  46. 0x00FFFFFF, 0x0007000E, /* FDI parameters */
  47. 0x00D75FFF, 0x000F000A,
  48. 0x00C30FFF, 0x00060006,
  49. 0x00AAAFFF, 0x001E0000,
  50. 0x00FFFFFF, 0x000F000A,
  51. 0x00D75FFF, 0x00160004,
  52. 0x00C30FFF, 0x001E0000,
  53. 0x00FFFFFF, 0x00060006,
  54. 0x00D75FFF, 0x001E0000,
  55. 0x00FFFFFF, 0x00040006 /* HDMI parameters */
  56. };
  57. static enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
  58. {
  59. struct drm_encoder *encoder = &intel_encoder->base;
  60. int type = intel_encoder->type;
  61. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
  62. type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
  63. struct intel_digital_port *intel_dig_port =
  64. enc_to_dig_port(encoder);
  65. return intel_dig_port->port;
  66. } else if (type == INTEL_OUTPUT_ANALOG) {
  67. return PORT_E;
  68. } else {
  69. DRM_ERROR("Invalid DDI encoder type %d\n", type);
  70. BUG();
  71. }
  72. }
  73. /* On Haswell, DDI port buffers must be programmed with correct values
  74. * in advance. The buffer values are different for FDI and DP modes,
  75. * but the HDMI/DVI fields are shared among those. So we program the DDI
  76. * in either FDI or DP modes only, as HDMI connections will work with both
  77. * of those
  78. */
  79. static void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port,
  80. bool use_fdi_mode)
  81. {
  82. struct drm_i915_private *dev_priv = dev->dev_private;
  83. u32 reg;
  84. int i;
  85. const u32 *ddi_translations = ((use_fdi_mode) ?
  86. hsw_ddi_translations_fdi :
  87. hsw_ddi_translations_dp);
  88. DRM_DEBUG_DRIVER("Initializing DDI buffers for port %c in %s mode\n",
  89. port_name(port),
  90. use_fdi_mode ? "FDI" : "DP");
  91. WARN((use_fdi_mode && (port != PORT_E)),
  92. "Programming port %c in FDI mode, this probably will not work.\n",
  93. port_name(port));
  94. for (i=0, reg=DDI_BUF_TRANS(port); i < ARRAY_SIZE(hsw_ddi_translations_fdi); i++) {
  95. I915_WRITE(reg, ddi_translations[i]);
  96. reg += 4;
  97. }
  98. }
  99. /* Program DDI buffers translations for DP. By default, program ports A-D in DP
  100. * mode and port E for FDI.
  101. */
  102. void intel_prepare_ddi(struct drm_device *dev)
  103. {
  104. int port;
  105. if (!HAS_DDI(dev))
  106. return;
  107. for (port = PORT_A; port < PORT_E; port++)
  108. intel_prepare_ddi_buffers(dev, port, false);
  109. /* DDI E is the suggested one to work in FDI mode, so program is as such
  110. * by default. It will have to be re-programmed in case a digital DP
  111. * output will be detected on it
  112. */
  113. intel_prepare_ddi_buffers(dev, PORT_E, true);
  114. }
  115. static const long hsw_ddi_buf_ctl_values[] = {
  116. DDI_BUF_EMP_400MV_0DB_HSW,
  117. DDI_BUF_EMP_400MV_3_5DB_HSW,
  118. DDI_BUF_EMP_400MV_6DB_HSW,
  119. DDI_BUF_EMP_400MV_9_5DB_HSW,
  120. DDI_BUF_EMP_600MV_0DB_HSW,
  121. DDI_BUF_EMP_600MV_3_5DB_HSW,
  122. DDI_BUF_EMP_600MV_6DB_HSW,
  123. DDI_BUF_EMP_800MV_0DB_HSW,
  124. DDI_BUF_EMP_800MV_3_5DB_HSW
  125. };
  126. static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
  127. enum port port)
  128. {
  129. uint32_t reg = DDI_BUF_CTL(port);
  130. int i;
  131. for (i = 0; i < 8; i++) {
  132. udelay(1);
  133. if (I915_READ(reg) & DDI_BUF_IS_IDLE)
  134. return;
  135. }
  136. DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
  137. }
  138. /* Starting with Haswell, different DDI ports can work in FDI mode for
  139. * connection to the PCH-located connectors. For this, it is necessary to train
  140. * both the DDI port and PCH receiver for the desired DDI buffer settings.
  141. *
  142. * The recommended port to work in FDI mode is DDI E, which we use here. Also,
  143. * please note that when FDI mode is active on DDI E, it shares 2 lines with
  144. * DDI A (which is used for eDP)
  145. */
  146. void hsw_fdi_link_train(struct drm_crtc *crtc)
  147. {
  148. struct drm_device *dev = crtc->dev;
  149. struct drm_i915_private *dev_priv = dev->dev_private;
  150. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  151. u32 temp, i, rx_ctl_val;
  152. /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
  153. * mode set "sequence for CRT port" document:
  154. * - TP1 to TP2 time with the default value
  155. * - FDI delay to 90h
  156. *
  157. * WaFDIAutoLinkSetTimingOverrride:hsw
  158. */
  159. I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
  160. FDI_RX_PWRDN_LANE0_VAL(2) |
  161. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  162. /* Enable the PCH Receiver FDI PLL */
  163. rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
  164. FDI_RX_PLL_ENABLE |
  165. FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  166. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  167. POSTING_READ(_FDI_RXA_CTL);
  168. udelay(220);
  169. /* Switch from Rawclk to PCDclk */
  170. rx_ctl_val |= FDI_PCDCLK;
  171. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  172. /* Configure Port Clock Select */
  173. I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->ddi_pll_sel);
  174. /* Start the training iterating through available voltages and emphasis,
  175. * testing each value twice. */
  176. for (i = 0; i < ARRAY_SIZE(hsw_ddi_buf_ctl_values) * 2; i++) {
  177. /* Configure DP_TP_CTL with auto-training */
  178. I915_WRITE(DP_TP_CTL(PORT_E),
  179. DP_TP_CTL_FDI_AUTOTRAIN |
  180. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  181. DP_TP_CTL_LINK_TRAIN_PAT1 |
  182. DP_TP_CTL_ENABLE);
  183. /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
  184. * DDI E does not support port reversal, the functionality is
  185. * achieved on the PCH side in FDI_RX_CTL, so no need to set the
  186. * port reversal bit */
  187. I915_WRITE(DDI_BUF_CTL(PORT_E),
  188. DDI_BUF_CTL_ENABLE |
  189. ((intel_crtc->config.fdi_lanes - 1) << 1) |
  190. hsw_ddi_buf_ctl_values[i / 2]);
  191. POSTING_READ(DDI_BUF_CTL(PORT_E));
  192. udelay(600);
  193. /* Program PCH FDI Receiver TU */
  194. I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
  195. /* Enable PCH FDI Receiver with auto-training */
  196. rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
  197. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  198. POSTING_READ(_FDI_RXA_CTL);
  199. /* Wait for FDI receiver lane calibration */
  200. udelay(30);
  201. /* Unset FDI_RX_MISC pwrdn lanes */
  202. temp = I915_READ(_FDI_RXA_MISC);
  203. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  204. I915_WRITE(_FDI_RXA_MISC, temp);
  205. POSTING_READ(_FDI_RXA_MISC);
  206. /* Wait for FDI auto training time */
  207. udelay(5);
  208. temp = I915_READ(DP_TP_STATUS(PORT_E));
  209. if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
  210. DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
  211. /* Enable normal pixel sending for FDI */
  212. I915_WRITE(DP_TP_CTL(PORT_E),
  213. DP_TP_CTL_FDI_AUTOTRAIN |
  214. DP_TP_CTL_LINK_TRAIN_NORMAL |
  215. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  216. DP_TP_CTL_ENABLE);
  217. return;
  218. }
  219. temp = I915_READ(DDI_BUF_CTL(PORT_E));
  220. temp &= ~DDI_BUF_CTL_ENABLE;
  221. I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
  222. POSTING_READ(DDI_BUF_CTL(PORT_E));
  223. /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
  224. temp = I915_READ(DP_TP_CTL(PORT_E));
  225. temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  226. temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
  227. I915_WRITE(DP_TP_CTL(PORT_E), temp);
  228. POSTING_READ(DP_TP_CTL(PORT_E));
  229. intel_wait_ddi_buf_idle(dev_priv, PORT_E);
  230. rx_ctl_val &= ~FDI_RX_ENABLE;
  231. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  232. POSTING_READ(_FDI_RXA_CTL);
  233. /* Reset FDI_RX_MISC pwrdn lanes */
  234. temp = I915_READ(_FDI_RXA_MISC);
  235. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  236. temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  237. I915_WRITE(_FDI_RXA_MISC, temp);
  238. POSTING_READ(_FDI_RXA_MISC);
  239. }
  240. DRM_ERROR("FDI link training failed!\n");
  241. }
  242. /* WRPLL clock dividers */
  243. struct wrpll_tmds_clock {
  244. u32 clock;
  245. u16 p; /* Post divider */
  246. u16 n2; /* Feedback divider */
  247. u16 r2; /* Reference divider */
  248. };
  249. /* Table of matching values for WRPLL clocks programming for each frequency.
  250. * The code assumes this table is sorted. */
  251. static const struct wrpll_tmds_clock wrpll_tmds_clock_table[] = {
  252. {19750, 38, 25, 18},
  253. {20000, 48, 32, 18},
  254. {21000, 36, 21, 15},
  255. {21912, 42, 29, 17},
  256. {22000, 36, 22, 15},
  257. {23000, 36, 23, 15},
  258. {23500, 40, 40, 23},
  259. {23750, 26, 16, 14},
  260. {24000, 36, 24, 15},
  261. {25000, 36, 25, 15},
  262. {25175, 26, 40, 33},
  263. {25200, 30, 21, 15},
  264. {26000, 36, 26, 15},
  265. {27000, 30, 21, 14},
  266. {27027, 18, 100, 111},
  267. {27500, 30, 29, 19},
  268. {28000, 34, 30, 17},
  269. {28320, 26, 30, 22},
  270. {28322, 32, 42, 25},
  271. {28750, 24, 23, 18},
  272. {29000, 30, 29, 18},
  273. {29750, 32, 30, 17},
  274. {30000, 30, 25, 15},
  275. {30750, 30, 41, 24},
  276. {31000, 30, 31, 18},
  277. {31500, 30, 28, 16},
  278. {32000, 30, 32, 18},
  279. {32500, 28, 32, 19},
  280. {33000, 24, 22, 15},
  281. {34000, 28, 30, 17},
  282. {35000, 26, 32, 19},
  283. {35500, 24, 30, 19},
  284. {36000, 26, 26, 15},
  285. {36750, 26, 46, 26},
  286. {37000, 24, 23, 14},
  287. {37762, 22, 40, 26},
  288. {37800, 20, 21, 15},
  289. {38000, 24, 27, 16},
  290. {38250, 24, 34, 20},
  291. {39000, 24, 26, 15},
  292. {40000, 24, 32, 18},
  293. {40500, 20, 21, 14},
  294. {40541, 22, 147, 89},
  295. {40750, 18, 19, 14},
  296. {41000, 16, 17, 14},
  297. {41500, 22, 44, 26},
  298. {41540, 22, 44, 26},
  299. {42000, 18, 21, 15},
  300. {42500, 22, 45, 26},
  301. {43000, 20, 43, 27},
  302. {43163, 20, 24, 15},
  303. {44000, 18, 22, 15},
  304. {44900, 20, 108, 65},
  305. {45000, 20, 25, 15},
  306. {45250, 20, 52, 31},
  307. {46000, 18, 23, 15},
  308. {46750, 20, 45, 26},
  309. {47000, 20, 40, 23},
  310. {48000, 18, 24, 15},
  311. {49000, 18, 49, 30},
  312. {49500, 16, 22, 15},
  313. {50000, 18, 25, 15},
  314. {50500, 18, 32, 19},
  315. {51000, 18, 34, 20},
  316. {52000, 18, 26, 15},
  317. {52406, 14, 34, 25},
  318. {53000, 16, 22, 14},
  319. {54000, 16, 24, 15},
  320. {54054, 16, 173, 108},
  321. {54500, 14, 24, 17},
  322. {55000, 12, 22, 18},
  323. {56000, 14, 45, 31},
  324. {56250, 16, 25, 15},
  325. {56750, 14, 25, 17},
  326. {57000, 16, 27, 16},
  327. {58000, 16, 43, 25},
  328. {58250, 16, 38, 22},
  329. {58750, 16, 40, 23},
  330. {59000, 14, 26, 17},
  331. {59341, 14, 40, 26},
  332. {59400, 16, 44, 25},
  333. {60000, 16, 32, 18},
  334. {60500, 12, 39, 29},
  335. {61000, 14, 49, 31},
  336. {62000, 14, 37, 23},
  337. {62250, 14, 42, 26},
  338. {63000, 12, 21, 15},
  339. {63500, 14, 28, 17},
  340. {64000, 12, 27, 19},
  341. {65000, 14, 32, 19},
  342. {65250, 12, 29, 20},
  343. {65500, 12, 32, 22},
  344. {66000, 12, 22, 15},
  345. {66667, 14, 38, 22},
  346. {66750, 10, 21, 17},
  347. {67000, 14, 33, 19},
  348. {67750, 14, 58, 33},
  349. {68000, 14, 30, 17},
  350. {68179, 14, 46, 26},
  351. {68250, 14, 46, 26},
  352. {69000, 12, 23, 15},
  353. {70000, 12, 28, 18},
  354. {71000, 12, 30, 19},
  355. {72000, 12, 24, 15},
  356. {73000, 10, 23, 17},
  357. {74000, 12, 23, 14},
  358. {74176, 8, 100, 91},
  359. {74250, 10, 22, 16},
  360. {74481, 12, 43, 26},
  361. {74500, 10, 29, 21},
  362. {75000, 12, 25, 15},
  363. {75250, 10, 39, 28},
  364. {76000, 12, 27, 16},
  365. {77000, 12, 53, 31},
  366. {78000, 12, 26, 15},
  367. {78750, 12, 28, 16},
  368. {79000, 10, 38, 26},
  369. {79500, 10, 28, 19},
  370. {80000, 12, 32, 18},
  371. {81000, 10, 21, 14},
  372. {81081, 6, 100, 111},
  373. {81624, 8, 29, 24},
  374. {82000, 8, 17, 14},
  375. {83000, 10, 40, 26},
  376. {83950, 10, 28, 18},
  377. {84000, 10, 28, 18},
  378. {84750, 6, 16, 17},
  379. {85000, 6, 17, 18},
  380. {85250, 10, 30, 19},
  381. {85750, 10, 27, 17},
  382. {86000, 10, 43, 27},
  383. {87000, 10, 29, 18},
  384. {88000, 10, 44, 27},
  385. {88500, 10, 41, 25},
  386. {89000, 10, 28, 17},
  387. {89012, 6, 90, 91},
  388. {89100, 10, 33, 20},
  389. {90000, 10, 25, 15},
  390. {91000, 10, 32, 19},
  391. {92000, 10, 46, 27},
  392. {93000, 10, 31, 18},
  393. {94000, 10, 40, 23},
  394. {94500, 10, 28, 16},
  395. {95000, 10, 44, 25},
  396. {95654, 10, 39, 22},
  397. {95750, 10, 39, 22},
  398. {96000, 10, 32, 18},
  399. {97000, 8, 23, 16},
  400. {97750, 8, 42, 29},
  401. {98000, 8, 45, 31},
  402. {99000, 8, 22, 15},
  403. {99750, 8, 34, 23},
  404. {100000, 6, 20, 18},
  405. {100500, 6, 19, 17},
  406. {101000, 6, 37, 33},
  407. {101250, 8, 21, 14},
  408. {102000, 6, 17, 15},
  409. {102250, 6, 25, 22},
  410. {103000, 8, 29, 19},
  411. {104000, 8, 37, 24},
  412. {105000, 8, 28, 18},
  413. {106000, 8, 22, 14},
  414. {107000, 8, 46, 29},
  415. {107214, 8, 27, 17},
  416. {108000, 8, 24, 15},
  417. {108108, 8, 173, 108},
  418. {109000, 6, 23, 19},
  419. {110000, 6, 22, 18},
  420. {110013, 6, 22, 18},
  421. {110250, 8, 49, 30},
  422. {110500, 8, 36, 22},
  423. {111000, 8, 23, 14},
  424. {111264, 8, 150, 91},
  425. {111375, 8, 33, 20},
  426. {112000, 8, 63, 38},
  427. {112500, 8, 25, 15},
  428. {113100, 8, 57, 34},
  429. {113309, 8, 42, 25},
  430. {114000, 8, 27, 16},
  431. {115000, 6, 23, 18},
  432. {116000, 8, 43, 25},
  433. {117000, 8, 26, 15},
  434. {117500, 8, 40, 23},
  435. {118000, 6, 38, 29},
  436. {119000, 8, 30, 17},
  437. {119500, 8, 46, 26},
  438. {119651, 8, 39, 22},
  439. {120000, 8, 32, 18},
  440. {121000, 6, 39, 29},
  441. {121250, 6, 31, 23},
  442. {121750, 6, 23, 17},
  443. {122000, 6, 42, 31},
  444. {122614, 6, 30, 22},
  445. {123000, 6, 41, 30},
  446. {123379, 6, 37, 27},
  447. {124000, 6, 51, 37},
  448. {125000, 6, 25, 18},
  449. {125250, 4, 13, 14},
  450. {125750, 4, 27, 29},
  451. {126000, 6, 21, 15},
  452. {127000, 6, 24, 17},
  453. {127250, 6, 41, 29},
  454. {128000, 6, 27, 19},
  455. {129000, 6, 43, 30},
  456. {129859, 4, 25, 26},
  457. {130000, 6, 26, 18},
  458. {130250, 6, 42, 29},
  459. {131000, 6, 32, 22},
  460. {131500, 6, 38, 26},
  461. {131850, 6, 41, 28},
  462. {132000, 6, 22, 15},
  463. {132750, 6, 28, 19},
  464. {133000, 6, 34, 23},
  465. {133330, 6, 37, 25},
  466. {134000, 6, 61, 41},
  467. {135000, 6, 21, 14},
  468. {135250, 6, 167, 111},
  469. {136000, 6, 62, 41},
  470. {137000, 6, 35, 23},
  471. {138000, 6, 23, 15},
  472. {138500, 6, 40, 26},
  473. {138750, 6, 37, 24},
  474. {139000, 6, 34, 22},
  475. {139050, 6, 34, 22},
  476. {139054, 6, 34, 22},
  477. {140000, 6, 28, 18},
  478. {141000, 6, 36, 23},
  479. {141500, 6, 22, 14},
  480. {142000, 6, 30, 19},
  481. {143000, 6, 27, 17},
  482. {143472, 4, 17, 16},
  483. {144000, 6, 24, 15},
  484. {145000, 6, 29, 18},
  485. {146000, 6, 47, 29},
  486. {146250, 6, 26, 16},
  487. {147000, 6, 49, 30},
  488. {147891, 6, 23, 14},
  489. {148000, 6, 23, 14},
  490. {148250, 6, 28, 17},
  491. {148352, 4, 100, 91},
  492. {148500, 6, 33, 20},
  493. {149000, 6, 48, 29},
  494. {150000, 6, 25, 15},
  495. {151000, 4, 19, 17},
  496. {152000, 6, 27, 16},
  497. {152280, 6, 44, 26},
  498. {153000, 6, 34, 20},
  499. {154000, 6, 53, 31},
  500. {155000, 6, 31, 18},
  501. {155250, 6, 50, 29},
  502. {155750, 6, 45, 26},
  503. {156000, 6, 26, 15},
  504. {157000, 6, 61, 35},
  505. {157500, 6, 28, 16},
  506. {158000, 6, 65, 37},
  507. {158250, 6, 44, 25},
  508. {159000, 6, 53, 30},
  509. {159500, 6, 39, 22},
  510. {160000, 6, 32, 18},
  511. {161000, 4, 31, 26},
  512. {162000, 4, 18, 15},
  513. {162162, 4, 131, 109},
  514. {162500, 4, 53, 44},
  515. {163000, 4, 29, 24},
  516. {164000, 4, 17, 14},
  517. {165000, 4, 22, 18},
  518. {166000, 4, 32, 26},
  519. {167000, 4, 26, 21},
  520. {168000, 4, 46, 37},
  521. {169000, 4, 104, 83},
  522. {169128, 4, 64, 51},
  523. {169500, 4, 39, 31},
  524. {170000, 4, 34, 27},
  525. {171000, 4, 19, 15},
  526. {172000, 4, 51, 40},
  527. {172750, 4, 32, 25},
  528. {172800, 4, 32, 25},
  529. {173000, 4, 41, 32},
  530. {174000, 4, 49, 38},
  531. {174787, 4, 22, 17},
  532. {175000, 4, 35, 27},
  533. {176000, 4, 30, 23},
  534. {177000, 4, 38, 29},
  535. {178000, 4, 29, 22},
  536. {178500, 4, 37, 28},
  537. {179000, 4, 53, 40},
  538. {179500, 4, 73, 55},
  539. {180000, 4, 20, 15},
  540. {181000, 4, 55, 41},
  541. {182000, 4, 31, 23},
  542. {183000, 4, 42, 31},
  543. {184000, 4, 30, 22},
  544. {184750, 4, 26, 19},
  545. {185000, 4, 37, 27},
  546. {186000, 4, 51, 37},
  547. {187000, 4, 36, 26},
  548. {188000, 4, 32, 23},
  549. {189000, 4, 21, 15},
  550. {190000, 4, 38, 27},
  551. {190960, 4, 41, 29},
  552. {191000, 4, 41, 29},
  553. {192000, 4, 27, 19},
  554. {192250, 4, 37, 26},
  555. {193000, 4, 20, 14},
  556. {193250, 4, 53, 37},
  557. {194000, 4, 23, 16},
  558. {194208, 4, 23, 16},
  559. {195000, 4, 26, 18},
  560. {196000, 4, 45, 31},
  561. {197000, 4, 35, 24},
  562. {197750, 4, 41, 28},
  563. {198000, 4, 22, 15},
  564. {198500, 4, 25, 17},
  565. {199000, 4, 28, 19},
  566. {200000, 4, 37, 25},
  567. {201000, 4, 61, 41},
  568. {202000, 4, 112, 75},
  569. {202500, 4, 21, 14},
  570. {203000, 4, 146, 97},
  571. {204000, 4, 62, 41},
  572. {204750, 4, 44, 29},
  573. {205000, 4, 38, 25},
  574. {206000, 4, 29, 19},
  575. {207000, 4, 23, 15},
  576. {207500, 4, 40, 26},
  577. {208000, 4, 37, 24},
  578. {208900, 4, 48, 31},
  579. {209000, 4, 48, 31},
  580. {209250, 4, 31, 20},
  581. {210000, 4, 28, 18},
  582. {211000, 4, 25, 16},
  583. {212000, 4, 22, 14},
  584. {213000, 4, 30, 19},
  585. {213750, 4, 38, 24},
  586. {214000, 4, 46, 29},
  587. {214750, 4, 35, 22},
  588. {215000, 4, 43, 27},
  589. {216000, 4, 24, 15},
  590. {217000, 4, 37, 23},
  591. {218000, 4, 42, 26},
  592. {218250, 4, 42, 26},
  593. {218750, 4, 34, 21},
  594. {219000, 4, 47, 29},
  595. {220000, 4, 44, 27},
  596. {220640, 4, 49, 30},
  597. {220750, 4, 36, 22},
  598. {221000, 4, 36, 22},
  599. {222000, 4, 23, 14},
  600. {222525, 4, 28, 17},
  601. {222750, 4, 33, 20},
  602. {227000, 4, 37, 22},
  603. {230250, 4, 29, 17},
  604. {233500, 4, 38, 22},
  605. {235000, 4, 40, 23},
  606. {238000, 4, 30, 17},
  607. {241500, 2, 17, 19},
  608. {245250, 2, 20, 22},
  609. {247750, 2, 22, 24},
  610. {253250, 2, 15, 16},
  611. {256250, 2, 18, 19},
  612. {262500, 2, 31, 32},
  613. {267250, 2, 66, 67},
  614. {268500, 2, 94, 95},
  615. {270000, 2, 14, 14},
  616. {272500, 2, 77, 76},
  617. {273750, 2, 57, 56},
  618. {280750, 2, 24, 23},
  619. {281250, 2, 23, 22},
  620. {286000, 2, 17, 16},
  621. {291750, 2, 26, 24},
  622. {296703, 2, 56, 51},
  623. {297000, 2, 22, 20},
  624. {298000, 2, 21, 19},
  625. };
  626. static void intel_ddi_mode_set(struct drm_encoder *encoder,
  627. struct drm_display_mode *mode,
  628. struct drm_display_mode *adjusted_mode)
  629. {
  630. struct drm_crtc *crtc = encoder->crtc;
  631. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  632. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  633. int port = intel_ddi_get_encoder_port(intel_encoder);
  634. int pipe = intel_crtc->pipe;
  635. int type = intel_encoder->type;
  636. DRM_DEBUG_KMS("Preparing DDI mode on port %c, pipe %c\n",
  637. port_name(port), pipe_name(pipe));
  638. intel_crtc->eld_vld = false;
  639. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  640. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  641. struct intel_digital_port *intel_dig_port =
  642. enc_to_dig_port(encoder);
  643. intel_dp->DP = intel_dig_port->port_reversal |
  644. DDI_BUF_CTL_ENABLE | DDI_BUF_EMP_400MV_0DB_HSW;
  645. intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
  646. if (intel_dp->has_audio) {
  647. DRM_DEBUG_DRIVER("DP audio on pipe %c on DDI\n",
  648. pipe_name(intel_crtc->pipe));
  649. /* write eld */
  650. DRM_DEBUG_DRIVER("DP audio: write eld information\n");
  651. intel_write_eld(encoder, adjusted_mode);
  652. }
  653. intel_dp_init_link_config(intel_dp);
  654. } else if (type == INTEL_OUTPUT_HDMI) {
  655. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  656. if (intel_hdmi->has_audio) {
  657. /* Proper support for digital audio needs a new logic
  658. * and a new set of registers, so we leave it for future
  659. * patch bombing.
  660. */
  661. DRM_DEBUG_DRIVER("HDMI audio on pipe %c on DDI\n",
  662. pipe_name(intel_crtc->pipe));
  663. /* write eld */
  664. DRM_DEBUG_DRIVER("HDMI audio: write eld information\n");
  665. intel_write_eld(encoder, adjusted_mode);
  666. }
  667. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  668. }
  669. }
  670. static struct intel_encoder *
  671. intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
  672. {
  673. struct drm_device *dev = crtc->dev;
  674. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  675. struct intel_encoder *intel_encoder, *ret = NULL;
  676. int num_encoders = 0;
  677. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  678. ret = intel_encoder;
  679. num_encoders++;
  680. }
  681. if (num_encoders != 1)
  682. WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
  683. pipe_name(intel_crtc->pipe));
  684. BUG_ON(ret == NULL);
  685. return ret;
  686. }
  687. void intel_ddi_put_crtc_pll(struct drm_crtc *crtc)
  688. {
  689. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  690. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  691. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  692. uint32_t val;
  693. switch (intel_crtc->ddi_pll_sel) {
  694. case PORT_CLK_SEL_SPLL:
  695. plls->spll_refcount--;
  696. if (plls->spll_refcount == 0) {
  697. DRM_DEBUG_KMS("Disabling SPLL\n");
  698. val = I915_READ(SPLL_CTL);
  699. WARN_ON(!(val & SPLL_PLL_ENABLE));
  700. I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
  701. POSTING_READ(SPLL_CTL);
  702. }
  703. break;
  704. case PORT_CLK_SEL_WRPLL1:
  705. plls->wrpll1_refcount--;
  706. if (plls->wrpll1_refcount == 0) {
  707. DRM_DEBUG_KMS("Disabling WRPLL 1\n");
  708. val = I915_READ(WRPLL_CTL1);
  709. WARN_ON(!(val & WRPLL_PLL_ENABLE));
  710. I915_WRITE(WRPLL_CTL1, val & ~WRPLL_PLL_ENABLE);
  711. POSTING_READ(WRPLL_CTL1);
  712. }
  713. break;
  714. case PORT_CLK_SEL_WRPLL2:
  715. plls->wrpll2_refcount--;
  716. if (plls->wrpll2_refcount == 0) {
  717. DRM_DEBUG_KMS("Disabling WRPLL 2\n");
  718. val = I915_READ(WRPLL_CTL2);
  719. WARN_ON(!(val & WRPLL_PLL_ENABLE));
  720. I915_WRITE(WRPLL_CTL2, val & ~WRPLL_PLL_ENABLE);
  721. POSTING_READ(WRPLL_CTL2);
  722. }
  723. break;
  724. }
  725. WARN(plls->spll_refcount < 0, "Invalid SPLL refcount\n");
  726. WARN(plls->wrpll1_refcount < 0, "Invalid WRPLL1 refcount\n");
  727. WARN(plls->wrpll2_refcount < 0, "Invalid WRPLL2 refcount\n");
  728. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_NONE;
  729. }
  730. static void intel_ddi_calculate_wrpll(int clock, int *p, int *n2, int *r2)
  731. {
  732. u32 i;
  733. for (i = 0; i < ARRAY_SIZE(wrpll_tmds_clock_table); i++)
  734. if (clock <= wrpll_tmds_clock_table[i].clock)
  735. break;
  736. if (i == ARRAY_SIZE(wrpll_tmds_clock_table))
  737. i--;
  738. *p = wrpll_tmds_clock_table[i].p;
  739. *n2 = wrpll_tmds_clock_table[i].n2;
  740. *r2 = wrpll_tmds_clock_table[i].r2;
  741. if (wrpll_tmds_clock_table[i].clock != clock)
  742. DRM_INFO("WRPLL: using settings for %dKHz on %dKHz mode\n",
  743. wrpll_tmds_clock_table[i].clock, clock);
  744. DRM_DEBUG_KMS("WRPLL: %dKHz refresh rate with p=%d, n2=%d r2=%d\n",
  745. clock, *p, *n2, *r2);
  746. }
  747. bool intel_ddi_pll_mode_set(struct drm_crtc *crtc, int clock)
  748. {
  749. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  750. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  751. struct drm_encoder *encoder = &intel_encoder->base;
  752. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  753. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  754. int type = intel_encoder->type;
  755. enum pipe pipe = intel_crtc->pipe;
  756. uint32_t reg, val;
  757. /* TODO: reuse PLLs when possible (compare values) */
  758. intel_ddi_put_crtc_pll(crtc);
  759. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  760. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  761. switch (intel_dp->link_bw) {
  762. case DP_LINK_BW_1_62:
  763. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
  764. break;
  765. case DP_LINK_BW_2_7:
  766. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
  767. break;
  768. case DP_LINK_BW_5_4:
  769. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
  770. break;
  771. default:
  772. DRM_ERROR("Link bandwidth %d unsupported\n",
  773. intel_dp->link_bw);
  774. return false;
  775. }
  776. /* We don't need to turn any PLL on because we'll use LCPLL. */
  777. return true;
  778. } else if (type == INTEL_OUTPUT_HDMI) {
  779. int p, n2, r2;
  780. if (plls->wrpll1_refcount == 0) {
  781. DRM_DEBUG_KMS("Using WRPLL 1 on pipe %c\n",
  782. pipe_name(pipe));
  783. plls->wrpll1_refcount++;
  784. reg = WRPLL_CTL1;
  785. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL1;
  786. } else if (plls->wrpll2_refcount == 0) {
  787. DRM_DEBUG_KMS("Using WRPLL 2 on pipe %c\n",
  788. pipe_name(pipe));
  789. plls->wrpll2_refcount++;
  790. reg = WRPLL_CTL2;
  791. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL2;
  792. } else {
  793. DRM_ERROR("No WRPLLs available!\n");
  794. return false;
  795. }
  796. WARN(I915_READ(reg) & WRPLL_PLL_ENABLE,
  797. "WRPLL already enabled\n");
  798. intel_ddi_calculate_wrpll(clock, &p, &n2, &r2);
  799. val = WRPLL_PLL_ENABLE | WRPLL_PLL_SELECT_LCPLL_2700 |
  800. WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
  801. WRPLL_DIVIDER_POST(p);
  802. } else if (type == INTEL_OUTPUT_ANALOG) {
  803. if (plls->spll_refcount == 0) {
  804. DRM_DEBUG_KMS("Using SPLL on pipe %c\n",
  805. pipe_name(pipe));
  806. plls->spll_refcount++;
  807. reg = SPLL_CTL;
  808. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_SPLL;
  809. } else {
  810. DRM_ERROR("SPLL already in use\n");
  811. return false;
  812. }
  813. WARN(I915_READ(reg) & SPLL_PLL_ENABLE,
  814. "SPLL already enabled\n");
  815. val = SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC;
  816. } else {
  817. WARN(1, "Invalid DDI encoder type %d\n", type);
  818. return false;
  819. }
  820. I915_WRITE(reg, val);
  821. udelay(20);
  822. return true;
  823. }
  824. void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
  825. {
  826. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  827. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  828. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  829. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  830. int type = intel_encoder->type;
  831. uint32_t temp;
  832. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  833. temp = TRANS_MSA_SYNC_CLK;
  834. switch (intel_crtc->config.pipe_bpp) {
  835. case 18:
  836. temp |= TRANS_MSA_6_BPC;
  837. break;
  838. case 24:
  839. temp |= TRANS_MSA_8_BPC;
  840. break;
  841. case 30:
  842. temp |= TRANS_MSA_10_BPC;
  843. break;
  844. case 36:
  845. temp |= TRANS_MSA_12_BPC;
  846. break;
  847. default:
  848. BUG();
  849. }
  850. I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
  851. }
  852. }
  853. void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
  854. {
  855. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  856. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  857. struct drm_encoder *encoder = &intel_encoder->base;
  858. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  859. enum pipe pipe = intel_crtc->pipe;
  860. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  861. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  862. int type = intel_encoder->type;
  863. uint32_t temp;
  864. /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
  865. temp = TRANS_DDI_FUNC_ENABLE;
  866. temp |= TRANS_DDI_SELECT_PORT(port);
  867. switch (intel_crtc->config.pipe_bpp) {
  868. case 18:
  869. temp |= TRANS_DDI_BPC_6;
  870. break;
  871. case 24:
  872. temp |= TRANS_DDI_BPC_8;
  873. break;
  874. case 30:
  875. temp |= TRANS_DDI_BPC_10;
  876. break;
  877. case 36:
  878. temp |= TRANS_DDI_BPC_12;
  879. break;
  880. default:
  881. BUG();
  882. }
  883. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  884. temp |= TRANS_DDI_PVSYNC;
  885. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  886. temp |= TRANS_DDI_PHSYNC;
  887. if (cpu_transcoder == TRANSCODER_EDP) {
  888. switch (pipe) {
  889. case PIPE_A:
  890. /* Can only use the always-on power well for eDP when
  891. * not using the panel fitter, and when not using motion
  892. * blur mitigation (which we don't support). */
  893. if (intel_crtc->config.pch_pfit.size)
  894. temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
  895. else
  896. temp |= TRANS_DDI_EDP_INPUT_A_ON;
  897. break;
  898. case PIPE_B:
  899. temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
  900. break;
  901. case PIPE_C:
  902. temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
  903. break;
  904. default:
  905. BUG();
  906. break;
  907. }
  908. }
  909. if (type == INTEL_OUTPUT_HDMI) {
  910. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  911. if (intel_hdmi->has_hdmi_sink)
  912. temp |= TRANS_DDI_MODE_SELECT_HDMI;
  913. else
  914. temp |= TRANS_DDI_MODE_SELECT_DVI;
  915. } else if (type == INTEL_OUTPUT_ANALOG) {
  916. temp |= TRANS_DDI_MODE_SELECT_FDI;
  917. temp |= (intel_crtc->config.fdi_lanes - 1) << 1;
  918. } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
  919. type == INTEL_OUTPUT_EDP) {
  920. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  921. temp |= TRANS_DDI_MODE_SELECT_DP_SST;
  922. temp |= DDI_PORT_WIDTH(intel_dp->lane_count);
  923. } else {
  924. WARN(1, "Invalid encoder type %d for pipe %c\n",
  925. intel_encoder->type, pipe_name(pipe));
  926. }
  927. I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
  928. }
  929. void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
  930. enum transcoder cpu_transcoder)
  931. {
  932. uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  933. uint32_t val = I915_READ(reg);
  934. val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK);
  935. val |= TRANS_DDI_PORT_NONE;
  936. I915_WRITE(reg, val);
  937. }
  938. bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
  939. {
  940. struct drm_device *dev = intel_connector->base.dev;
  941. struct drm_i915_private *dev_priv = dev->dev_private;
  942. struct intel_encoder *intel_encoder = intel_connector->encoder;
  943. int type = intel_connector->base.connector_type;
  944. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  945. enum pipe pipe = 0;
  946. enum transcoder cpu_transcoder;
  947. uint32_t tmp;
  948. if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
  949. return false;
  950. if (port == PORT_A)
  951. cpu_transcoder = TRANSCODER_EDP;
  952. else
  953. cpu_transcoder = (enum transcoder) pipe;
  954. tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  955. switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
  956. case TRANS_DDI_MODE_SELECT_HDMI:
  957. case TRANS_DDI_MODE_SELECT_DVI:
  958. return (type == DRM_MODE_CONNECTOR_HDMIA);
  959. case TRANS_DDI_MODE_SELECT_DP_SST:
  960. if (type == DRM_MODE_CONNECTOR_eDP)
  961. return true;
  962. case TRANS_DDI_MODE_SELECT_DP_MST:
  963. return (type == DRM_MODE_CONNECTOR_DisplayPort);
  964. case TRANS_DDI_MODE_SELECT_FDI:
  965. return (type == DRM_MODE_CONNECTOR_VGA);
  966. default:
  967. return false;
  968. }
  969. }
  970. bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
  971. enum pipe *pipe)
  972. {
  973. struct drm_device *dev = encoder->base.dev;
  974. struct drm_i915_private *dev_priv = dev->dev_private;
  975. enum port port = intel_ddi_get_encoder_port(encoder);
  976. u32 tmp;
  977. int i;
  978. tmp = I915_READ(DDI_BUF_CTL(port));
  979. if (!(tmp & DDI_BUF_CTL_ENABLE))
  980. return false;
  981. if (port == PORT_A) {
  982. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  983. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  984. case TRANS_DDI_EDP_INPUT_A_ON:
  985. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  986. *pipe = PIPE_A;
  987. break;
  988. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  989. *pipe = PIPE_B;
  990. break;
  991. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  992. *pipe = PIPE_C;
  993. break;
  994. }
  995. return true;
  996. } else {
  997. for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
  998. tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
  999. if ((tmp & TRANS_DDI_PORT_MASK)
  1000. == TRANS_DDI_SELECT_PORT(port)) {
  1001. *pipe = i;
  1002. return true;
  1003. }
  1004. }
  1005. }
  1006. DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
  1007. return false;
  1008. }
  1009. static uint32_t intel_ddi_get_crtc_pll(struct drm_i915_private *dev_priv,
  1010. enum pipe pipe)
  1011. {
  1012. uint32_t temp, ret;
  1013. enum port port = I915_MAX_PORTS;
  1014. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1015. pipe);
  1016. int i;
  1017. if (cpu_transcoder == TRANSCODER_EDP) {
  1018. port = PORT_A;
  1019. } else {
  1020. temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  1021. temp &= TRANS_DDI_PORT_MASK;
  1022. for (i = PORT_B; i <= PORT_E; i++)
  1023. if (temp == TRANS_DDI_SELECT_PORT(i))
  1024. port = i;
  1025. }
  1026. if (port == I915_MAX_PORTS) {
  1027. WARN(1, "Pipe %c enabled on an unknown port\n",
  1028. pipe_name(pipe));
  1029. ret = PORT_CLK_SEL_NONE;
  1030. } else {
  1031. ret = I915_READ(PORT_CLK_SEL(port));
  1032. DRM_DEBUG_KMS("Pipe %c connected to port %c using clock "
  1033. "0x%08x\n", pipe_name(pipe), port_name(port),
  1034. ret);
  1035. }
  1036. return ret;
  1037. }
  1038. void intel_ddi_setup_hw_pll_state(struct drm_device *dev)
  1039. {
  1040. struct drm_i915_private *dev_priv = dev->dev_private;
  1041. enum pipe pipe;
  1042. struct intel_crtc *intel_crtc;
  1043. for_each_pipe(pipe) {
  1044. intel_crtc =
  1045. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  1046. if (!intel_crtc->active)
  1047. continue;
  1048. intel_crtc->ddi_pll_sel = intel_ddi_get_crtc_pll(dev_priv,
  1049. pipe);
  1050. switch (intel_crtc->ddi_pll_sel) {
  1051. case PORT_CLK_SEL_SPLL:
  1052. dev_priv->ddi_plls.spll_refcount++;
  1053. break;
  1054. case PORT_CLK_SEL_WRPLL1:
  1055. dev_priv->ddi_plls.wrpll1_refcount++;
  1056. break;
  1057. case PORT_CLK_SEL_WRPLL2:
  1058. dev_priv->ddi_plls.wrpll2_refcount++;
  1059. break;
  1060. }
  1061. }
  1062. }
  1063. void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
  1064. {
  1065. struct drm_crtc *crtc = &intel_crtc->base;
  1066. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1067. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1068. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1069. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  1070. if (cpu_transcoder != TRANSCODER_EDP)
  1071. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1072. TRANS_CLK_SEL_PORT(port));
  1073. }
  1074. void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
  1075. {
  1076. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  1077. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  1078. if (cpu_transcoder != TRANSCODER_EDP)
  1079. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1080. TRANS_CLK_SEL_DISABLED);
  1081. }
  1082. static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
  1083. {
  1084. struct drm_encoder *encoder = &intel_encoder->base;
  1085. struct drm_crtc *crtc = encoder->crtc;
  1086. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  1087. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1088. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1089. int type = intel_encoder->type;
  1090. if (type == INTEL_OUTPUT_EDP) {
  1091. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1092. ironlake_edp_panel_vdd_on(intel_dp);
  1093. ironlake_edp_panel_on(intel_dp);
  1094. ironlake_edp_panel_vdd_off(intel_dp, true);
  1095. }
  1096. WARN_ON(intel_crtc->ddi_pll_sel == PORT_CLK_SEL_NONE);
  1097. I915_WRITE(PORT_CLK_SEL(port), intel_crtc->ddi_pll_sel);
  1098. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  1099. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1100. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1101. intel_dp_start_link_train(intel_dp);
  1102. intel_dp_complete_link_train(intel_dp);
  1103. }
  1104. }
  1105. static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
  1106. {
  1107. struct drm_encoder *encoder = &intel_encoder->base;
  1108. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  1109. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1110. int type = intel_encoder->type;
  1111. uint32_t val;
  1112. bool wait = false;
  1113. val = I915_READ(DDI_BUF_CTL(port));
  1114. if (val & DDI_BUF_CTL_ENABLE) {
  1115. val &= ~DDI_BUF_CTL_ENABLE;
  1116. I915_WRITE(DDI_BUF_CTL(port), val);
  1117. wait = true;
  1118. }
  1119. val = I915_READ(DP_TP_CTL(port));
  1120. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  1121. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1122. I915_WRITE(DP_TP_CTL(port), val);
  1123. if (wait)
  1124. intel_wait_ddi_buf_idle(dev_priv, port);
  1125. if (type == INTEL_OUTPUT_EDP) {
  1126. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1127. ironlake_edp_panel_vdd_on(intel_dp);
  1128. ironlake_edp_panel_off(intel_dp);
  1129. }
  1130. I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
  1131. }
  1132. static void intel_enable_ddi(struct intel_encoder *intel_encoder)
  1133. {
  1134. struct drm_encoder *encoder = &intel_encoder->base;
  1135. struct drm_crtc *crtc = encoder->crtc;
  1136. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1137. int pipe = intel_crtc->pipe;
  1138. struct drm_device *dev = encoder->dev;
  1139. struct drm_i915_private *dev_priv = dev->dev_private;
  1140. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1141. int type = intel_encoder->type;
  1142. uint32_t tmp;
  1143. if (type == INTEL_OUTPUT_HDMI) {
  1144. struct intel_digital_port *intel_dig_port =
  1145. enc_to_dig_port(encoder);
  1146. /* In HDMI/DVI mode, the port width, and swing/emphasis values
  1147. * are ignored so nothing special needs to be done besides
  1148. * enabling the port.
  1149. */
  1150. I915_WRITE(DDI_BUF_CTL(port),
  1151. intel_dig_port->port_reversal | DDI_BUF_CTL_ENABLE);
  1152. } else if (type == INTEL_OUTPUT_EDP) {
  1153. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1154. ironlake_edp_backlight_on(intel_dp);
  1155. }
  1156. if (intel_crtc->eld_vld && type != INTEL_OUTPUT_EDP) {
  1157. tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
  1158. tmp |= ((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) << (pipe * 4));
  1159. I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
  1160. }
  1161. }
  1162. static void intel_disable_ddi(struct intel_encoder *intel_encoder)
  1163. {
  1164. struct drm_encoder *encoder = &intel_encoder->base;
  1165. struct drm_crtc *crtc = encoder->crtc;
  1166. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1167. int pipe = intel_crtc->pipe;
  1168. int type = intel_encoder->type;
  1169. struct drm_device *dev = encoder->dev;
  1170. struct drm_i915_private *dev_priv = dev->dev_private;
  1171. uint32_t tmp;
  1172. if (intel_crtc->eld_vld && type != INTEL_OUTPUT_EDP) {
  1173. tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
  1174. tmp &= ~((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) <<
  1175. (pipe * 4));
  1176. I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
  1177. }
  1178. if (type == INTEL_OUTPUT_EDP) {
  1179. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1180. ironlake_edp_backlight_off(intel_dp);
  1181. }
  1182. }
  1183. int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv)
  1184. {
  1185. if (I915_READ(HSW_FUSE_STRAP) & HSW_CDCLK_LIMIT)
  1186. return 450;
  1187. else if ((I915_READ(LCPLL_CTL) & LCPLL_CLK_FREQ_MASK) ==
  1188. LCPLL_CLK_FREQ_450)
  1189. return 450;
  1190. else if (IS_ULT(dev_priv->dev))
  1191. return 338;
  1192. else
  1193. return 540;
  1194. }
  1195. void intel_ddi_pll_init(struct drm_device *dev)
  1196. {
  1197. struct drm_i915_private *dev_priv = dev->dev_private;
  1198. uint32_t val = I915_READ(LCPLL_CTL);
  1199. /* The LCPLL register should be turned on by the BIOS. For now let's
  1200. * just check its state and print errors in case something is wrong.
  1201. * Don't even try to turn it on.
  1202. */
  1203. DRM_DEBUG_KMS("CDCLK running at %dMHz\n",
  1204. intel_ddi_get_cdclk_freq(dev_priv));
  1205. if (val & LCPLL_CD_SOURCE_FCLK)
  1206. DRM_ERROR("CDCLK source is not LCPLL\n");
  1207. if (val & LCPLL_PLL_DISABLE)
  1208. DRM_ERROR("LCPLL is disabled\n");
  1209. }
  1210. void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
  1211. {
  1212. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  1213. struct intel_dp *intel_dp = &intel_dig_port->dp;
  1214. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  1215. enum port port = intel_dig_port->port;
  1216. uint32_t val;
  1217. bool wait = false;
  1218. if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
  1219. val = I915_READ(DDI_BUF_CTL(port));
  1220. if (val & DDI_BUF_CTL_ENABLE) {
  1221. val &= ~DDI_BUF_CTL_ENABLE;
  1222. I915_WRITE(DDI_BUF_CTL(port), val);
  1223. wait = true;
  1224. }
  1225. val = I915_READ(DP_TP_CTL(port));
  1226. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  1227. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1228. I915_WRITE(DP_TP_CTL(port), val);
  1229. POSTING_READ(DP_TP_CTL(port));
  1230. if (wait)
  1231. intel_wait_ddi_buf_idle(dev_priv, port);
  1232. }
  1233. val = DP_TP_CTL_ENABLE | DP_TP_CTL_MODE_SST |
  1234. DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
  1235. if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  1236. val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
  1237. I915_WRITE(DP_TP_CTL(port), val);
  1238. POSTING_READ(DP_TP_CTL(port));
  1239. intel_dp->DP |= DDI_BUF_CTL_ENABLE;
  1240. I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
  1241. POSTING_READ(DDI_BUF_CTL(port));
  1242. udelay(600);
  1243. }
  1244. void intel_ddi_fdi_disable(struct drm_crtc *crtc)
  1245. {
  1246. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1247. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1248. uint32_t val;
  1249. intel_ddi_post_disable(intel_encoder);
  1250. val = I915_READ(_FDI_RXA_CTL);
  1251. val &= ~FDI_RX_ENABLE;
  1252. I915_WRITE(_FDI_RXA_CTL, val);
  1253. val = I915_READ(_FDI_RXA_MISC);
  1254. val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  1255. val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  1256. I915_WRITE(_FDI_RXA_MISC, val);
  1257. val = I915_READ(_FDI_RXA_CTL);
  1258. val &= ~FDI_PCDCLK;
  1259. I915_WRITE(_FDI_RXA_CTL, val);
  1260. val = I915_READ(_FDI_RXA_CTL);
  1261. val &= ~FDI_RX_PLL_ENABLE;
  1262. I915_WRITE(_FDI_RXA_CTL, val);
  1263. }
  1264. static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
  1265. {
  1266. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  1267. int type = intel_encoder->type;
  1268. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP)
  1269. intel_dp_check_link_status(intel_dp);
  1270. }
  1271. static void intel_ddi_destroy(struct drm_encoder *encoder)
  1272. {
  1273. /* HDMI has nothing special to destroy, so we can go with this. */
  1274. intel_dp_encoder_destroy(encoder);
  1275. }
  1276. static bool intel_ddi_compute_config(struct intel_encoder *encoder,
  1277. struct intel_crtc_config *pipe_config)
  1278. {
  1279. int type = encoder->type;
  1280. WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
  1281. if (type == INTEL_OUTPUT_HDMI)
  1282. return intel_hdmi_compute_config(encoder, pipe_config);
  1283. else
  1284. return intel_dp_compute_config(encoder, pipe_config);
  1285. }
  1286. static const struct drm_encoder_funcs intel_ddi_funcs = {
  1287. .destroy = intel_ddi_destroy,
  1288. };
  1289. static const struct drm_encoder_helper_funcs intel_ddi_helper_funcs = {
  1290. .mode_set = intel_ddi_mode_set,
  1291. };
  1292. void intel_ddi_init(struct drm_device *dev, enum port port)
  1293. {
  1294. struct drm_i915_private *dev_priv = dev->dev_private;
  1295. struct intel_digital_port *intel_dig_port;
  1296. struct intel_encoder *intel_encoder;
  1297. struct drm_encoder *encoder;
  1298. struct intel_connector *hdmi_connector = NULL;
  1299. struct intel_connector *dp_connector = NULL;
  1300. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  1301. if (!intel_dig_port)
  1302. return;
  1303. dp_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  1304. if (!dp_connector) {
  1305. kfree(intel_dig_port);
  1306. return;
  1307. }
  1308. intel_encoder = &intel_dig_port->base;
  1309. encoder = &intel_encoder->base;
  1310. drm_encoder_init(dev, encoder, &intel_ddi_funcs,
  1311. DRM_MODE_ENCODER_TMDS);
  1312. drm_encoder_helper_add(encoder, &intel_ddi_helper_funcs);
  1313. intel_encoder->compute_config = intel_ddi_compute_config;
  1314. intel_encoder->enable = intel_enable_ddi;
  1315. intel_encoder->pre_enable = intel_ddi_pre_enable;
  1316. intel_encoder->disable = intel_disable_ddi;
  1317. intel_encoder->post_disable = intel_ddi_post_disable;
  1318. intel_encoder->get_hw_state = intel_ddi_get_hw_state;
  1319. intel_dig_port->port = port;
  1320. intel_dig_port->port_reversal = I915_READ(DDI_BUF_CTL(port)) &
  1321. DDI_BUF_PORT_REVERSAL;
  1322. intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
  1323. intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
  1324. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1325. intel_encoder->cloneable = false;
  1326. intel_encoder->hot_plug = intel_ddi_hot_plug;
  1327. intel_dp_init_connector(intel_dig_port, dp_connector);
  1328. if (intel_encoder->type != INTEL_OUTPUT_EDP) {
  1329. hdmi_connector = kzalloc(sizeof(struct intel_connector),
  1330. GFP_KERNEL);
  1331. if (!hdmi_connector) {
  1332. return;
  1333. }
  1334. intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
  1335. intel_hdmi_init_connector(intel_dig_port, hdmi_connector);
  1336. }
  1337. }