i915_gem_gtt.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. /* PPGTT stuff */
  30. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  31. #define GEN6_PDE_VALID (1 << 0)
  32. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  33. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  34. #define GEN6_PTE_VALID (1 << 0)
  35. #define GEN6_PTE_UNCACHED (1 << 1)
  36. #define HSW_PTE_UNCACHED (0)
  37. #define GEN6_PTE_CACHE_LLC (2 << 1)
  38. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  39. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  40. static gen6_gtt_pte_t gen6_pte_encode(struct drm_device *dev,
  41. dma_addr_t addr,
  42. enum i915_cache_level level)
  43. {
  44. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  45. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  46. switch (level) {
  47. case I915_CACHE_LLC_MLC:
  48. pte |= GEN6_PTE_CACHE_LLC_MLC;
  49. break;
  50. case I915_CACHE_LLC:
  51. pte |= GEN6_PTE_CACHE_LLC;
  52. break;
  53. case I915_CACHE_NONE:
  54. pte |= GEN6_PTE_UNCACHED;
  55. break;
  56. default:
  57. BUG();
  58. }
  59. return pte;
  60. }
  61. #define BYT_PTE_WRITEABLE (1 << 1)
  62. #define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
  63. static gen6_gtt_pte_t byt_pte_encode(struct drm_device *dev,
  64. dma_addr_t addr,
  65. enum i915_cache_level level)
  66. {
  67. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  68. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  69. /* Mark the page as writeable. Other platforms don't have a
  70. * setting for read-only/writable, so this matches that behavior.
  71. */
  72. pte |= BYT_PTE_WRITEABLE;
  73. if (level != I915_CACHE_NONE)
  74. pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
  75. return pte;
  76. }
  77. static gen6_gtt_pte_t hsw_pte_encode(struct drm_device *dev,
  78. dma_addr_t addr,
  79. enum i915_cache_level level)
  80. {
  81. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  82. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  83. if (level != I915_CACHE_NONE)
  84. pte |= GEN6_PTE_CACHE_LLC;
  85. return pte;
  86. }
  87. static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
  88. {
  89. struct drm_i915_private *dev_priv = ppgtt->dev->dev_private;
  90. gen6_gtt_pte_t __iomem *pd_addr;
  91. uint32_t pd_entry;
  92. int i;
  93. WARN_ON(ppgtt->pd_offset & 0x3f);
  94. pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
  95. ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
  96. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  97. dma_addr_t pt_addr;
  98. pt_addr = ppgtt->pt_dma_addr[i];
  99. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  100. pd_entry |= GEN6_PDE_VALID;
  101. writel(pd_entry, pd_addr + i);
  102. }
  103. readl(pd_addr);
  104. }
  105. static int gen6_ppgtt_enable(struct drm_device *dev)
  106. {
  107. drm_i915_private_t *dev_priv = dev->dev_private;
  108. uint32_t pd_offset;
  109. struct intel_ring_buffer *ring;
  110. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  111. int i;
  112. BUG_ON(ppgtt->pd_offset & 0x3f);
  113. gen6_write_pdes(ppgtt);
  114. pd_offset = ppgtt->pd_offset;
  115. pd_offset /= 64; /* in cachelines, */
  116. pd_offset <<= 16;
  117. if (INTEL_INFO(dev)->gen == 6) {
  118. uint32_t ecochk, gab_ctl, ecobits;
  119. ecobits = I915_READ(GAC_ECO_BITS);
  120. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
  121. ECOBITS_PPGTT_CACHE64B);
  122. gab_ctl = I915_READ(GAB_CTL);
  123. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  124. ecochk = I915_READ(GAM_ECOCHK);
  125. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  126. ECOCHK_PPGTT_CACHE64B);
  127. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  128. } else if (INTEL_INFO(dev)->gen >= 7) {
  129. uint32_t ecochk, ecobits;
  130. ecobits = I915_READ(GAC_ECO_BITS);
  131. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  132. ecochk = I915_READ(GAM_ECOCHK);
  133. if (IS_HASWELL(dev)) {
  134. ecochk |= ECOCHK_PPGTT_WB_HSW;
  135. } else {
  136. ecochk |= ECOCHK_PPGTT_LLC_IVB;
  137. ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
  138. }
  139. I915_WRITE(GAM_ECOCHK, ecochk);
  140. /* GFX_MODE is per-ring on gen7+ */
  141. }
  142. for_each_ring(ring, dev_priv, i) {
  143. if (INTEL_INFO(dev)->gen >= 7)
  144. I915_WRITE(RING_MODE_GEN7(ring),
  145. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  146. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  147. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  148. }
  149. return 0;
  150. }
  151. /* PPGTT support for Sandybdrige/Gen6 and later */
  152. static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  153. unsigned first_entry,
  154. unsigned num_entries)
  155. {
  156. gen6_gtt_pte_t *pt_vaddr, scratch_pte;
  157. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  158. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  159. unsigned last_pte, i;
  160. scratch_pte = ppgtt->pte_encode(ppgtt->dev,
  161. ppgtt->scratch_page_dma_addr,
  162. I915_CACHE_LLC);
  163. while (num_entries) {
  164. last_pte = first_pte + num_entries;
  165. if (last_pte > I915_PPGTT_PT_ENTRIES)
  166. last_pte = I915_PPGTT_PT_ENTRIES;
  167. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  168. for (i = first_pte; i < last_pte; i++)
  169. pt_vaddr[i] = scratch_pte;
  170. kunmap_atomic(pt_vaddr);
  171. num_entries -= last_pte - first_pte;
  172. first_pte = 0;
  173. act_pt++;
  174. }
  175. }
  176. static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt,
  177. struct sg_table *pages,
  178. unsigned first_entry,
  179. enum i915_cache_level cache_level)
  180. {
  181. gen6_gtt_pte_t *pt_vaddr;
  182. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  183. unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  184. struct sg_page_iter sg_iter;
  185. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  186. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  187. dma_addr_t page_addr;
  188. page_addr = sg_page_iter_dma_address(&sg_iter);
  189. pt_vaddr[act_pte] = ppgtt->pte_encode(ppgtt->dev, page_addr,
  190. cache_level);
  191. if (++act_pte == I915_PPGTT_PT_ENTRIES) {
  192. kunmap_atomic(pt_vaddr);
  193. act_pt++;
  194. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  195. act_pte = 0;
  196. }
  197. }
  198. kunmap_atomic(pt_vaddr);
  199. }
  200. static void gen6_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
  201. {
  202. int i;
  203. if (ppgtt->pt_dma_addr) {
  204. for (i = 0; i < ppgtt->num_pd_entries; i++)
  205. pci_unmap_page(ppgtt->dev->pdev,
  206. ppgtt->pt_dma_addr[i],
  207. 4096, PCI_DMA_BIDIRECTIONAL);
  208. }
  209. kfree(ppgtt->pt_dma_addr);
  210. for (i = 0; i < ppgtt->num_pd_entries; i++)
  211. __free_page(ppgtt->pt_pages[i]);
  212. kfree(ppgtt->pt_pages);
  213. kfree(ppgtt);
  214. }
  215. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  216. {
  217. struct drm_device *dev = ppgtt->dev;
  218. struct drm_i915_private *dev_priv = dev->dev_private;
  219. unsigned first_pd_entry_in_global_pt;
  220. int i;
  221. int ret = -ENOMEM;
  222. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  223. * entries. For aliasing ppgtt support we just steal them at the end for
  224. * now. */
  225. first_pd_entry_in_global_pt =
  226. gtt_total_entries(dev_priv->gtt) - I915_PPGTT_PD_ENTRIES;
  227. if (IS_HASWELL(dev)) {
  228. ppgtt->pte_encode = hsw_pte_encode;
  229. } else if (IS_VALLEYVIEW(dev)) {
  230. ppgtt->pte_encode = byt_pte_encode;
  231. } else {
  232. ppgtt->pte_encode = gen6_pte_encode;
  233. }
  234. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  235. ppgtt->enable = gen6_ppgtt_enable;
  236. ppgtt->clear_range = gen6_ppgtt_clear_range;
  237. ppgtt->insert_entries = gen6_ppgtt_insert_entries;
  238. ppgtt->cleanup = gen6_ppgtt_cleanup;
  239. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  240. GFP_KERNEL);
  241. if (!ppgtt->pt_pages)
  242. return -ENOMEM;
  243. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  244. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  245. if (!ppgtt->pt_pages[i])
  246. goto err_pt_alloc;
  247. }
  248. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  249. GFP_KERNEL);
  250. if (!ppgtt->pt_dma_addr)
  251. goto err_pt_alloc;
  252. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  253. dma_addr_t pt_addr;
  254. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  255. PCI_DMA_BIDIRECTIONAL);
  256. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  257. ret = -EIO;
  258. goto err_pd_pin;
  259. }
  260. ppgtt->pt_dma_addr[i] = pt_addr;
  261. }
  262. ppgtt->clear_range(ppgtt, 0,
  263. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  264. ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
  265. return 0;
  266. err_pd_pin:
  267. if (ppgtt->pt_dma_addr) {
  268. for (i--; i >= 0; i--)
  269. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  270. 4096, PCI_DMA_BIDIRECTIONAL);
  271. }
  272. err_pt_alloc:
  273. kfree(ppgtt->pt_dma_addr);
  274. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  275. if (ppgtt->pt_pages[i])
  276. __free_page(ppgtt->pt_pages[i]);
  277. }
  278. kfree(ppgtt->pt_pages);
  279. return ret;
  280. }
  281. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  282. {
  283. struct drm_i915_private *dev_priv = dev->dev_private;
  284. struct i915_hw_ppgtt *ppgtt;
  285. int ret;
  286. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  287. if (!ppgtt)
  288. return -ENOMEM;
  289. ppgtt->dev = dev;
  290. ppgtt->scratch_page_dma_addr = dev_priv->gtt.scratch_page_dma;
  291. if (INTEL_INFO(dev)->gen < 8)
  292. ret = gen6_ppgtt_init(ppgtt);
  293. else
  294. BUG();
  295. if (ret)
  296. kfree(ppgtt);
  297. else
  298. dev_priv->mm.aliasing_ppgtt = ppgtt;
  299. return ret;
  300. }
  301. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  302. {
  303. struct drm_i915_private *dev_priv = dev->dev_private;
  304. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  305. if (!ppgtt)
  306. return;
  307. ppgtt->cleanup(ppgtt);
  308. dev_priv->mm.aliasing_ppgtt = NULL;
  309. }
  310. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  311. struct drm_i915_gem_object *obj,
  312. enum i915_cache_level cache_level)
  313. {
  314. ppgtt->insert_entries(ppgtt, obj->pages,
  315. obj->gtt_space->start >> PAGE_SHIFT,
  316. cache_level);
  317. }
  318. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  319. struct drm_i915_gem_object *obj)
  320. {
  321. ppgtt->clear_range(ppgtt,
  322. obj->gtt_space->start >> PAGE_SHIFT,
  323. obj->base.size >> PAGE_SHIFT);
  324. }
  325. extern int intel_iommu_gfx_mapped;
  326. /* Certain Gen5 chipsets require require idling the GPU before
  327. * unmapping anything from the GTT when VT-d is enabled.
  328. */
  329. static inline bool needs_idle_maps(struct drm_device *dev)
  330. {
  331. #ifdef CONFIG_INTEL_IOMMU
  332. /* Query intel_iommu to see if we need the workaround. Presumably that
  333. * was loaded first.
  334. */
  335. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  336. return true;
  337. #endif
  338. return false;
  339. }
  340. static bool do_idling(struct drm_i915_private *dev_priv)
  341. {
  342. bool ret = dev_priv->mm.interruptible;
  343. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  344. dev_priv->mm.interruptible = false;
  345. if (i915_gpu_idle(dev_priv->dev)) {
  346. DRM_ERROR("Couldn't idle GPU\n");
  347. /* Wait a bit, in hopes it avoids the hang */
  348. udelay(10);
  349. }
  350. }
  351. return ret;
  352. }
  353. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  354. {
  355. if (unlikely(dev_priv->gtt.do_idle_maps))
  356. dev_priv->mm.interruptible = interruptible;
  357. }
  358. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  359. {
  360. struct drm_i915_private *dev_priv = dev->dev_private;
  361. struct drm_i915_gem_object *obj;
  362. /* First fill our portion of the GTT with scratch pages */
  363. dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
  364. dev_priv->gtt.total / PAGE_SIZE);
  365. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  366. i915_gem_clflush_object(obj);
  367. i915_gem_gtt_bind_object(obj, obj->cache_level);
  368. }
  369. i915_gem_chipset_flush(dev);
  370. }
  371. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  372. {
  373. if (obj->has_dma_mapping)
  374. return 0;
  375. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  376. obj->pages->sgl, obj->pages->nents,
  377. PCI_DMA_BIDIRECTIONAL))
  378. return -ENOSPC;
  379. return 0;
  380. }
  381. /*
  382. * Binds an object into the global gtt with the specified cache level. The object
  383. * will be accessible to the GPU via commands whose operands reference offsets
  384. * within the global GTT as well as accessible by the GPU through the GMADR
  385. * mapped BAR (dev_priv->mm.gtt->gtt).
  386. */
  387. static void gen6_ggtt_insert_entries(struct drm_device *dev,
  388. struct sg_table *st,
  389. unsigned int first_entry,
  390. enum i915_cache_level level)
  391. {
  392. struct drm_i915_private *dev_priv = dev->dev_private;
  393. gen6_gtt_pte_t __iomem *gtt_entries =
  394. (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  395. int i = 0;
  396. struct sg_page_iter sg_iter;
  397. dma_addr_t addr;
  398. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  399. addr = sg_page_iter_dma_address(&sg_iter);
  400. iowrite32(dev_priv->gtt.pte_encode(dev, addr, level),
  401. &gtt_entries[i]);
  402. i++;
  403. }
  404. /* XXX: This serves as a posting read to make sure that the PTE has
  405. * actually been updated. There is some concern that even though
  406. * registers and PTEs are within the same BAR that they are potentially
  407. * of NUMA access patterns. Therefore, even with the way we assume
  408. * hardware should work, we must keep this posting read for paranoia.
  409. */
  410. if (i != 0)
  411. WARN_ON(readl(&gtt_entries[i-1])
  412. != dev_priv->gtt.pte_encode(dev, addr, level));
  413. /* This next bit makes the above posting read even more important. We
  414. * want to flush the TLBs only after we're certain all the PTE updates
  415. * have finished.
  416. */
  417. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  418. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  419. }
  420. static void gen6_ggtt_clear_range(struct drm_device *dev,
  421. unsigned int first_entry,
  422. unsigned int num_entries)
  423. {
  424. struct drm_i915_private *dev_priv = dev->dev_private;
  425. gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
  426. (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  427. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  428. int i;
  429. if (WARN(num_entries > max_entries,
  430. "First entry = %d; Num entries = %d (max=%d)\n",
  431. first_entry, num_entries, max_entries))
  432. num_entries = max_entries;
  433. scratch_pte = dev_priv->gtt.pte_encode(dev,
  434. dev_priv->gtt.scratch_page_dma,
  435. I915_CACHE_LLC);
  436. for (i = 0; i < num_entries; i++)
  437. iowrite32(scratch_pte, &gtt_base[i]);
  438. readl(gtt_base);
  439. }
  440. static void i915_ggtt_insert_entries(struct drm_device *dev,
  441. struct sg_table *st,
  442. unsigned int pg_start,
  443. enum i915_cache_level cache_level)
  444. {
  445. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  446. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  447. intel_gtt_insert_sg_entries(st, pg_start, flags);
  448. }
  449. static void i915_ggtt_clear_range(struct drm_device *dev,
  450. unsigned int first_entry,
  451. unsigned int num_entries)
  452. {
  453. intel_gtt_clear_range(first_entry, num_entries);
  454. }
  455. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  456. enum i915_cache_level cache_level)
  457. {
  458. struct drm_device *dev = obj->base.dev;
  459. struct drm_i915_private *dev_priv = dev->dev_private;
  460. dev_priv->gtt.gtt_insert_entries(dev, obj->pages,
  461. obj->gtt_space->start >> PAGE_SHIFT,
  462. cache_level);
  463. obj->has_global_gtt_mapping = 1;
  464. }
  465. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  466. {
  467. struct drm_device *dev = obj->base.dev;
  468. struct drm_i915_private *dev_priv = dev->dev_private;
  469. dev_priv->gtt.gtt_clear_range(obj->base.dev,
  470. obj->gtt_space->start >> PAGE_SHIFT,
  471. obj->base.size >> PAGE_SHIFT);
  472. obj->has_global_gtt_mapping = 0;
  473. }
  474. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  475. {
  476. struct drm_device *dev = obj->base.dev;
  477. struct drm_i915_private *dev_priv = dev->dev_private;
  478. bool interruptible;
  479. interruptible = do_idling(dev_priv);
  480. if (!obj->has_dma_mapping)
  481. dma_unmap_sg(&dev->pdev->dev,
  482. obj->pages->sgl, obj->pages->nents,
  483. PCI_DMA_BIDIRECTIONAL);
  484. undo_idling(dev_priv, interruptible);
  485. }
  486. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  487. unsigned long color,
  488. unsigned long *start,
  489. unsigned long *end)
  490. {
  491. if (node->color != color)
  492. *start += 4096;
  493. if (!list_empty(&node->node_list)) {
  494. node = list_entry(node->node_list.next,
  495. struct drm_mm_node,
  496. node_list);
  497. if (node->allocated && node->color != color)
  498. *end -= 4096;
  499. }
  500. }
  501. void i915_gem_setup_global_gtt(struct drm_device *dev,
  502. unsigned long start,
  503. unsigned long mappable_end,
  504. unsigned long end)
  505. {
  506. /* Let GEM Manage all of the aperture.
  507. *
  508. * However, leave one page at the end still bound to the scratch page.
  509. * There are a number of places where the hardware apparently prefetches
  510. * past the end of the object, and we've seen multiple hangs with the
  511. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  512. * aperture. One page should be enough to keep any prefetching inside
  513. * of the aperture.
  514. */
  515. drm_i915_private_t *dev_priv = dev->dev_private;
  516. struct drm_mm_node *entry;
  517. struct drm_i915_gem_object *obj;
  518. unsigned long hole_start, hole_end;
  519. BUG_ON(mappable_end > end);
  520. /* Subtract the guard page ... */
  521. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  522. if (!HAS_LLC(dev))
  523. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  524. /* Mark any preallocated objects as occupied */
  525. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  526. DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
  527. obj->gtt_offset, obj->base.size);
  528. BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
  529. obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
  530. obj->gtt_offset,
  531. obj->base.size,
  532. false);
  533. obj->has_global_gtt_mapping = 1;
  534. }
  535. dev_priv->gtt.start = start;
  536. dev_priv->gtt.total = end - start;
  537. /* Clear any non-preallocated blocks */
  538. drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
  539. hole_start, hole_end) {
  540. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  541. hole_start, hole_end);
  542. dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE,
  543. (hole_end-hole_start) / PAGE_SIZE);
  544. }
  545. /* And finally clear the reserved guard page */
  546. dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
  547. }
  548. static bool
  549. intel_enable_ppgtt(struct drm_device *dev)
  550. {
  551. if (i915_enable_ppgtt >= 0)
  552. return i915_enable_ppgtt;
  553. #ifdef CONFIG_INTEL_IOMMU
  554. /* Disable ppgtt on SNB if VT-d is on. */
  555. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  556. return false;
  557. #endif
  558. return true;
  559. }
  560. void i915_gem_init_global_gtt(struct drm_device *dev)
  561. {
  562. struct drm_i915_private *dev_priv = dev->dev_private;
  563. unsigned long gtt_size, mappable_size;
  564. gtt_size = dev_priv->gtt.total;
  565. mappable_size = dev_priv->gtt.mappable_end;
  566. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  567. int ret;
  568. if (INTEL_INFO(dev)->gen <= 7) {
  569. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  570. * aperture accordingly when using aliasing ppgtt. */
  571. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  572. }
  573. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  574. ret = i915_gem_init_aliasing_ppgtt(dev);
  575. if (!ret)
  576. return;
  577. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  578. drm_mm_takedown(&dev_priv->mm.gtt_space);
  579. gtt_size += I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  580. }
  581. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  582. }
  583. static int setup_scratch_page(struct drm_device *dev)
  584. {
  585. struct drm_i915_private *dev_priv = dev->dev_private;
  586. struct page *page;
  587. dma_addr_t dma_addr;
  588. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  589. if (page == NULL)
  590. return -ENOMEM;
  591. get_page(page);
  592. set_pages_uc(page, 1);
  593. #ifdef CONFIG_INTEL_IOMMU
  594. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  595. PCI_DMA_BIDIRECTIONAL);
  596. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  597. return -EINVAL;
  598. #else
  599. dma_addr = page_to_phys(page);
  600. #endif
  601. dev_priv->gtt.scratch_page = page;
  602. dev_priv->gtt.scratch_page_dma = dma_addr;
  603. return 0;
  604. }
  605. static void teardown_scratch_page(struct drm_device *dev)
  606. {
  607. struct drm_i915_private *dev_priv = dev->dev_private;
  608. set_pages_wb(dev_priv->gtt.scratch_page, 1);
  609. pci_unmap_page(dev->pdev, dev_priv->gtt.scratch_page_dma,
  610. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  611. put_page(dev_priv->gtt.scratch_page);
  612. __free_page(dev_priv->gtt.scratch_page);
  613. }
  614. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  615. {
  616. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  617. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  618. return snb_gmch_ctl << 20;
  619. }
  620. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  621. {
  622. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  623. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  624. return snb_gmch_ctl << 25; /* 32 MB units */
  625. }
  626. static inline size_t gen7_get_stolen_size(u16 snb_gmch_ctl)
  627. {
  628. static const int stolen_decoder[] = {
  629. 0, 0, 0, 0, 0, 32, 48, 64, 128, 256, 96, 160, 224, 352};
  630. snb_gmch_ctl >>= IVB_GMCH_GMS_SHIFT;
  631. snb_gmch_ctl &= IVB_GMCH_GMS_MASK;
  632. return stolen_decoder[snb_gmch_ctl] << 20;
  633. }
  634. static int gen6_gmch_probe(struct drm_device *dev,
  635. size_t *gtt_total,
  636. size_t *stolen,
  637. phys_addr_t *mappable_base,
  638. unsigned long *mappable_end)
  639. {
  640. struct drm_i915_private *dev_priv = dev->dev_private;
  641. phys_addr_t gtt_bus_addr;
  642. unsigned int gtt_size;
  643. u16 snb_gmch_ctl;
  644. int ret;
  645. *mappable_base = pci_resource_start(dev->pdev, 2);
  646. *mappable_end = pci_resource_len(dev->pdev, 2);
  647. /* 64/512MB is the current min/max we actually know of, but this is just
  648. * a coarse sanity check.
  649. */
  650. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  651. DRM_ERROR("Unknown GMADR size (%lx)\n",
  652. dev_priv->gtt.mappable_end);
  653. return -ENXIO;
  654. }
  655. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  656. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  657. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  658. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  659. if (IS_GEN7(dev) && !IS_VALLEYVIEW(dev))
  660. *stolen = gen7_get_stolen_size(snb_gmch_ctl);
  661. else
  662. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  663. *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
  664. /* For Modern GENs the PTEs and register space are split in the BAR */
  665. gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
  666. (pci_resource_len(dev->pdev, 0) / 2);
  667. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  668. if (!dev_priv->gtt.gsm) {
  669. DRM_ERROR("Failed to map the gtt page table\n");
  670. return -ENOMEM;
  671. }
  672. ret = setup_scratch_page(dev);
  673. if (ret)
  674. DRM_ERROR("Scratch setup failed\n");
  675. dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range;
  676. dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries;
  677. return ret;
  678. }
  679. static void gen6_gmch_remove(struct drm_device *dev)
  680. {
  681. struct drm_i915_private *dev_priv = dev->dev_private;
  682. iounmap(dev_priv->gtt.gsm);
  683. teardown_scratch_page(dev_priv->dev);
  684. }
  685. static int i915_gmch_probe(struct drm_device *dev,
  686. size_t *gtt_total,
  687. size_t *stolen,
  688. phys_addr_t *mappable_base,
  689. unsigned long *mappable_end)
  690. {
  691. struct drm_i915_private *dev_priv = dev->dev_private;
  692. int ret;
  693. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  694. if (!ret) {
  695. DRM_ERROR("failed to set up gmch\n");
  696. return -EIO;
  697. }
  698. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  699. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  700. dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range;
  701. dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries;
  702. return 0;
  703. }
  704. static void i915_gmch_remove(struct drm_device *dev)
  705. {
  706. intel_gmch_remove();
  707. }
  708. int i915_gem_gtt_init(struct drm_device *dev)
  709. {
  710. struct drm_i915_private *dev_priv = dev->dev_private;
  711. struct i915_gtt *gtt = &dev_priv->gtt;
  712. int ret;
  713. if (INTEL_INFO(dev)->gen <= 5) {
  714. dev_priv->gtt.gtt_probe = i915_gmch_probe;
  715. dev_priv->gtt.gtt_remove = i915_gmch_remove;
  716. } else {
  717. dev_priv->gtt.gtt_probe = gen6_gmch_probe;
  718. dev_priv->gtt.gtt_remove = gen6_gmch_remove;
  719. if (IS_HASWELL(dev)) {
  720. dev_priv->gtt.pte_encode = hsw_pte_encode;
  721. } else if (IS_VALLEYVIEW(dev)) {
  722. dev_priv->gtt.pte_encode = byt_pte_encode;
  723. } else {
  724. dev_priv->gtt.pte_encode = gen6_pte_encode;
  725. }
  726. }
  727. ret = dev_priv->gtt.gtt_probe(dev, &dev_priv->gtt.total,
  728. &dev_priv->gtt.stolen_size,
  729. &gtt->mappable_base,
  730. &gtt->mappable_end);
  731. if (ret)
  732. return ret;
  733. /* GMADR is the PCI mmio aperture into the global GTT. */
  734. DRM_INFO("Memory usable by graphics device = %zdM\n",
  735. dev_priv->gtt.total >> 20);
  736. DRM_DEBUG_DRIVER("GMADR size = %ldM\n",
  737. dev_priv->gtt.mappable_end >> 20);
  738. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n",
  739. dev_priv->gtt.stolen_size >> 20);
  740. return 0;
  741. }