i8259.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559
  1. #include <linux/linkage.h>
  2. #include <linux/errno.h>
  3. #include <linux/signal.h>
  4. #include <linux/sched.h>
  5. #include <linux/ioport.h>
  6. #include <linux/interrupt.h>
  7. #include <linux/timex.h>
  8. #include <linux/slab.h>
  9. #include <linux/random.h>
  10. #include <linux/smp_lock.h>
  11. #include <linux/init.h>
  12. #include <linux/kernel_stat.h>
  13. #include <linux/sysdev.h>
  14. #include <linux/bitops.h>
  15. #include <asm/acpi.h>
  16. #include <asm/atomic.h>
  17. #include <asm/system.h>
  18. #include <asm/io.h>
  19. #include <asm/hw_irq.h>
  20. #include <asm/pgtable.h>
  21. #include <asm/delay.h>
  22. #include <asm/desc.h>
  23. #include <asm/apic.h>
  24. /*
  25. * Common place to define all x86 IRQ vectors
  26. *
  27. * This builds up the IRQ handler stubs using some ugly macros in irq.h
  28. *
  29. * These macros create the low-level assembly IRQ routines that save
  30. * register context and call do_IRQ(). do_IRQ() then does all the
  31. * operations that are needed to keep the AT (or SMP IOAPIC)
  32. * interrupt-controller happy.
  33. */
  34. #define BI(x,y) \
  35. BUILD_IRQ(x##y)
  36. #define BUILD_16_IRQS(x) \
  37. BI(x,0) BI(x,1) BI(x,2) BI(x,3) \
  38. BI(x,4) BI(x,5) BI(x,6) BI(x,7) \
  39. BI(x,8) BI(x,9) BI(x,a) BI(x,b) \
  40. BI(x,c) BI(x,d) BI(x,e) BI(x,f)
  41. /*
  42. * ISA PIC or low IO-APIC triggered (INTA-cycle or APIC) interrupts:
  43. * (these are usually mapped to vectors 0x20-0x2f)
  44. */
  45. /*
  46. * The IO-APIC gives us many more interrupt sources. Most of these
  47. * are unused but an SMP system is supposed to have enough memory ...
  48. * sometimes (mostly wrt. hw bugs) we get corrupted vectors all
  49. * across the spectrum, so we really want to be prepared to get all
  50. * of these. Plus, more powerful systems might have more than 64
  51. * IO-APIC registers.
  52. *
  53. * (these are usually mapped into the 0x30-0xff vector range)
  54. */
  55. BUILD_16_IRQS(0x2) BUILD_16_IRQS(0x3)
  56. BUILD_16_IRQS(0x4) BUILD_16_IRQS(0x5) BUILD_16_IRQS(0x6) BUILD_16_IRQS(0x7)
  57. BUILD_16_IRQS(0x8) BUILD_16_IRQS(0x9) BUILD_16_IRQS(0xa) BUILD_16_IRQS(0xb)
  58. BUILD_16_IRQS(0xc) BUILD_16_IRQS(0xd) BUILD_16_IRQS(0xe) BUILD_16_IRQS(0xf)
  59. #undef BUILD_16_IRQS
  60. #undef BI
  61. #define IRQ(x,y) \
  62. IRQ##x##y##_interrupt
  63. #define IRQLIST_16(x) \
  64. IRQ(x,0), IRQ(x,1), IRQ(x,2), IRQ(x,3), \
  65. IRQ(x,4), IRQ(x,5), IRQ(x,6), IRQ(x,7), \
  66. IRQ(x,8), IRQ(x,9), IRQ(x,a), IRQ(x,b), \
  67. IRQ(x,c), IRQ(x,d), IRQ(x,e), IRQ(x,f)
  68. /* for the irq vectors */
  69. static void (*interrupt[NR_VECTORS - FIRST_EXTERNAL_VECTOR])(void) = {
  70. IRQLIST_16(0x2), IRQLIST_16(0x3),
  71. IRQLIST_16(0x4), IRQLIST_16(0x5), IRQLIST_16(0x6), IRQLIST_16(0x7),
  72. IRQLIST_16(0x8), IRQLIST_16(0x9), IRQLIST_16(0xa), IRQLIST_16(0xb),
  73. IRQLIST_16(0xc), IRQLIST_16(0xd), IRQLIST_16(0xe), IRQLIST_16(0xf)
  74. };
  75. #undef IRQ
  76. #undef IRQLIST_16
  77. /*
  78. * This is the 'legacy' 8259A Programmable Interrupt Controller,
  79. * present in the majority of PC/AT boxes.
  80. * plus some generic x86 specific things if generic specifics makes
  81. * any sense at all.
  82. * this file should become arch/i386/kernel/irq.c when the old irq.c
  83. * moves to arch independent land
  84. */
  85. static int i8259A_auto_eoi;
  86. DEFINE_SPINLOCK(i8259A_lock);
  87. static void mask_and_ack_8259A(unsigned int);
  88. static struct irq_chip i8259A_chip = {
  89. .name = "XT-PIC",
  90. .mask = disable_8259A_irq,
  91. .disable = disable_8259A_irq,
  92. .unmask = enable_8259A_irq,
  93. .mask_ack = mask_and_ack_8259A,
  94. };
  95. /*
  96. * 8259A PIC functions to handle ISA devices:
  97. */
  98. /*
  99. * This contains the irq mask for both 8259A irq controllers,
  100. */
  101. static unsigned int cached_irq_mask = 0xffff;
  102. #define __byte(x,y) (((unsigned char *)&(y))[x])
  103. #define cached_21 (__byte(0,cached_irq_mask))
  104. #define cached_A1 (__byte(1,cached_irq_mask))
  105. /*
  106. * Not all IRQs can be routed through the IO-APIC, eg. on certain (older)
  107. * boards the timer interrupt is not really connected to any IO-APIC pin,
  108. * it's fed to the master 8259A's IR0 line only.
  109. *
  110. * Any '1' bit in this mask means the IRQ is routed through the IO-APIC.
  111. * this 'mixed mode' IRQ handling costs nothing because it's only used
  112. * at IRQ setup time.
  113. */
  114. unsigned long io_apic_irqs;
  115. void disable_8259A_irq(unsigned int irq)
  116. {
  117. unsigned int mask = 1 << irq;
  118. unsigned long flags;
  119. spin_lock_irqsave(&i8259A_lock, flags);
  120. cached_irq_mask |= mask;
  121. if (irq & 8)
  122. outb(cached_A1,0xA1);
  123. else
  124. outb(cached_21,0x21);
  125. spin_unlock_irqrestore(&i8259A_lock, flags);
  126. }
  127. void enable_8259A_irq(unsigned int irq)
  128. {
  129. unsigned int mask = ~(1 << irq);
  130. unsigned long flags;
  131. spin_lock_irqsave(&i8259A_lock, flags);
  132. cached_irq_mask &= mask;
  133. if (irq & 8)
  134. outb(cached_A1,0xA1);
  135. else
  136. outb(cached_21,0x21);
  137. spin_unlock_irqrestore(&i8259A_lock, flags);
  138. }
  139. int i8259A_irq_pending(unsigned int irq)
  140. {
  141. unsigned int mask = 1<<irq;
  142. unsigned long flags;
  143. int ret;
  144. spin_lock_irqsave(&i8259A_lock, flags);
  145. if (irq < 8)
  146. ret = inb(0x20) & mask;
  147. else
  148. ret = inb(0xA0) & (mask >> 8);
  149. spin_unlock_irqrestore(&i8259A_lock, flags);
  150. return ret;
  151. }
  152. void make_8259A_irq(unsigned int irq)
  153. {
  154. disable_irq_nosync(irq);
  155. io_apic_irqs &= ~(1<<irq);
  156. set_irq_chip_and_handler_name(irq, &i8259A_chip, handle_level_irq,
  157. "XT");
  158. enable_irq(irq);
  159. }
  160. /*
  161. * This function assumes to be called rarely. Switching between
  162. * 8259A registers is slow.
  163. * This has to be protected by the irq controller spinlock
  164. * before being called.
  165. */
  166. static inline int i8259A_irq_real(unsigned int irq)
  167. {
  168. int value;
  169. int irqmask = 1<<irq;
  170. if (irq < 8) {
  171. outb(0x0B,0x20); /* ISR register */
  172. value = inb(0x20) & irqmask;
  173. outb(0x0A,0x20); /* back to the IRR register */
  174. return value;
  175. }
  176. outb(0x0B,0xA0); /* ISR register */
  177. value = inb(0xA0) & (irqmask >> 8);
  178. outb(0x0A,0xA0); /* back to the IRR register */
  179. return value;
  180. }
  181. /*
  182. * Careful! The 8259A is a fragile beast, it pretty
  183. * much _has_ to be done exactly like this (mask it
  184. * first, _then_ send the EOI, and the order of EOI
  185. * to the two 8259s is important!
  186. */
  187. static void mask_and_ack_8259A(unsigned int irq)
  188. {
  189. unsigned int irqmask = 1 << irq;
  190. unsigned long flags;
  191. spin_lock_irqsave(&i8259A_lock, flags);
  192. /*
  193. * Lightweight spurious IRQ detection. We do not want
  194. * to overdo spurious IRQ handling - it's usually a sign
  195. * of hardware problems, so we only do the checks we can
  196. * do without slowing down good hardware unnecessarily.
  197. *
  198. * Note that IRQ7 and IRQ15 (the two spurious IRQs
  199. * usually resulting from the 8259A-1|2 PICs) occur
  200. * even if the IRQ is masked in the 8259A. Thus we
  201. * can check spurious 8259A IRQs without doing the
  202. * quite slow i8259A_irq_real() call for every IRQ.
  203. * This does not cover 100% of spurious interrupts,
  204. * but should be enough to warn the user that there
  205. * is something bad going on ...
  206. */
  207. if (cached_irq_mask & irqmask)
  208. goto spurious_8259A_irq;
  209. cached_irq_mask |= irqmask;
  210. handle_real_irq:
  211. if (irq & 8) {
  212. inb(0xA1); /* DUMMY - (do we need this?) */
  213. outb(cached_A1,0xA1);
  214. outb(0x60+(irq&7),0xA0);/* 'Specific EOI' to slave */
  215. outb(0x62,0x20); /* 'Specific EOI' to master-IRQ2 */
  216. } else {
  217. inb(0x21); /* DUMMY - (do we need this?) */
  218. outb(cached_21,0x21);
  219. outb(0x60+irq,0x20); /* 'Specific EOI' to master */
  220. }
  221. spin_unlock_irqrestore(&i8259A_lock, flags);
  222. return;
  223. spurious_8259A_irq:
  224. /*
  225. * this is the slow path - should happen rarely.
  226. */
  227. if (i8259A_irq_real(irq))
  228. /*
  229. * oops, the IRQ _is_ in service according to the
  230. * 8259A - not spurious, go handle it.
  231. */
  232. goto handle_real_irq;
  233. {
  234. static int spurious_irq_mask;
  235. /*
  236. * At this point we can be sure the IRQ is spurious,
  237. * lets ACK and report it. [once per IRQ]
  238. */
  239. if (!(spurious_irq_mask & irqmask)) {
  240. printk(KERN_DEBUG "spurious 8259A interrupt: IRQ%d.\n", irq);
  241. spurious_irq_mask |= irqmask;
  242. }
  243. atomic_inc(&irq_err_count);
  244. /*
  245. * Theoretically we do not have to handle this IRQ,
  246. * but in Linux this does not cause problems and is
  247. * simpler for us.
  248. */
  249. goto handle_real_irq;
  250. }
  251. }
  252. void init_8259A(int auto_eoi)
  253. {
  254. unsigned long flags;
  255. i8259A_auto_eoi = auto_eoi;
  256. spin_lock_irqsave(&i8259A_lock, flags);
  257. outb(0xff, 0x21); /* mask all of 8259A-1 */
  258. outb(0xff, 0xA1); /* mask all of 8259A-2 */
  259. /*
  260. * outb_p - this has to work on a wide range of PC hardware.
  261. */
  262. outb_p(0x11, 0x20); /* ICW1: select 8259A-1 init */
  263. outb_p(IRQ0_VECTOR, 0x21); /* ICW2: 8259A-1 IR0-7 mapped to 0x20-0x27 */
  264. outb_p(0x04, 0x21); /* 8259A-1 (the master) has a slave on IR2 */
  265. if (auto_eoi)
  266. outb_p(0x03, 0x21); /* master does Auto EOI */
  267. else
  268. outb_p(0x01, 0x21); /* master expects normal EOI */
  269. outb_p(0x11, 0xA0); /* ICW1: select 8259A-2 init */
  270. outb_p(IRQ8_VECTOR, 0xA1); /* ICW2: 8259A-2 IR0-7 mapped to 0x28-0x2f */
  271. outb_p(0x02, 0xA1); /* 8259A-2 is a slave on master's IR2 */
  272. outb_p(0x01, 0xA1); /* (slave's support for AEOI in flat mode
  273. is to be investigated) */
  274. if (auto_eoi)
  275. /*
  276. * in AEOI mode we just have to mask the interrupt
  277. * when acking.
  278. */
  279. i8259A_chip.mask_ack = disable_8259A_irq;
  280. else
  281. i8259A_chip.mask_ack = mask_and_ack_8259A;
  282. udelay(100); /* wait for 8259A to initialize */
  283. outb(cached_21, 0x21); /* restore master IRQ mask */
  284. outb(cached_A1, 0xA1); /* restore slave IRQ mask */
  285. spin_unlock_irqrestore(&i8259A_lock, flags);
  286. }
  287. static char irq_trigger[2];
  288. /**
  289. * ELCR registers (0x4d0, 0x4d1) control edge/level of IRQ
  290. */
  291. static void restore_ELCR(char *trigger)
  292. {
  293. outb(trigger[0], 0x4d0);
  294. outb(trigger[1], 0x4d1);
  295. }
  296. static void save_ELCR(char *trigger)
  297. {
  298. /* IRQ 0,1,2,8,13 are marked as reserved */
  299. trigger[0] = inb(0x4d0) & 0xF8;
  300. trigger[1] = inb(0x4d1) & 0xDE;
  301. }
  302. static int i8259A_resume(struct sys_device *dev)
  303. {
  304. init_8259A(i8259A_auto_eoi);
  305. restore_ELCR(irq_trigger);
  306. return 0;
  307. }
  308. static int i8259A_suspend(struct sys_device *dev, pm_message_t state)
  309. {
  310. save_ELCR(irq_trigger);
  311. return 0;
  312. }
  313. static int i8259A_shutdown(struct sys_device *dev)
  314. {
  315. /* Put the i8259A into a quiescent state that
  316. * the kernel initialization code can get it
  317. * out of.
  318. */
  319. outb(0xff, 0x21); /* mask all of 8259A-1 */
  320. outb(0xff, 0xA1); /* mask all of 8259A-1 */
  321. return 0;
  322. }
  323. static struct sysdev_class i8259_sysdev_class = {
  324. set_kset_name("i8259"),
  325. .suspend = i8259A_suspend,
  326. .resume = i8259A_resume,
  327. .shutdown = i8259A_shutdown,
  328. };
  329. static struct sys_device device_i8259A = {
  330. .id = 0,
  331. .cls = &i8259_sysdev_class,
  332. };
  333. static int __init i8259A_init_sysfs(void)
  334. {
  335. int error = sysdev_class_register(&i8259_sysdev_class);
  336. if (!error)
  337. error = sysdev_register(&device_i8259A);
  338. return error;
  339. }
  340. device_initcall(i8259A_init_sysfs);
  341. /*
  342. * IRQ2 is cascade interrupt to second interrupt controller
  343. */
  344. static struct irqaction irq2 = { no_action, 0, CPU_MASK_NONE, "cascade", NULL, NULL};
  345. DEFINE_PER_CPU(vector_irq_t, vector_irq) = {
  346. [0 ... IRQ0_VECTOR - 1] = -1,
  347. [IRQ0_VECTOR] = 0,
  348. [IRQ1_VECTOR] = 1,
  349. [IRQ2_VECTOR] = 2,
  350. [IRQ3_VECTOR] = 3,
  351. [IRQ4_VECTOR] = 4,
  352. [IRQ5_VECTOR] = 5,
  353. [IRQ6_VECTOR] = 6,
  354. [IRQ7_VECTOR] = 7,
  355. [IRQ8_VECTOR] = 8,
  356. [IRQ9_VECTOR] = 9,
  357. [IRQ10_VECTOR] = 10,
  358. [IRQ11_VECTOR] = 11,
  359. [IRQ12_VECTOR] = 12,
  360. [IRQ13_VECTOR] = 13,
  361. [IRQ14_VECTOR] = 14,
  362. [IRQ15_VECTOR] = 15,
  363. [IRQ15_VECTOR + 1 ... NR_VECTORS - 1] = -1
  364. };
  365. void __init init_ISA_irqs (void)
  366. {
  367. int i;
  368. init_bsp_APIC();
  369. init_8259A(0);
  370. for (i = 0; i < NR_IRQS; i++) {
  371. irq_desc[i].status = IRQ_DISABLED;
  372. irq_desc[i].action = NULL;
  373. irq_desc[i].depth = 1;
  374. if (i < 16) {
  375. /*
  376. * 16 old-style INTA-cycle interrupts:
  377. */
  378. set_irq_chip_and_handler_name(i, &i8259A_chip,
  379. handle_level_irq, "XT");
  380. } else {
  381. /*
  382. * 'high' PCI IRQs filled in on demand
  383. */
  384. irq_desc[i].chip = &no_irq_chip;
  385. }
  386. }
  387. }
  388. void apic_timer_interrupt(void);
  389. void spurious_interrupt(void);
  390. void error_interrupt(void);
  391. void reschedule_interrupt(void);
  392. void call_function_interrupt(void);
  393. void invalidate_interrupt0(void);
  394. void invalidate_interrupt1(void);
  395. void invalidate_interrupt2(void);
  396. void invalidate_interrupt3(void);
  397. void invalidate_interrupt4(void);
  398. void invalidate_interrupt5(void);
  399. void invalidate_interrupt6(void);
  400. void invalidate_interrupt7(void);
  401. void thermal_interrupt(void);
  402. void threshold_interrupt(void);
  403. void i8254_timer_resume(void);
  404. static void setup_timer_hardware(void)
  405. {
  406. outb_p(0x34,0x43); /* binary, mode 2, LSB/MSB, ch 0 */
  407. udelay(10);
  408. outb_p(LATCH & 0xff , 0x40); /* LSB */
  409. udelay(10);
  410. outb(LATCH >> 8 , 0x40); /* MSB */
  411. }
  412. static int timer_resume(struct sys_device *dev)
  413. {
  414. setup_timer_hardware();
  415. return 0;
  416. }
  417. void i8254_timer_resume(void)
  418. {
  419. setup_timer_hardware();
  420. }
  421. static struct sysdev_class timer_sysclass = {
  422. set_kset_name("timer_pit"),
  423. .resume = timer_resume,
  424. };
  425. static struct sys_device device_timer = {
  426. .id = 0,
  427. .cls = &timer_sysclass,
  428. };
  429. static int __init init_timer_sysfs(void)
  430. {
  431. int error = sysdev_class_register(&timer_sysclass);
  432. if (!error)
  433. error = sysdev_register(&device_timer);
  434. return error;
  435. }
  436. device_initcall(init_timer_sysfs);
  437. void __init init_IRQ(void)
  438. {
  439. int i;
  440. init_ISA_irqs();
  441. /*
  442. * Cover the whole vector space, no vector can escape
  443. * us. (some of these will be overridden and become
  444. * 'special' SMP interrupts)
  445. */
  446. for (i = 0; i < (NR_VECTORS - FIRST_EXTERNAL_VECTOR); i++) {
  447. int vector = FIRST_EXTERNAL_VECTOR + i;
  448. if (vector != IA32_SYSCALL_VECTOR)
  449. set_intr_gate(vector, interrupt[i]);
  450. }
  451. #ifdef CONFIG_SMP
  452. /*
  453. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  454. * IPI, driven by wakeup.
  455. */
  456. set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  457. /* IPIs for invalidation */
  458. set_intr_gate(INVALIDATE_TLB_VECTOR_START+0, invalidate_interrupt0);
  459. set_intr_gate(INVALIDATE_TLB_VECTOR_START+1, invalidate_interrupt1);
  460. set_intr_gate(INVALIDATE_TLB_VECTOR_START+2, invalidate_interrupt2);
  461. set_intr_gate(INVALIDATE_TLB_VECTOR_START+3, invalidate_interrupt3);
  462. set_intr_gate(INVALIDATE_TLB_VECTOR_START+4, invalidate_interrupt4);
  463. set_intr_gate(INVALIDATE_TLB_VECTOR_START+5, invalidate_interrupt5);
  464. set_intr_gate(INVALIDATE_TLB_VECTOR_START+6, invalidate_interrupt6);
  465. set_intr_gate(INVALIDATE_TLB_VECTOR_START+7, invalidate_interrupt7);
  466. /* IPI for generic function call */
  467. set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  468. #endif
  469. set_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  470. set_intr_gate(THRESHOLD_APIC_VECTOR, threshold_interrupt);
  471. /* self generated IPI for local APIC timer */
  472. set_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  473. /* IPI vectors for APIC spurious and error interrupts */
  474. set_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  475. set_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  476. /*
  477. * Set the clock to HZ Hz, we already have a valid
  478. * vector now:
  479. */
  480. setup_timer_hardware();
  481. if (!acpi_ioapic)
  482. setup_irq(2, &irq2);
  483. }