clk-pllv3.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. * Copyright 2012 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/slab.h>
  17. #include <linux/jiffies.h>
  18. #include <linux/err.h>
  19. #include "clk.h"
  20. #define PLL_NUM_OFFSET 0x10
  21. #define PLL_DENOM_OFFSET 0x20
  22. #define BM_PLL_POWER (0x1 << 12)
  23. #define BM_PLL_ENABLE (0x1 << 13)
  24. #define BM_PLL_BYPASS (0x1 << 16)
  25. #define BM_PLL_LOCK (0x1 << 31)
  26. /**
  27. * struct clk_pllv3 - IMX PLL clock version 3
  28. * @clk_hw: clock source
  29. * @base: base address of PLL registers
  30. * @powerup_set: set POWER bit to power up the PLL
  31. * @div_mask: mask of divider bits
  32. *
  33. * IMX PLL clock version 3, found on i.MX6 series. Divider for pllv3
  34. * is actually a multiplier, and always sits at bit 0.
  35. */
  36. struct clk_pllv3 {
  37. struct clk_hw hw;
  38. void __iomem *base;
  39. bool powerup_set;
  40. u32 div_mask;
  41. };
  42. #define to_clk_pllv3(_hw) container_of(_hw, struct clk_pllv3, hw)
  43. static int clk_pllv3_wait_lock(struct clk_pllv3 *pll)
  44. {
  45. unsigned long timeout = jiffies + msecs_to_jiffies(10);
  46. u32 val = readl_relaxed(pll->base) & BM_PLL_POWER;
  47. /* No need to wait for lock when pll is not powered up */
  48. if ((pll->powerup_set && !val) || (!pll->powerup_set && val))
  49. return 0;
  50. /* Wait for PLL to lock */
  51. do {
  52. if (readl_relaxed(pll->base) & BM_PLL_LOCK)
  53. break;
  54. if (time_after(jiffies, timeout))
  55. break;
  56. usleep_range(50, 500);
  57. } while (1);
  58. return readl_relaxed(pll->base) & BM_PLL_LOCK ? 0 : -ETIMEDOUT;
  59. }
  60. static int clk_pllv3_prepare(struct clk_hw *hw)
  61. {
  62. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  63. u32 val;
  64. val = readl_relaxed(pll->base);
  65. val &= ~BM_PLL_BYPASS;
  66. if (pll->powerup_set)
  67. val |= BM_PLL_POWER;
  68. else
  69. val &= ~BM_PLL_POWER;
  70. writel_relaxed(val, pll->base);
  71. return clk_pllv3_wait_lock(pll);
  72. }
  73. static void clk_pllv3_unprepare(struct clk_hw *hw)
  74. {
  75. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  76. u32 val;
  77. val = readl_relaxed(pll->base);
  78. val |= BM_PLL_BYPASS;
  79. if (pll->powerup_set)
  80. val &= ~BM_PLL_POWER;
  81. else
  82. val |= BM_PLL_POWER;
  83. writel_relaxed(val, pll->base);
  84. }
  85. static int clk_pllv3_enable(struct clk_hw *hw)
  86. {
  87. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  88. u32 val;
  89. val = readl_relaxed(pll->base);
  90. val |= BM_PLL_ENABLE;
  91. writel_relaxed(val, pll->base);
  92. return 0;
  93. }
  94. static void clk_pllv3_disable(struct clk_hw *hw)
  95. {
  96. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  97. u32 val;
  98. val = readl_relaxed(pll->base);
  99. val &= ~BM_PLL_ENABLE;
  100. writel_relaxed(val, pll->base);
  101. }
  102. static unsigned long clk_pllv3_recalc_rate(struct clk_hw *hw,
  103. unsigned long parent_rate)
  104. {
  105. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  106. u32 div = readl_relaxed(pll->base) & pll->div_mask;
  107. return (div == 1) ? parent_rate * 22 : parent_rate * 20;
  108. }
  109. static long clk_pllv3_round_rate(struct clk_hw *hw, unsigned long rate,
  110. unsigned long *prate)
  111. {
  112. unsigned long parent_rate = *prate;
  113. return (rate >= parent_rate * 22) ? parent_rate * 22 :
  114. parent_rate * 20;
  115. }
  116. static int clk_pllv3_set_rate(struct clk_hw *hw, unsigned long rate,
  117. unsigned long parent_rate)
  118. {
  119. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  120. u32 val, div;
  121. if (rate == parent_rate * 22)
  122. div = 1;
  123. else if (rate == parent_rate * 20)
  124. div = 0;
  125. else
  126. return -EINVAL;
  127. val = readl_relaxed(pll->base);
  128. val &= ~pll->div_mask;
  129. val |= div;
  130. writel_relaxed(val, pll->base);
  131. return clk_pllv3_wait_lock(pll);
  132. }
  133. static const struct clk_ops clk_pllv3_ops = {
  134. .prepare = clk_pllv3_prepare,
  135. .unprepare = clk_pllv3_unprepare,
  136. .enable = clk_pllv3_enable,
  137. .disable = clk_pllv3_disable,
  138. .recalc_rate = clk_pllv3_recalc_rate,
  139. .round_rate = clk_pllv3_round_rate,
  140. .set_rate = clk_pllv3_set_rate,
  141. };
  142. static unsigned long clk_pllv3_sys_recalc_rate(struct clk_hw *hw,
  143. unsigned long parent_rate)
  144. {
  145. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  146. u32 div = readl_relaxed(pll->base) & pll->div_mask;
  147. return parent_rate * div / 2;
  148. }
  149. static long clk_pllv3_sys_round_rate(struct clk_hw *hw, unsigned long rate,
  150. unsigned long *prate)
  151. {
  152. unsigned long parent_rate = *prate;
  153. unsigned long min_rate = parent_rate * 54 / 2;
  154. unsigned long max_rate = parent_rate * 108 / 2;
  155. u32 div;
  156. if (rate > max_rate)
  157. rate = max_rate;
  158. else if (rate < min_rate)
  159. rate = min_rate;
  160. div = rate * 2 / parent_rate;
  161. return parent_rate * div / 2;
  162. }
  163. static int clk_pllv3_sys_set_rate(struct clk_hw *hw, unsigned long rate,
  164. unsigned long parent_rate)
  165. {
  166. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  167. unsigned long min_rate = parent_rate * 54 / 2;
  168. unsigned long max_rate = parent_rate * 108 / 2;
  169. u32 val, div;
  170. if (rate < min_rate || rate > max_rate)
  171. return -EINVAL;
  172. div = rate * 2 / parent_rate;
  173. val = readl_relaxed(pll->base);
  174. val &= ~pll->div_mask;
  175. val |= div;
  176. writel_relaxed(val, pll->base);
  177. return clk_pllv3_wait_lock(pll);
  178. }
  179. static const struct clk_ops clk_pllv3_sys_ops = {
  180. .prepare = clk_pllv3_prepare,
  181. .unprepare = clk_pllv3_unprepare,
  182. .enable = clk_pllv3_enable,
  183. .disable = clk_pllv3_disable,
  184. .recalc_rate = clk_pllv3_sys_recalc_rate,
  185. .round_rate = clk_pllv3_sys_round_rate,
  186. .set_rate = clk_pllv3_sys_set_rate,
  187. };
  188. static unsigned long clk_pllv3_av_recalc_rate(struct clk_hw *hw,
  189. unsigned long parent_rate)
  190. {
  191. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  192. u32 mfn = readl_relaxed(pll->base + PLL_NUM_OFFSET);
  193. u32 mfd = readl_relaxed(pll->base + PLL_DENOM_OFFSET);
  194. u32 div = readl_relaxed(pll->base) & pll->div_mask;
  195. return (parent_rate * div) + ((parent_rate / mfd) * mfn);
  196. }
  197. static long clk_pllv3_av_round_rate(struct clk_hw *hw, unsigned long rate,
  198. unsigned long *prate)
  199. {
  200. unsigned long parent_rate = *prate;
  201. unsigned long min_rate = parent_rate * 27;
  202. unsigned long max_rate = parent_rate * 54;
  203. u32 div;
  204. u32 mfn, mfd = 1000000;
  205. s64 temp64;
  206. if (rate > max_rate)
  207. rate = max_rate;
  208. else if (rate < min_rate)
  209. rate = min_rate;
  210. div = rate / parent_rate;
  211. temp64 = (u64) (rate - div * parent_rate);
  212. temp64 *= mfd;
  213. do_div(temp64, parent_rate);
  214. mfn = temp64;
  215. return parent_rate * div + parent_rate / mfd * mfn;
  216. }
  217. static int clk_pllv3_av_set_rate(struct clk_hw *hw, unsigned long rate,
  218. unsigned long parent_rate)
  219. {
  220. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  221. unsigned long min_rate = parent_rate * 27;
  222. unsigned long max_rate = parent_rate * 54;
  223. u32 val, div;
  224. u32 mfn, mfd = 1000000;
  225. s64 temp64;
  226. if (rate < min_rate || rate > max_rate)
  227. return -EINVAL;
  228. div = rate / parent_rate;
  229. temp64 = (u64) (rate - div * parent_rate);
  230. temp64 *= mfd;
  231. do_div(temp64, parent_rate);
  232. mfn = temp64;
  233. val = readl_relaxed(pll->base);
  234. val &= ~pll->div_mask;
  235. val |= div;
  236. writel_relaxed(val, pll->base);
  237. writel_relaxed(mfn, pll->base + PLL_NUM_OFFSET);
  238. writel_relaxed(mfd, pll->base + PLL_DENOM_OFFSET);
  239. return clk_pllv3_wait_lock(pll);
  240. }
  241. static const struct clk_ops clk_pllv3_av_ops = {
  242. .prepare = clk_pllv3_prepare,
  243. .unprepare = clk_pllv3_unprepare,
  244. .enable = clk_pllv3_enable,
  245. .disable = clk_pllv3_disable,
  246. .recalc_rate = clk_pllv3_av_recalc_rate,
  247. .round_rate = clk_pllv3_av_round_rate,
  248. .set_rate = clk_pllv3_av_set_rate,
  249. };
  250. static unsigned long clk_pllv3_enet_recalc_rate(struct clk_hw *hw,
  251. unsigned long parent_rate)
  252. {
  253. return 500000000;
  254. }
  255. static const struct clk_ops clk_pllv3_enet_ops = {
  256. .prepare = clk_pllv3_prepare,
  257. .unprepare = clk_pllv3_unprepare,
  258. .enable = clk_pllv3_enable,
  259. .disable = clk_pllv3_disable,
  260. .recalc_rate = clk_pllv3_enet_recalc_rate,
  261. };
  262. struct clk *imx_clk_pllv3(enum imx_pllv3_type type, const char *name,
  263. const char *parent_name, void __iomem *base,
  264. u32 div_mask)
  265. {
  266. struct clk_pllv3 *pll;
  267. const struct clk_ops *ops;
  268. struct clk *clk;
  269. struct clk_init_data init;
  270. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  271. if (!pll)
  272. return ERR_PTR(-ENOMEM);
  273. switch (type) {
  274. case IMX_PLLV3_SYS:
  275. ops = &clk_pllv3_sys_ops;
  276. break;
  277. case IMX_PLLV3_USB:
  278. ops = &clk_pllv3_ops;
  279. pll->powerup_set = true;
  280. break;
  281. case IMX_PLLV3_AV:
  282. ops = &clk_pllv3_av_ops;
  283. break;
  284. case IMX_PLLV3_ENET:
  285. ops = &clk_pllv3_enet_ops;
  286. break;
  287. default:
  288. ops = &clk_pllv3_ops;
  289. }
  290. pll->base = base;
  291. pll->div_mask = div_mask;
  292. init.name = name;
  293. init.ops = ops;
  294. init.flags = 0;
  295. init.parent_names = &parent_name;
  296. init.num_parents = 1;
  297. pll->hw.init = &init;
  298. clk = clk_register(NULL, &pll->hw);
  299. if (IS_ERR(clk))
  300. kfree(pll);
  301. return clk;
  302. }