quirks.c 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include "pci.h"
  24. /* The Mellanox Tavor device gives false positive parity errors
  25. * Mark this device with a broken_parity_status, to allow
  26. * PCI scanning code to "skip" this now blacklisted device.
  27. */
  28. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  29. {
  30. dev->broken_parity_status = 1; /* This device gives false positives */
  31. }
  32. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  33. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  34. /* Deal with broken BIOS'es that neglect to enable passive release,
  35. which can cause problems in combination with the 82441FX/PPro MTRRs */
  36. static void quirk_passive_release(struct pci_dev *dev)
  37. {
  38. struct pci_dev *d = NULL;
  39. unsigned char dlc;
  40. /* We have to make sure a particular bit is set in the PIIX3
  41. ISA bridge, so we have to go out and find it. */
  42. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  43. pci_read_config_byte(d, 0x82, &dlc);
  44. if (!(dlc & 1<<1)) {
  45. printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
  46. dlc |= 1<<1;
  47. pci_write_config_byte(d, 0x82, dlc);
  48. }
  49. }
  50. }
  51. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  52. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  53. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  54. but VIA don't answer queries. If you happen to have good contacts at VIA
  55. ask them for me please -- Alan
  56. This appears to be BIOS not version dependent. So presumably there is a
  57. chipset level fix */
  58. int isa_dma_bridge_buggy;
  59. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  60. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  61. {
  62. if (!isa_dma_bridge_buggy) {
  63. isa_dma_bridge_buggy=1;
  64. printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
  65. }
  66. }
  67. /*
  68. * Its not totally clear which chipsets are the problematic ones
  69. * We know 82C586 and 82C596 variants are affected.
  70. */
  71. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
  72. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
  73. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
  74. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
  75. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
  76. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
  77. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
  78. int pci_pci_problems;
  79. EXPORT_SYMBOL(pci_pci_problems);
  80. /*
  81. * Chipsets where PCI->PCI transfers vanish or hang
  82. */
  83. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  84. {
  85. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  86. printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
  87. pci_pci_problems |= PCIPCI_FAIL;
  88. }
  89. }
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
  92. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  93. {
  94. u8 rev;
  95. pci_read_config_byte(dev, 0x08, &rev);
  96. if (rev == 0x13) {
  97. /* Erratum 24 */
  98. printk(KERN_INFO "Chipset erratum: Disabling direct PCI/AGP transfers.\n");
  99. pci_pci_problems |= PCIAGP_FAIL;
  100. }
  101. }
  102. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd );
  103. /*
  104. * Triton requires workarounds to be used by the drivers
  105. */
  106. static void __devinit quirk_triton(struct pci_dev *dev)
  107. {
  108. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  109. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  110. pci_pci_problems |= PCIPCI_TRITON;
  111. }
  112. }
  113. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
  114. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
  115. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
  116. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
  117. /*
  118. * VIA Apollo KT133 needs PCI latency patch
  119. * Made according to a windows driver based patch by George E. Breese
  120. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  121. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  122. * the info on which Mr Breese based his work.
  123. *
  124. * Updated based on further information from the site and also on
  125. * information provided by VIA
  126. */
  127. static void quirk_vialatency(struct pci_dev *dev)
  128. {
  129. struct pci_dev *p;
  130. u8 rev;
  131. u8 busarb;
  132. /* Ok we have a potential problem chipset here. Now see if we have
  133. a buggy southbridge */
  134. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  135. if (p!=NULL) {
  136. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  137. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  138. /* Check for buggy part revisions */
  139. if (rev < 0x40 || rev > 0x42)
  140. goto exit;
  141. } else {
  142. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  143. if (p==NULL) /* No problem parts */
  144. goto exit;
  145. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  146. /* Check for buggy part revisions */
  147. if (rev < 0x10 || rev > 0x12)
  148. goto exit;
  149. }
  150. /*
  151. * Ok we have the problem. Now set the PCI master grant to
  152. * occur every master grant. The apparent bug is that under high
  153. * PCI load (quite common in Linux of course) you can get data
  154. * loss when the CPU is held off the bus for 3 bus master requests
  155. * This happens to include the IDE controllers....
  156. *
  157. * VIA only apply this fix when an SB Live! is present but under
  158. * both Linux and Windows this isnt enough, and we have seen
  159. * corruption without SB Live! but with things like 3 UDMA IDE
  160. * controllers. So we ignore that bit of the VIA recommendation..
  161. */
  162. pci_read_config_byte(dev, 0x76, &busarb);
  163. /* Set bit 4 and bi 5 of byte 76 to 0x01
  164. "Master priority rotation on every PCI master grant */
  165. busarb &= ~(1<<5);
  166. busarb |= (1<<4);
  167. pci_write_config_byte(dev, 0x76, busarb);
  168. printk(KERN_INFO "Applying VIA southbridge workaround.\n");
  169. exit:
  170. pci_dev_put(p);
  171. }
  172. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  173. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  174. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  175. /* Must restore this on a resume from RAM */
  176. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  177. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  178. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  179. /*
  180. * VIA Apollo VP3 needs ETBF on BT848/878
  181. */
  182. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  183. {
  184. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  185. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  186. pci_pci_problems |= PCIPCI_VIAETBF;
  187. }
  188. }
  189. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
  190. static void __devinit quirk_vsfx(struct pci_dev *dev)
  191. {
  192. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  193. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  194. pci_pci_problems |= PCIPCI_VSFX;
  195. }
  196. }
  197. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
  198. /*
  199. * Ali Magik requires workarounds to be used by the drivers
  200. * that DMA to AGP space. Latency must be set to 0xA and triton
  201. * workaround applied too
  202. * [Info kindly provided by ALi]
  203. */
  204. static void __init quirk_alimagik(struct pci_dev *dev)
  205. {
  206. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  207. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  208. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  209. }
  210. }
  211. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
  212. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
  213. /*
  214. * Natoma has some interesting boundary conditions with Zoran stuff
  215. * at least
  216. */
  217. static void __devinit quirk_natoma(struct pci_dev *dev)
  218. {
  219. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  220. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  221. pci_pci_problems |= PCIPCI_NATOMA;
  222. }
  223. }
  224. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
  225. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
  226. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
  227. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
  228. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
  229. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
  230. /*
  231. * This chip can cause PCI parity errors if config register 0xA0 is read
  232. * while DMAs are occurring.
  233. */
  234. static void __devinit quirk_citrine(struct pci_dev *dev)
  235. {
  236. dev->cfg_size = 0xA0;
  237. }
  238. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
  239. /*
  240. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  241. * If it's needed, re-allocate the region.
  242. */
  243. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  244. {
  245. struct resource *r = &dev->resource[0];
  246. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  247. r->start = 0;
  248. r->end = 0x3ffffff;
  249. }
  250. }
  251. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
  252. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
  253. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  254. unsigned size, int nr, const char *name)
  255. {
  256. region &= ~(size-1);
  257. if (region) {
  258. struct pci_bus_region bus_region;
  259. struct resource *res = dev->resource + nr;
  260. res->name = pci_name(dev);
  261. res->start = region;
  262. res->end = region + size - 1;
  263. res->flags = IORESOURCE_IO;
  264. /* Convert from PCI bus to resource space. */
  265. bus_region.start = res->start;
  266. bus_region.end = res->end;
  267. pcibios_bus_to_resource(dev, res, &bus_region);
  268. pci_claim_resource(dev, nr);
  269. printk("PCI quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  270. }
  271. }
  272. /*
  273. * ATI Northbridge setups MCE the processor if you even
  274. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  275. */
  276. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  277. {
  278. printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
  279. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  280. request_region(0x3b0, 0x0C, "RadeonIGP");
  281. request_region(0x3d3, 0x01, "RadeonIGP");
  282. }
  283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
  284. /*
  285. * Let's make the southbridge information explicit instead
  286. * of having to worry about people probing the ACPI areas,
  287. * for example.. (Yes, it happens, and if you read the wrong
  288. * ACPI register it will put the machine to sleep with no
  289. * way of waking it up again. Bummer).
  290. *
  291. * ALI M7101: Two IO regions pointed to by words at
  292. * 0xE0 (64 bytes of ACPI registers)
  293. * 0xE2 (32 bytes of SMB registers)
  294. */
  295. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  296. {
  297. u16 region;
  298. pci_read_config_word(dev, 0xE0, &region);
  299. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  300. pci_read_config_word(dev, 0xE2, &region);
  301. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  302. }
  303. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
  304. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  305. {
  306. u32 devres;
  307. u32 mask, size, base;
  308. pci_read_config_dword(dev, port, &devres);
  309. if ((devres & enable) != enable)
  310. return;
  311. mask = (devres >> 16) & 15;
  312. base = devres & 0xffff;
  313. size = 16;
  314. for (;;) {
  315. unsigned bit = size >> 1;
  316. if ((bit & mask) == bit)
  317. break;
  318. size = bit;
  319. }
  320. /*
  321. * For now we only print it out. Eventually we'll want to
  322. * reserve it (at least if it's in the 0x1000+ range), but
  323. * let's get enough confirmation reports first.
  324. */
  325. base &= -size;
  326. printk("%s PIO at %04x-%04x\n", name, base, base + size - 1);
  327. }
  328. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  329. {
  330. u32 devres;
  331. u32 mask, size, base;
  332. pci_read_config_dword(dev, port, &devres);
  333. if ((devres & enable) != enable)
  334. return;
  335. base = devres & 0xffff0000;
  336. mask = (devres & 0x3f) << 16;
  337. size = 128 << 16;
  338. for (;;) {
  339. unsigned bit = size >> 1;
  340. if ((bit & mask) == bit)
  341. break;
  342. size = bit;
  343. }
  344. /*
  345. * For now we only print it out. Eventually we'll want to
  346. * reserve it, but let's get enough confirmation reports first.
  347. */
  348. base &= -size;
  349. printk("%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  350. }
  351. /*
  352. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  353. * 0x40 (64 bytes of ACPI registers)
  354. * 0x90 (16 bytes of SMB registers)
  355. * and a few strange programmable PIIX4 device resources.
  356. */
  357. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  358. {
  359. u32 region, res_a;
  360. pci_read_config_dword(dev, 0x40, &region);
  361. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  362. pci_read_config_dword(dev, 0x90, &region);
  363. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  364. /* Device resource A has enables for some of the other ones */
  365. pci_read_config_dword(dev, 0x5c, &res_a);
  366. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  367. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  368. /* Device resource D is just bitfields for static resources */
  369. /* Device 12 enabled? */
  370. if (res_a & (1 << 29)) {
  371. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  372. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  373. }
  374. /* Device 13 enabled? */
  375. if (res_a & (1 << 30)) {
  376. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  377. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  378. }
  379. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  380. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  381. }
  382. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
  383. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi );
  384. /*
  385. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  386. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  387. * 0x58 (64 bytes of GPIO I/O space)
  388. */
  389. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  390. {
  391. u32 region;
  392. pci_read_config_dword(dev, 0x40, &region);
  393. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  394. pci_read_config_dword(dev, 0x58, &region);
  395. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  396. }
  397. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
  398. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
  399. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
  400. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
  401. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
  402. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
  403. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
  404. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
  405. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
  406. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
  407. static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
  408. {
  409. u32 region;
  410. pci_read_config_dword(dev, 0x40, &region);
  411. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  412. pci_read_config_dword(dev, 0x48, &region);
  413. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  414. }
  415. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi );
  416. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi );
  417. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich6_lpc_acpi );
  418. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich6_lpc_acpi );
  419. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich6_lpc_acpi );
  420. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich6_lpc_acpi );
  421. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich6_lpc_acpi );
  422. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich6_lpc_acpi );
  423. /*
  424. * VIA ACPI: One IO region pointed to by longword at
  425. * 0x48 or 0x20 (256 bytes of ACPI registers)
  426. */
  427. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  428. {
  429. u32 region;
  430. if (dev->revision & 0x10) {
  431. pci_read_config_dword(dev, 0x48, &region);
  432. region &= PCI_BASE_ADDRESS_IO_MASK;
  433. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  434. }
  435. }
  436. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
  437. /*
  438. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  439. * 0x48 (256 bytes of ACPI registers)
  440. * 0x70 (128 bytes of hardware monitoring register)
  441. * 0x90 (16 bytes of SMB registers)
  442. */
  443. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  444. {
  445. u16 hm;
  446. u32 smb;
  447. quirk_vt82c586_acpi(dev);
  448. pci_read_config_word(dev, 0x70, &hm);
  449. hm &= PCI_BASE_ADDRESS_IO_MASK;
  450. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  451. pci_read_config_dword(dev, 0x90, &smb);
  452. smb &= PCI_BASE_ADDRESS_IO_MASK;
  453. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  454. }
  455. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
  456. /*
  457. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  458. * 0x88 (128 bytes of power management registers)
  459. * 0xd0 (16 bytes of SMB registers)
  460. */
  461. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  462. {
  463. u16 pm, smb;
  464. pci_read_config_word(dev, 0x88, &pm);
  465. pm &= PCI_BASE_ADDRESS_IO_MASK;
  466. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  467. pci_read_config_word(dev, 0xd0, &smb);
  468. smb &= PCI_BASE_ADDRESS_IO_MASK;
  469. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  470. }
  471. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  472. #ifdef CONFIG_X86_IO_APIC
  473. #include <asm/io_apic.h>
  474. /*
  475. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  476. * devices to the external APIC.
  477. *
  478. * TODO: When we have device-specific interrupt routers,
  479. * this code will go away from quirks.
  480. */
  481. static void quirk_via_ioapic(struct pci_dev *dev)
  482. {
  483. u8 tmp;
  484. if (nr_ioapics < 1)
  485. tmp = 0; /* nothing routed to external APIC */
  486. else
  487. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  488. printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
  489. tmp == 0 ? "Disa" : "Ena");
  490. /* Offset 0x58: External APIC IRQ output control */
  491. pci_write_config_byte (dev, 0x58, tmp);
  492. }
  493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  494. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  495. /*
  496. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  497. * This leads to doubled level interrupt rates.
  498. * Set this bit to get rid of cycle wastage.
  499. * Otherwise uncritical.
  500. */
  501. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  502. {
  503. u8 misc_control2;
  504. #define BYPASS_APIC_DEASSERT 8
  505. pci_read_config_byte(dev, 0x5B, &misc_control2);
  506. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  507. printk(KERN_INFO "PCI: Bypassing VIA 8237 APIC De-Assert Message\n");
  508. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  509. }
  510. }
  511. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  512. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  513. /*
  514. * The AMD io apic can hang the box when an apic irq is masked.
  515. * We check all revs >= B0 (yet not in the pre production!) as the bug
  516. * is currently marked NoFix
  517. *
  518. * We have multiple reports of hangs with this chipset that went away with
  519. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  520. * of course. However the advice is demonstrably good even if so..
  521. */
  522. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  523. {
  524. if (dev->revision >= 0x02) {
  525. printk(KERN_WARNING "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  526. printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
  527. }
  528. }
  529. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
  530. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  531. {
  532. if (dev->devfn == 0 && dev->bus->number == 0)
  533. sis_apic_bug = 1;
  534. }
  535. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
  536. #define AMD8131_revA0 0x01
  537. #define AMD8131_revB0 0x11
  538. #define AMD8131_MISC 0x40
  539. #define AMD8131_NIOAMODE_BIT 0
  540. static void quirk_amd_8131_ioapic(struct pci_dev *dev)
  541. {
  542. unsigned char tmp;
  543. if (nr_ioapics == 0)
  544. return;
  545. if (dev->revision == AMD8131_revA0 || dev->revision == AMD8131_revB0) {
  546. printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
  547. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  548. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  549. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  550. }
  551. }
  552. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  553. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  554. #endif /* CONFIG_X86_IO_APIC */
  555. /*
  556. * Some settings of MMRBC can lead to data corruption so block changes.
  557. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  558. */
  559. static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
  560. {
  561. if (dev->subordinate && dev->revision <= 0x12) {
  562. printk(KERN_INFO "AMD8131 rev %x detected, disabling PCI-X "
  563. "MMRBC\n", dev->revision);
  564. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  565. }
  566. }
  567. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  568. /*
  569. * FIXME: it is questionable that quirk_via_acpi
  570. * is needed. It shows up as an ISA bridge, and does not
  571. * support the PCI_INTERRUPT_LINE register at all. Therefore
  572. * it seems like setting the pci_dev's 'irq' to the
  573. * value of the ACPI SCI interrupt is only done for convenience.
  574. * -jgarzik
  575. */
  576. static void __devinit quirk_via_acpi(struct pci_dev *d)
  577. {
  578. /*
  579. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  580. */
  581. u8 irq;
  582. pci_read_config_byte(d, 0x42, &irq);
  583. irq &= 0xf;
  584. if (irq && (irq != 2))
  585. d->irq = irq;
  586. }
  587. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
  588. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
  589. /*
  590. * VIA bridges which have VLink
  591. */
  592. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  593. static void quirk_via_bridge(struct pci_dev *dev)
  594. {
  595. /* See what bridge we have and find the device ranges */
  596. switch (dev->device) {
  597. case PCI_DEVICE_ID_VIA_82C686:
  598. /* The VT82C686 is special, it attaches to PCI and can have
  599. any device number. All its subdevices are functions of
  600. that single device. */
  601. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  602. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  603. break;
  604. case PCI_DEVICE_ID_VIA_8237:
  605. case PCI_DEVICE_ID_VIA_8237A:
  606. via_vlink_dev_lo = 15;
  607. break;
  608. case PCI_DEVICE_ID_VIA_8235:
  609. via_vlink_dev_lo = 16;
  610. break;
  611. case PCI_DEVICE_ID_VIA_8231:
  612. case PCI_DEVICE_ID_VIA_8233_0:
  613. case PCI_DEVICE_ID_VIA_8233A:
  614. case PCI_DEVICE_ID_VIA_8233C_0:
  615. via_vlink_dev_lo = 17;
  616. break;
  617. }
  618. }
  619. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  620. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  621. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  622. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  623. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  624. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  625. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  626. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  627. /**
  628. * quirk_via_vlink - VIA VLink IRQ number update
  629. * @dev: PCI device
  630. *
  631. * If the device we are dealing with is on a PIC IRQ we need to
  632. * ensure that the IRQ line register which usually is not relevant
  633. * for PCI cards, is actually written so that interrupts get sent
  634. * to the right place.
  635. * We only do this on systems where a VIA south bridge was detected,
  636. * and only for VIA devices on the motherboard (see quirk_via_bridge
  637. * above).
  638. */
  639. static void quirk_via_vlink(struct pci_dev *dev)
  640. {
  641. u8 irq, new_irq;
  642. /* Check if we have VLink at all */
  643. if (via_vlink_dev_lo == -1)
  644. return;
  645. new_irq = dev->irq;
  646. /* Don't quirk interrupts outside the legacy IRQ range */
  647. if (!new_irq || new_irq > 15)
  648. return;
  649. /* Internal device ? */
  650. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  651. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  652. return;
  653. /* This is an internal VLink device on a PIC interrupt. The BIOS
  654. ought to have set this but may not have, so we redo it */
  655. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  656. if (new_irq != irq) {
  657. printk(KERN_INFO "PCI: VIA VLink IRQ fixup for %s, from %d to %d\n",
  658. pci_name(dev), irq, new_irq);
  659. udelay(15); /* unknown if delay really needed */
  660. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  661. }
  662. }
  663. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  664. /*
  665. * VIA VT82C598 has its device ID settable and many BIOSes
  666. * set it to the ID of VT82C597 for backward compatibility.
  667. * We need to switch it off to be able to recognize the real
  668. * type of the chip.
  669. */
  670. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  671. {
  672. pci_write_config_byte(dev, 0xfc, 0);
  673. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  674. }
  675. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
  676. /*
  677. * CardBus controllers have a legacy base address that enables them
  678. * to respond as i82365 pcmcia controllers. We don't want them to
  679. * do this even if the Linux CardBus driver is not loaded, because
  680. * the Linux i82365 driver does not (and should not) handle CardBus.
  681. */
  682. static void quirk_cardbus_legacy(struct pci_dev *dev)
  683. {
  684. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  685. return;
  686. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  687. }
  688. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  689. DECLARE_PCI_FIXUP_RESUME(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  690. /*
  691. * Following the PCI ordering rules is optional on the AMD762. I'm not
  692. * sure what the designers were smoking but let's not inhale...
  693. *
  694. * To be fair to AMD, it follows the spec by default, its BIOS people
  695. * who turn it off!
  696. */
  697. static void quirk_amd_ordering(struct pci_dev *dev)
  698. {
  699. u32 pcic;
  700. pci_read_config_dword(dev, 0x4C, &pcic);
  701. if ((pcic&6)!=6) {
  702. pcic |= 6;
  703. printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
  704. pci_write_config_dword(dev, 0x4C, pcic);
  705. pci_read_config_dword(dev, 0x84, &pcic);
  706. pcic |= (1<<23); /* Required in this mode */
  707. pci_write_config_dword(dev, 0x84, pcic);
  708. }
  709. }
  710. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  711. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  712. /*
  713. * DreamWorks provided workaround for Dunord I-3000 problem
  714. *
  715. * This card decodes and responds to addresses not apparently
  716. * assigned to it. We force a larger allocation to ensure that
  717. * nothing gets put too close to it.
  718. */
  719. static void __devinit quirk_dunord ( struct pci_dev * dev )
  720. {
  721. struct resource *r = &dev->resource [1];
  722. r->start = 0;
  723. r->end = 0xffffff;
  724. }
  725. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
  726. /*
  727. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  728. * is subtractive decoding (transparent), and does indicate this
  729. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  730. * instead of 0x01.
  731. */
  732. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  733. {
  734. dev->transparent = 1;
  735. }
  736. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
  737. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
  738. /*
  739. * Common misconfiguration of the MediaGX/Geode PCI master that will
  740. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  741. * datasheets found at http://www.national.com/ds/GX for info on what
  742. * these bits do. <christer@weinigel.se>
  743. */
  744. static void quirk_mediagx_master(struct pci_dev *dev)
  745. {
  746. u8 reg;
  747. pci_read_config_byte(dev, 0x41, &reg);
  748. if (reg & 2) {
  749. reg &= ~2;
  750. printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  751. pci_write_config_byte(dev, 0x41, reg);
  752. }
  753. }
  754. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  755. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  756. /*
  757. * Ensure C0 rev restreaming is off. This is normally done by
  758. * the BIOS but in the odd case it is not the results are corruption
  759. * hence the presence of a Linux check
  760. */
  761. static void quirk_disable_pxb(struct pci_dev *pdev)
  762. {
  763. u16 config;
  764. if (pdev->revision != 0x04) /* Only C0 requires this */
  765. return;
  766. pci_read_config_word(pdev, 0x40, &config);
  767. if (config & (1<<6)) {
  768. config &= ~(1<<6);
  769. pci_write_config_word(pdev, 0x40, config);
  770. printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
  771. }
  772. }
  773. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  774. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  775. static void __devinit quirk_sb600_sata(struct pci_dev *pdev)
  776. {
  777. /* set sb600 sata to ahci mode */
  778. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE) {
  779. u8 tmp;
  780. pci_read_config_byte(pdev, 0x40, &tmp);
  781. pci_write_config_byte(pdev, 0x40, tmp|1);
  782. pci_write_config_byte(pdev, 0x9, 1);
  783. pci_write_config_byte(pdev, 0xa, 6);
  784. pci_write_config_byte(pdev, 0x40, tmp);
  785. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  786. }
  787. }
  788. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_sb600_sata);
  789. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_sb600_sata);
  790. /*
  791. * Serverworks CSB5 IDE does not fully support native mode
  792. */
  793. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  794. {
  795. u8 prog;
  796. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  797. if (prog & 5) {
  798. prog &= ~5;
  799. pdev->class &= ~5;
  800. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  801. /* PCI layer will sort out resources */
  802. }
  803. }
  804. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
  805. /*
  806. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  807. */
  808. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  809. {
  810. u8 prog;
  811. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  812. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  813. printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
  814. prog &= ~5;
  815. pdev->class &= ~5;
  816. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  817. }
  818. }
  819. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  820. /* This was originally an Alpha specific thing, but it really fits here.
  821. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  822. */
  823. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  824. {
  825. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  826. }
  827. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
  828. /*
  829. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  830. * is not activated. The myth is that Asus said that they do not want the
  831. * users to be irritated by just another PCI Device in the Win98 device
  832. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  833. * package 2.7.0 for details)
  834. *
  835. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  836. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  837. * becomes necessary to do this tweak in two steps -- the chosen trigger
  838. * is either the Host bridge (preferred) or on-board VGA controller.
  839. *
  840. * Note that we used to unhide the SMBus that way on Toshiba laptops
  841. * (Satellite A40 and Tecra M2) but then found that the thermal management
  842. * was done by SMM code, which could cause unsynchronized concurrent
  843. * accesses to the SMBus registers, with potentially bad effects. Thus you
  844. * should be very careful when adding new entries: if SMM is accessing the
  845. * Intel SMBus, this is a very good reason to leave it hidden.
  846. */
  847. static int asus_hides_smbus;
  848. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  849. {
  850. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  851. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  852. switch(dev->subsystem_device) {
  853. case 0x8025: /* P4B-LX */
  854. case 0x8070: /* P4B */
  855. case 0x8088: /* P4B533 */
  856. case 0x1626: /* L3C notebook */
  857. asus_hides_smbus = 1;
  858. }
  859. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  860. switch(dev->subsystem_device) {
  861. case 0x80b1: /* P4GE-V */
  862. case 0x80b2: /* P4PE */
  863. case 0x8093: /* P4B533-V */
  864. asus_hides_smbus = 1;
  865. }
  866. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  867. switch(dev->subsystem_device) {
  868. case 0x8030: /* P4T533 */
  869. asus_hides_smbus = 1;
  870. }
  871. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  872. switch (dev->subsystem_device) {
  873. case 0x8070: /* P4G8X Deluxe */
  874. asus_hides_smbus = 1;
  875. }
  876. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  877. switch (dev->subsystem_device) {
  878. case 0x80c9: /* PU-DLS */
  879. asus_hides_smbus = 1;
  880. }
  881. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  882. switch (dev->subsystem_device) {
  883. case 0x1751: /* M2N notebook */
  884. case 0x1821: /* M5N notebook */
  885. asus_hides_smbus = 1;
  886. }
  887. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  888. switch (dev->subsystem_device) {
  889. case 0x184b: /* W1N notebook */
  890. case 0x186a: /* M6Ne notebook */
  891. asus_hides_smbus = 1;
  892. }
  893. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  894. switch (dev->subsystem_device) {
  895. case 0x80f2: /* P4P800-X */
  896. asus_hides_smbus = 1;
  897. }
  898. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  899. switch (dev->subsystem_device) {
  900. case 0x1882: /* M6V notebook */
  901. case 0x1977: /* A6VA notebook */
  902. asus_hides_smbus = 1;
  903. }
  904. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  905. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  906. switch(dev->subsystem_device) {
  907. case 0x088C: /* HP Compaq nc8000 */
  908. case 0x0890: /* HP Compaq nc6000 */
  909. asus_hides_smbus = 1;
  910. }
  911. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  912. switch (dev->subsystem_device) {
  913. case 0x12bc: /* HP D330L */
  914. case 0x12bd: /* HP D530 */
  915. asus_hides_smbus = 1;
  916. }
  917. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  918. switch (dev->subsystem_device) {
  919. case 0x099c: /* HP Compaq nx6110 */
  920. asus_hides_smbus = 1;
  921. }
  922. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  923. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  924. switch(dev->subsystem_device) {
  925. case 0xC00C: /* Samsung P35 notebook */
  926. asus_hides_smbus = 1;
  927. }
  928. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  929. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  930. switch(dev->subsystem_device) {
  931. case 0x0058: /* Compaq Evo N620c */
  932. asus_hides_smbus = 1;
  933. }
  934. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  935. switch(dev->subsystem_device) {
  936. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  937. /* Motherboard doesn't have Host bridge
  938. * subvendor/subdevice IDs, therefore checking
  939. * its on-board VGA controller */
  940. asus_hides_smbus = 1;
  941. }
  942. }
  943. }
  944. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
  945. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
  946. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
  947. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
  948. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
  949. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge );
  950. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
  951. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
  952. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge );
  953. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge );
  954. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  955. {
  956. u16 val;
  957. if (likely(!asus_hides_smbus))
  958. return;
  959. pci_read_config_word(dev, 0xF2, &val);
  960. if (val & 0x8) {
  961. pci_write_config_word(dev, 0xF2, val & (~0x8));
  962. pci_read_config_word(dev, 0xF2, &val);
  963. if (val & 0x8)
  964. printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  965. else
  966. printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
  967. }
  968. }
  969. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc );
  970. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  971. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  972. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc );
  973. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  974. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  975. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  976. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc );
  977. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  978. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  979. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc );
  980. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  981. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  982. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  983. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  984. {
  985. u32 val, rcba;
  986. void __iomem *base;
  987. if (likely(!asus_hides_smbus))
  988. return;
  989. pci_read_config_dword(dev, 0xF0, &rcba);
  990. base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000); /* use bits 31:14, 16 kB aligned */
  991. if (base == NULL) return;
  992. val=readl(base + 0x3418); /* read the Function Disable register, dword mode only */
  993. writel(val & 0xFFFFFFF7, base + 0x3418); /* enable the SMBus device */
  994. iounmap(base);
  995. printk(KERN_INFO "PCI: Enabled ICH6/i801 SMBus device\n");
  996. }
  997. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
  998. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
  999. /*
  1000. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1001. */
  1002. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1003. {
  1004. u8 val = 0;
  1005. pci_read_config_byte(dev, 0x77, &val);
  1006. if (val & 0x10) {
  1007. printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
  1008. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1009. }
  1010. }
  1011. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1012. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1013. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1014. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1015. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1016. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1017. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1018. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1019. /*
  1020. * ... This is further complicated by the fact that some SiS96x south
  1021. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1022. * spotted a compatible north bridge to make sure.
  1023. * (pci_find_device doesn't work yet)
  1024. *
  1025. * We can also enable the sis96x bit in the discovery register..
  1026. */
  1027. #define SIS_DETECT_REGISTER 0x40
  1028. static void quirk_sis_503(struct pci_dev *dev)
  1029. {
  1030. u8 reg;
  1031. u16 devid;
  1032. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1033. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1034. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1035. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1036. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1037. return;
  1038. }
  1039. /*
  1040. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1041. * hand in case it has already been processed.
  1042. * (depends on link order, which is apparently not guaranteed)
  1043. */
  1044. dev->device = devid;
  1045. quirk_sis_96x_smbus(dev);
  1046. }
  1047. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1048. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1049. /*
  1050. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1051. * and MC97 modem controller are disabled when a second PCI soundcard is
  1052. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1053. * -- bjd
  1054. */
  1055. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1056. {
  1057. u8 val;
  1058. int asus_hides_ac97 = 0;
  1059. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1060. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1061. asus_hides_ac97 = 1;
  1062. }
  1063. if (!asus_hides_ac97)
  1064. return;
  1065. pci_read_config_byte(dev, 0x50, &val);
  1066. if (val & 0xc0) {
  1067. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1068. pci_read_config_byte(dev, 0x50, &val);
  1069. if (val & 0xc0)
  1070. printk(KERN_INFO "PCI: onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1071. else
  1072. printk(KERN_INFO "PCI: enabled onboard AC97/MC97 devices\n");
  1073. }
  1074. }
  1075. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc );
  1076. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc );
  1077. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1078. /*
  1079. * If we are using libata we can drive this chip properly but must
  1080. * do this early on to make the additional device appear during
  1081. * the PCI scanning.
  1082. */
  1083. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1084. {
  1085. u32 conf1, conf5, class;
  1086. u8 hdr;
  1087. /* Only poke fn 0 */
  1088. if (PCI_FUNC(pdev->devfn))
  1089. return;
  1090. pci_read_config_dword(pdev, 0x40, &conf1);
  1091. pci_read_config_dword(pdev, 0x80, &conf5);
  1092. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1093. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1094. switch (pdev->device) {
  1095. case PCI_DEVICE_ID_JMICRON_JMB360:
  1096. /* The controller should be in single function ahci mode */
  1097. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1098. break;
  1099. case PCI_DEVICE_ID_JMICRON_JMB365:
  1100. case PCI_DEVICE_ID_JMICRON_JMB366:
  1101. /* Redirect IDE second PATA port to the right spot */
  1102. conf5 |= (1 << 24);
  1103. /* Fall through */
  1104. case PCI_DEVICE_ID_JMICRON_JMB361:
  1105. case PCI_DEVICE_ID_JMICRON_JMB363:
  1106. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1107. /* Set the class codes correctly and then direct IDE 0 */
  1108. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1109. break;
  1110. case PCI_DEVICE_ID_JMICRON_JMB368:
  1111. /* The controller should be in single function IDE mode */
  1112. conf1 |= 0x00C00000; /* Set 22, 23 */
  1113. break;
  1114. }
  1115. pci_write_config_dword(pdev, 0x40, conf1);
  1116. pci_write_config_dword(pdev, 0x80, conf5);
  1117. /* Update pdev accordingly */
  1118. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1119. pdev->hdr_type = hdr & 0x7f;
  1120. pdev->multifunction = !!(hdr & 0x80);
  1121. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1122. pdev->class = class >> 8;
  1123. }
  1124. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1125. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1126. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1127. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1128. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1129. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1130. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1131. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1132. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1133. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1134. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1135. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1136. #endif
  1137. #ifdef CONFIG_X86_IO_APIC
  1138. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1139. {
  1140. int i;
  1141. if ((pdev->class >> 8) != 0xff00)
  1142. return;
  1143. /* the first BAR is the location of the IO APIC...we must
  1144. * not touch this (and it's already covered by the fixmap), so
  1145. * forcibly insert it into the resource tree */
  1146. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1147. insert_resource(&iomem_resource, &pdev->resource[0]);
  1148. /* The next five BARs all seem to be rubbish, so just clean
  1149. * them out */
  1150. for (i=1; i < 6; i++) {
  1151. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1152. }
  1153. }
  1154. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
  1155. #endif
  1156. int pcie_mch_quirk;
  1157. EXPORT_SYMBOL(pcie_mch_quirk);
  1158. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1159. {
  1160. pcie_mch_quirk = 1;
  1161. }
  1162. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
  1163. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
  1164. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
  1165. /*
  1166. * It's possible for the MSI to get corrupted if shpc and acpi
  1167. * are used together on certain PXH-based systems.
  1168. */
  1169. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1170. {
  1171. pci_msi_off(dev);
  1172. dev->no_msi = 1;
  1173. printk(KERN_WARNING "PCI: PXH quirk detected, "
  1174. "disabling MSI for SHPC device\n");
  1175. }
  1176. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1177. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1178. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1179. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1180. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1181. /*
  1182. * Some Intel PCI Express chipsets have trouble with downstream
  1183. * device power management.
  1184. */
  1185. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1186. {
  1187. pci_pm_d3_delay = 120;
  1188. dev->no_d1d2 = 1;
  1189. }
  1190. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1191. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1192. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1193. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1194. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1195. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1196. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1197. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1198. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1200. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1202. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1203. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1204. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1205. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1206. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1207. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1208. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1209. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1210. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1211. /*
  1212. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1213. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1214. * Re-allocate the region if needed...
  1215. */
  1216. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1217. {
  1218. struct resource *r = &dev->resource[0];
  1219. if (r->start & 0x8) {
  1220. r->start = 0;
  1221. r->end = 0xf;
  1222. }
  1223. }
  1224. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1225. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1226. quirk_tc86c001_ide);
  1227. static void __devinit quirk_netmos(struct pci_dev *dev)
  1228. {
  1229. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1230. unsigned int num_serial = dev->subsystem_device & 0xf;
  1231. /*
  1232. * These Netmos parts are multiport serial devices with optional
  1233. * parallel ports. Even when parallel ports are present, they
  1234. * are identified as class SERIAL, which means the serial driver
  1235. * will claim them. To prevent this, mark them as class OTHER.
  1236. * These combo devices should be claimed by parport_serial.
  1237. *
  1238. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1239. * of parallel ports and <S> is the number of serial ports.
  1240. */
  1241. switch (dev->device) {
  1242. case PCI_DEVICE_ID_NETMOS_9735:
  1243. case PCI_DEVICE_ID_NETMOS_9745:
  1244. case PCI_DEVICE_ID_NETMOS_9835:
  1245. case PCI_DEVICE_ID_NETMOS_9845:
  1246. case PCI_DEVICE_ID_NETMOS_9855:
  1247. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1248. num_parallel) {
  1249. printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
  1250. "%u serial); changing class SERIAL to OTHER "
  1251. "(use parport_serial)\n",
  1252. dev->device, num_parallel, num_serial);
  1253. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1254. (dev->class & 0xff);
  1255. }
  1256. }
  1257. }
  1258. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1259. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1260. {
  1261. u16 command;
  1262. u8 __iomem *csr;
  1263. u8 cmd_hi;
  1264. switch (dev->device) {
  1265. /* PCI IDs taken from drivers/net/e100.c */
  1266. case 0x1029:
  1267. case 0x1030 ... 0x1034:
  1268. case 0x1038 ... 0x103E:
  1269. case 0x1050 ... 0x1057:
  1270. case 0x1059:
  1271. case 0x1064 ... 0x106B:
  1272. case 0x1091 ... 0x1095:
  1273. case 0x1209:
  1274. case 0x1229:
  1275. case 0x2449:
  1276. case 0x2459:
  1277. case 0x245D:
  1278. case 0x27DC:
  1279. break;
  1280. default:
  1281. return;
  1282. }
  1283. /*
  1284. * Some firmware hands off the e100 with interrupts enabled,
  1285. * which can cause a flood of interrupts if packets are
  1286. * received before the driver attaches to the device. So
  1287. * disable all e100 interrupts here. The driver will
  1288. * re-enable them when it's ready.
  1289. */
  1290. pci_read_config_word(dev, PCI_COMMAND, &command);
  1291. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1292. return;
  1293. /* Convert from PCI bus to resource space. */
  1294. csr = ioremap(pci_resource_start(dev, 0), 8);
  1295. if (!csr) {
  1296. printk(KERN_WARNING "PCI: Can't map %s e100 registers\n",
  1297. pci_name(dev));
  1298. return;
  1299. }
  1300. cmd_hi = readb(csr + 3);
  1301. if (cmd_hi == 0) {
  1302. printk(KERN_WARNING "PCI: Firmware left %s e100 interrupts "
  1303. "enabled, disabling\n", pci_name(dev));
  1304. writeb(1, csr + 3);
  1305. }
  1306. iounmap(csr);
  1307. }
  1308. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1309. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1310. {
  1311. /* rev 1 ncr53c810 chips don't set the class at all which means
  1312. * they don't get their resources remapped. Fix that here.
  1313. */
  1314. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1315. printk(KERN_INFO "NCR 53c810 rev 1 detected, setting PCI class.\n");
  1316. dev->class = PCI_CLASS_STORAGE_SCSI;
  1317. }
  1318. }
  1319. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1320. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1321. {
  1322. while (f < end) {
  1323. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1324. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1325. pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
  1326. f->hook(dev);
  1327. }
  1328. f++;
  1329. }
  1330. }
  1331. extern struct pci_fixup __start_pci_fixups_early[];
  1332. extern struct pci_fixup __end_pci_fixups_early[];
  1333. extern struct pci_fixup __start_pci_fixups_header[];
  1334. extern struct pci_fixup __end_pci_fixups_header[];
  1335. extern struct pci_fixup __start_pci_fixups_final[];
  1336. extern struct pci_fixup __end_pci_fixups_final[];
  1337. extern struct pci_fixup __start_pci_fixups_enable[];
  1338. extern struct pci_fixup __end_pci_fixups_enable[];
  1339. extern struct pci_fixup __start_pci_fixups_resume[];
  1340. extern struct pci_fixup __end_pci_fixups_resume[];
  1341. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1342. {
  1343. struct pci_fixup *start, *end;
  1344. switch(pass) {
  1345. case pci_fixup_early:
  1346. start = __start_pci_fixups_early;
  1347. end = __end_pci_fixups_early;
  1348. break;
  1349. case pci_fixup_header:
  1350. start = __start_pci_fixups_header;
  1351. end = __end_pci_fixups_header;
  1352. break;
  1353. case pci_fixup_final:
  1354. start = __start_pci_fixups_final;
  1355. end = __end_pci_fixups_final;
  1356. break;
  1357. case pci_fixup_enable:
  1358. start = __start_pci_fixups_enable;
  1359. end = __end_pci_fixups_enable;
  1360. break;
  1361. case pci_fixup_resume:
  1362. start = __start_pci_fixups_resume;
  1363. end = __end_pci_fixups_resume;
  1364. break;
  1365. default:
  1366. /* stupid compiler warning, you would think with an enum... */
  1367. return;
  1368. }
  1369. pci_do_fixups(dev, start, end);
  1370. }
  1371. EXPORT_SYMBOL(pci_fixup_device);
  1372. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1373. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1374. {
  1375. u16 en1k;
  1376. u8 io_base_lo, io_limit_lo;
  1377. unsigned long base, limit;
  1378. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1379. pci_read_config_word(dev, 0x40, &en1k);
  1380. if (en1k & 0x200) {
  1381. printk(KERN_INFO "PCI: Enable I/O Space to 1 KB Granularity\n");
  1382. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1383. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1384. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1385. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1386. if (base <= limit) {
  1387. res->start = base;
  1388. res->end = limit + 0x3ff;
  1389. }
  1390. }
  1391. }
  1392. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1393. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1394. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1395. * in drivers/pci/setup-bus.c
  1396. */
  1397. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1398. {
  1399. u16 en1k, iobl_adr, iobl_adr_1k;
  1400. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1401. pci_read_config_word(dev, 0x40, &en1k);
  1402. if (en1k & 0x200) {
  1403. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1404. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1405. if (iobl_adr != iobl_adr_1k) {
  1406. printk(KERN_INFO "PCI: Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1 KB Granularity\n",
  1407. iobl_adr,iobl_adr_1k);
  1408. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1409. }
  1410. }
  1411. }
  1412. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1413. /* Under some circumstances, AER is not linked with extended capabilities.
  1414. * Force it to be linked by setting the corresponding control bit in the
  1415. * config space.
  1416. */
  1417. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1418. {
  1419. uint8_t b;
  1420. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1421. if (!(b & 0x20)) {
  1422. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1423. printk(KERN_INFO
  1424. "PCI: Linking AER extended capability on %s\n",
  1425. pci_name(dev));
  1426. }
  1427. }
  1428. }
  1429. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1430. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1431. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1432. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1433. #ifdef CONFIG_PCI_MSI
  1434. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1435. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1436. * some other busses controlled by the chipset even if Linux is not
  1437. * aware of it. Instead of setting the flag on all busses in the
  1438. * machine, simply disable MSI globally.
  1439. */
  1440. static void __init quirk_disable_all_msi(struct pci_dev *dev)
  1441. {
  1442. pci_no_msi();
  1443. printk(KERN_WARNING "PCI: MSI quirk detected. MSI deactivated.\n");
  1444. }
  1445. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1446. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1447. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1448. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RD580, quirk_disable_all_msi);
  1449. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RX790, quirk_disable_all_msi);
  1450. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS690, quirk_disable_all_msi);
  1451. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1452. /* Disable MSI on chipsets that are known to not support it */
  1453. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1454. {
  1455. if (dev->subordinate) {
  1456. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1457. "PCI_BUS_FLAGS_NO_MSI set for %s subordinate bus.\n",
  1458. pci_name(dev));
  1459. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1460. }
  1461. }
  1462. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1463. /* Go through the list of Hypertransport capabilities and
  1464. * return 1 if a HT MSI capability is found and enabled */
  1465. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1466. {
  1467. int pos, ttl = 48;
  1468. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1469. while (pos && ttl--) {
  1470. u8 flags;
  1471. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1472. &flags) == 0)
  1473. {
  1474. printk(KERN_INFO "PCI: Found %s HT MSI Mapping on %s\n",
  1475. flags & HT_MSI_FLAGS_ENABLE ?
  1476. "enabled" : "disabled", pci_name(dev));
  1477. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1478. }
  1479. pos = pci_find_next_ht_capability(dev, pos,
  1480. HT_CAPTYPE_MSI_MAPPING);
  1481. }
  1482. return 0;
  1483. }
  1484. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1485. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1486. {
  1487. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1488. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1489. "MSI disabled on chipset %s.\n",
  1490. pci_name(dev));
  1491. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1492. }
  1493. }
  1494. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1495. quirk_msi_ht_cap);
  1496. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS,
  1497. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  1498. quirk_msi_ht_cap);
  1499. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1500. * MSI are supported if the MSI capability set in any of these mappings.
  1501. */
  1502. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1503. {
  1504. struct pci_dev *pdev;
  1505. if (!dev->subordinate)
  1506. return;
  1507. /* check HT MSI cap on this chipset and the root one.
  1508. * a single one having MSI is enough to be sure that MSI are supported.
  1509. */
  1510. pdev = pci_get_slot(dev->bus, 0);
  1511. if (!pdev)
  1512. return;
  1513. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1514. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1515. "MSI disabled on chipset %s.\n",
  1516. pci_name(dev));
  1517. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1518. }
  1519. pci_dev_put(pdev);
  1520. }
  1521. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1522. quirk_nvidia_ck804_msi_ht_cap);
  1523. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  1524. {
  1525. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  1526. }
  1527. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1528. PCI_DEVICE_ID_TIGON3_5780,
  1529. quirk_msi_intx_disable_bug);
  1530. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1531. PCI_DEVICE_ID_TIGON3_5780S,
  1532. quirk_msi_intx_disable_bug);
  1533. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1534. PCI_DEVICE_ID_TIGON3_5714,
  1535. quirk_msi_intx_disable_bug);
  1536. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1537. PCI_DEVICE_ID_TIGON3_5714S,
  1538. quirk_msi_intx_disable_bug);
  1539. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1540. PCI_DEVICE_ID_TIGON3_5715,
  1541. quirk_msi_intx_disable_bug);
  1542. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1543. PCI_DEVICE_ID_TIGON3_5715S,
  1544. quirk_msi_intx_disable_bug);
  1545. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  1546. quirk_msi_intx_disable_bug);
  1547. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  1548. quirk_msi_intx_disable_bug);
  1549. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  1550. quirk_msi_intx_disable_bug);
  1551. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  1552. quirk_msi_intx_disable_bug);
  1553. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  1554. quirk_msi_intx_disable_bug);
  1555. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4395,
  1556. quirk_msi_intx_disable_bug);
  1557. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  1558. quirk_msi_intx_disable_bug);
  1559. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  1560. quirk_msi_intx_disable_bug);
  1561. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  1562. quirk_msi_intx_disable_bug);
  1563. #endif /* CONFIG_PCI_MSI */