imx28.dtsi 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include "skeleton.dtsi"
  12. #include "imx28-pinfunc.h"
  13. / {
  14. interrupt-parent = <&icoll>;
  15. aliases {
  16. ethernet0 = &mac0;
  17. ethernet1 = &mac1;
  18. gpio0 = &gpio0;
  19. gpio1 = &gpio1;
  20. gpio2 = &gpio2;
  21. gpio3 = &gpio3;
  22. gpio4 = &gpio4;
  23. saif0 = &saif0;
  24. saif1 = &saif1;
  25. serial0 = &auart0;
  26. serial1 = &auart1;
  27. serial2 = &auart2;
  28. serial3 = &auart3;
  29. serial4 = &auart4;
  30. spi0 = &ssp1;
  31. spi1 = &ssp2;
  32. };
  33. cpus {
  34. #address-cells = <0>;
  35. #size-cells = <0>;
  36. cpu {
  37. compatible = "arm,arm926ej-s";
  38. device_type = "cpu";
  39. };
  40. };
  41. apb@80000000 {
  42. compatible = "simple-bus";
  43. #address-cells = <1>;
  44. #size-cells = <1>;
  45. reg = <0x80000000 0x80000>;
  46. ranges;
  47. apbh@80000000 {
  48. compatible = "simple-bus";
  49. #address-cells = <1>;
  50. #size-cells = <1>;
  51. reg = <0x80000000 0x3c900>;
  52. ranges;
  53. icoll: interrupt-controller@80000000 {
  54. compatible = "fsl,imx28-icoll", "fsl,icoll";
  55. interrupt-controller;
  56. #interrupt-cells = <1>;
  57. reg = <0x80000000 0x2000>;
  58. };
  59. hsadc: hsadc@80002000 {
  60. reg = <0x80002000 0x2000>;
  61. interrupts = <13>;
  62. dmas = <&dma_apbh 12>;
  63. dma-names = "rx";
  64. status = "disabled";
  65. };
  66. dma_apbh: dma-apbh@80004000 {
  67. compatible = "fsl,imx28-dma-apbh";
  68. reg = <0x80004000 0x2000>;
  69. interrupts = <82 83 84 85
  70. 88 88 88 88
  71. 88 88 88 88
  72. 87 86 0 0>;
  73. interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
  74. "gpmi0", "gmpi1", "gpmi2", "gmpi3",
  75. "gpmi4", "gmpi5", "gpmi6", "gmpi7",
  76. "hsadc", "lcdif", "empty", "empty";
  77. #dma-cells = <1>;
  78. dma-channels = <16>;
  79. clocks = <&clks 25>;
  80. };
  81. perfmon: perfmon@80006000 {
  82. reg = <0x80006000 0x800>;
  83. interrupts = <27>;
  84. status = "disabled";
  85. };
  86. gpmi: gpmi-nand@8000c000 {
  87. compatible = "fsl,imx28-gpmi-nand";
  88. #address-cells = <1>;
  89. #size-cells = <1>;
  90. reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
  91. reg-names = "gpmi-nand", "bch";
  92. interrupts = <41>;
  93. interrupt-names = "bch";
  94. clocks = <&clks 50>;
  95. clock-names = "gpmi_io";
  96. dmas = <&dma_apbh 4>;
  97. dma-names = "rx-tx";
  98. status = "disabled";
  99. };
  100. ssp0: ssp@80010000 {
  101. #address-cells = <1>;
  102. #size-cells = <0>;
  103. reg = <0x80010000 0x2000>;
  104. interrupts = <96>;
  105. clocks = <&clks 46>;
  106. dmas = <&dma_apbh 0>;
  107. dma-names = "rx-tx";
  108. status = "disabled";
  109. };
  110. ssp1: ssp@80012000 {
  111. #address-cells = <1>;
  112. #size-cells = <0>;
  113. reg = <0x80012000 0x2000>;
  114. interrupts = <97>;
  115. clocks = <&clks 47>;
  116. dmas = <&dma_apbh 1>;
  117. dma-names = "rx-tx";
  118. status = "disabled";
  119. };
  120. ssp2: ssp@80014000 {
  121. #address-cells = <1>;
  122. #size-cells = <0>;
  123. reg = <0x80014000 0x2000>;
  124. interrupts = <98>;
  125. clocks = <&clks 48>;
  126. dmas = <&dma_apbh 2>;
  127. dma-names = "rx-tx";
  128. status = "disabled";
  129. };
  130. ssp3: ssp@80016000 {
  131. #address-cells = <1>;
  132. #size-cells = <0>;
  133. reg = <0x80016000 0x2000>;
  134. interrupts = <99>;
  135. clocks = <&clks 49>;
  136. dmas = <&dma_apbh 3>;
  137. dma-names = "rx-tx";
  138. status = "disabled";
  139. };
  140. pinctrl: pinctrl@80018000 {
  141. #address-cells = <1>;
  142. #size-cells = <0>;
  143. compatible = "fsl,imx28-pinctrl", "simple-bus";
  144. reg = <0x80018000 0x2000>;
  145. gpio0: gpio@0 {
  146. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  147. interrupts = <127>;
  148. gpio-controller;
  149. #gpio-cells = <2>;
  150. interrupt-controller;
  151. #interrupt-cells = <2>;
  152. };
  153. gpio1: gpio@1 {
  154. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  155. interrupts = <126>;
  156. gpio-controller;
  157. #gpio-cells = <2>;
  158. interrupt-controller;
  159. #interrupt-cells = <2>;
  160. };
  161. gpio2: gpio@2 {
  162. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  163. interrupts = <125>;
  164. gpio-controller;
  165. #gpio-cells = <2>;
  166. interrupt-controller;
  167. #interrupt-cells = <2>;
  168. };
  169. gpio3: gpio@3 {
  170. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  171. interrupts = <124>;
  172. gpio-controller;
  173. #gpio-cells = <2>;
  174. interrupt-controller;
  175. #interrupt-cells = <2>;
  176. };
  177. gpio4: gpio@4 {
  178. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  179. interrupts = <123>;
  180. gpio-controller;
  181. #gpio-cells = <2>;
  182. interrupt-controller;
  183. #interrupt-cells = <2>;
  184. };
  185. duart_pins_a: duart@0 {
  186. reg = <0>;
  187. fsl,pinmux-ids = <
  188. MX28_PAD_PWM0__DUART_RX
  189. MX28_PAD_PWM1__DUART_TX
  190. >;
  191. fsl,drive-strength = <0>;
  192. fsl,voltage = <1>;
  193. fsl,pull-up = <0>;
  194. };
  195. duart_pins_b: duart@1 {
  196. reg = <1>;
  197. fsl,pinmux-ids = <
  198. MX28_PAD_AUART0_CTS__DUART_RX
  199. MX28_PAD_AUART0_RTS__DUART_TX
  200. >;
  201. fsl,drive-strength = <0>;
  202. fsl,voltage = <1>;
  203. fsl,pull-up = <0>;
  204. };
  205. duart_4pins_a: duart-4pins@0 {
  206. reg = <0>;
  207. fsl,pinmux-ids = <
  208. MX28_PAD_AUART0_CTS__DUART_RX
  209. MX28_PAD_AUART0_RTS__DUART_TX
  210. MX28_PAD_AUART0_RX__DUART_CTS
  211. MX28_PAD_AUART0_TX__DUART_RTS
  212. >;
  213. fsl,drive-strength = <0>;
  214. fsl,voltage = <1>;
  215. fsl,pull-up = <0>;
  216. };
  217. gpmi_pins_a: gpmi-nand@0 {
  218. reg = <0>;
  219. fsl,pinmux-ids = <
  220. MX28_PAD_GPMI_D00__GPMI_D0
  221. MX28_PAD_GPMI_D01__GPMI_D1
  222. MX28_PAD_GPMI_D02__GPMI_D2
  223. MX28_PAD_GPMI_D03__GPMI_D3
  224. MX28_PAD_GPMI_D04__GPMI_D4
  225. MX28_PAD_GPMI_D05__GPMI_D5
  226. MX28_PAD_GPMI_D06__GPMI_D6
  227. MX28_PAD_GPMI_D07__GPMI_D7
  228. MX28_PAD_GPMI_CE0N__GPMI_CE0N
  229. MX28_PAD_GPMI_RDY0__GPMI_READY0
  230. MX28_PAD_GPMI_RDN__GPMI_RDN
  231. MX28_PAD_GPMI_WRN__GPMI_WRN
  232. MX28_PAD_GPMI_ALE__GPMI_ALE
  233. MX28_PAD_GPMI_CLE__GPMI_CLE
  234. MX28_PAD_GPMI_RESETN__GPMI_RESETN
  235. >;
  236. fsl,drive-strength = <0>;
  237. fsl,voltage = <1>;
  238. fsl,pull-up = <0>;
  239. };
  240. gpmi_status_cfg: gpmi-status-cfg {
  241. fsl,pinmux-ids = <
  242. MX28_PAD_GPMI_RDN__GPMI_RDN
  243. MX28_PAD_GPMI_WRN__GPMI_WRN
  244. MX28_PAD_GPMI_RESETN__GPMI_RESETN
  245. >;
  246. fsl,drive-strength = <2>;
  247. };
  248. auart0_pins_a: auart0@0 {
  249. reg = <0>;
  250. fsl,pinmux-ids = <
  251. MX28_PAD_AUART0_RX__AUART0_RX
  252. MX28_PAD_AUART0_TX__AUART0_TX
  253. MX28_PAD_AUART0_CTS__AUART0_CTS
  254. MX28_PAD_AUART0_RTS__AUART0_RTS
  255. >;
  256. fsl,drive-strength = <0>;
  257. fsl,voltage = <1>;
  258. fsl,pull-up = <0>;
  259. };
  260. auart0_2pins_a: auart0-2pins@0 {
  261. reg = <0>;
  262. fsl,pinmux-ids = <
  263. MX28_PAD_AUART0_RX__AUART0_RX
  264. MX28_PAD_AUART0_TX__AUART0_TX
  265. >;
  266. fsl,drive-strength = <0>;
  267. fsl,voltage = <1>;
  268. fsl,pull-up = <0>;
  269. };
  270. auart1_pins_a: auart1@0 {
  271. reg = <0>;
  272. fsl,pinmux-ids = <
  273. MX28_PAD_AUART1_RX__AUART1_RX
  274. MX28_PAD_AUART1_TX__AUART1_TX
  275. MX28_PAD_AUART1_CTS__AUART1_CTS
  276. MX28_PAD_AUART1_RTS__AUART1_RTS
  277. >;
  278. fsl,drive-strength = <0>;
  279. fsl,voltage = <1>;
  280. fsl,pull-up = <0>;
  281. };
  282. auart1_2pins_a: auart1-2pins@0 {
  283. reg = <0>;
  284. fsl,pinmux-ids = <
  285. MX28_PAD_AUART1_RX__AUART1_RX
  286. MX28_PAD_AUART1_TX__AUART1_TX
  287. >;
  288. fsl,drive-strength = <0>;
  289. fsl,voltage = <1>;
  290. fsl,pull-up = <0>;
  291. };
  292. auart2_2pins_a: auart2-2pins@0 {
  293. reg = <0>;
  294. fsl,pinmux-ids = <
  295. MX28_PAD_SSP2_SCK__AUART2_RX
  296. MX28_PAD_SSP2_MOSI__AUART2_TX
  297. >;
  298. fsl,drive-strength = <0>;
  299. fsl,voltage = <1>;
  300. fsl,pull-up = <0>;
  301. };
  302. auart2_2pins_b: auart2-2pins@1 {
  303. reg = <1>;
  304. fsl,pinmux-ids = <
  305. MX28_PAD_AUART2_RX__AUART2_RX
  306. MX28_PAD_AUART2_TX__AUART2_TX
  307. >;
  308. fsl,drive-strength = <0>;
  309. fsl,voltage = <1>;
  310. fsl,pull-up = <0>;
  311. };
  312. auart3_pins_a: auart3@0 {
  313. reg = <0>;
  314. fsl,pinmux-ids = <
  315. MX28_PAD_AUART3_RX__AUART3_RX
  316. MX28_PAD_AUART3_TX__AUART3_TX
  317. MX28_PAD_AUART3_CTS__AUART3_CTS
  318. MX28_PAD_AUART3_RTS__AUART3_RTS
  319. >;
  320. fsl,drive-strength = <0>;
  321. fsl,voltage = <1>;
  322. fsl,pull-up = <0>;
  323. };
  324. auart3_2pins_a: auart3-2pins@0 {
  325. reg = <0>;
  326. fsl,pinmux-ids = <
  327. MX28_PAD_SSP2_MISO__AUART3_RX
  328. MX28_PAD_SSP2_SS0__AUART3_TX
  329. >;
  330. fsl,drive-strength = <0>;
  331. fsl,voltage = <1>;
  332. fsl,pull-up = <0>;
  333. };
  334. auart3_2pins_b: auart3-2pins@1 {
  335. reg = <1>;
  336. fsl,pinmux-ids = <
  337. MX28_PAD_AUART3_RX__AUART3_RX
  338. MX28_PAD_AUART3_TX__AUART3_TX
  339. >;
  340. fsl,drive-strength = <0>;
  341. fsl,voltage = <1>;
  342. fsl,pull-up = <0>;
  343. };
  344. auart4_2pins_a: auart4@0 {
  345. reg = <0>;
  346. fsl,pinmux-ids = <
  347. MX28_PAD_SSP3_SCK__AUART4_TX
  348. MX28_PAD_SSP3_MOSI__AUART4_RX
  349. >;
  350. fsl,drive-strength = <0>;
  351. fsl,voltage = <1>;
  352. fsl,pull-up = <0>;
  353. };
  354. mac0_pins_a: mac0@0 {
  355. reg = <0>;
  356. fsl,pinmux-ids = <
  357. MX28_PAD_ENET0_MDC__ENET0_MDC
  358. MX28_PAD_ENET0_MDIO__ENET0_MDIO
  359. MX28_PAD_ENET0_RX_EN__ENET0_RX_EN
  360. MX28_PAD_ENET0_RXD0__ENET0_RXD0
  361. MX28_PAD_ENET0_RXD1__ENET0_RXD1
  362. MX28_PAD_ENET0_TX_EN__ENET0_TX_EN
  363. MX28_PAD_ENET0_TXD0__ENET0_TXD0
  364. MX28_PAD_ENET0_TXD1__ENET0_TXD1
  365. MX28_PAD_ENET_CLK__CLKCTRL_ENET
  366. >;
  367. fsl,drive-strength = <1>;
  368. fsl,voltage = <1>;
  369. fsl,pull-up = <1>;
  370. };
  371. mac1_pins_a: mac1@0 {
  372. reg = <0>;
  373. fsl,pinmux-ids = <
  374. MX28_PAD_ENET0_CRS__ENET1_RX_EN
  375. MX28_PAD_ENET0_RXD2__ENET1_RXD0
  376. MX28_PAD_ENET0_RXD3__ENET1_RXD1
  377. MX28_PAD_ENET0_COL__ENET1_TX_EN
  378. MX28_PAD_ENET0_TXD2__ENET1_TXD0
  379. MX28_PAD_ENET0_TXD3__ENET1_TXD1
  380. >;
  381. fsl,drive-strength = <1>;
  382. fsl,voltage = <1>;
  383. fsl,pull-up = <1>;
  384. };
  385. mmc0_8bit_pins_a: mmc0-8bit@0 {
  386. reg = <0>;
  387. fsl,pinmux-ids = <
  388. MX28_PAD_SSP0_DATA0__SSP0_D0
  389. MX28_PAD_SSP0_DATA1__SSP0_D1
  390. MX28_PAD_SSP0_DATA2__SSP0_D2
  391. MX28_PAD_SSP0_DATA3__SSP0_D3
  392. MX28_PAD_SSP0_DATA4__SSP0_D4
  393. MX28_PAD_SSP0_DATA5__SSP0_D5
  394. MX28_PAD_SSP0_DATA6__SSP0_D6
  395. MX28_PAD_SSP0_DATA7__SSP0_D7
  396. MX28_PAD_SSP0_CMD__SSP0_CMD
  397. MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
  398. MX28_PAD_SSP0_SCK__SSP0_SCK
  399. >;
  400. fsl,drive-strength = <1>;
  401. fsl,voltage = <1>;
  402. fsl,pull-up = <1>;
  403. };
  404. mmc0_4bit_pins_a: mmc0-4bit@0 {
  405. reg = <0>;
  406. fsl,pinmux-ids = <
  407. MX28_PAD_SSP0_DATA0__SSP0_D0
  408. MX28_PAD_SSP0_DATA1__SSP0_D1
  409. MX28_PAD_SSP0_DATA2__SSP0_D2
  410. MX28_PAD_SSP0_DATA3__SSP0_D3
  411. MX28_PAD_SSP0_CMD__SSP0_CMD
  412. MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
  413. MX28_PAD_SSP0_SCK__SSP0_SCK
  414. >;
  415. fsl,drive-strength = <1>;
  416. fsl,voltage = <1>;
  417. fsl,pull-up = <1>;
  418. };
  419. mmc0_cd_cfg: mmc0-cd-cfg {
  420. fsl,pinmux-ids = <
  421. MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
  422. >;
  423. fsl,pull-up = <0>;
  424. };
  425. mmc0_sck_cfg: mmc0-sck-cfg {
  426. fsl,pinmux-ids = <
  427. MX28_PAD_SSP0_SCK__SSP0_SCK
  428. >;
  429. fsl,drive-strength = <2>;
  430. fsl,pull-up = <0>;
  431. };
  432. i2c0_pins_a: i2c0@0 {
  433. reg = <0>;
  434. fsl,pinmux-ids = <
  435. MX28_PAD_I2C0_SCL__I2C0_SCL
  436. MX28_PAD_I2C0_SDA__I2C0_SDA
  437. >;
  438. fsl,drive-strength = <1>;
  439. fsl,voltage = <1>;
  440. fsl,pull-up = <1>;
  441. };
  442. i2c0_pins_b: i2c0@1 {
  443. reg = <1>;
  444. fsl,pinmux-ids = <
  445. MX28_PAD_AUART0_RX__I2C0_SCL
  446. MX28_PAD_AUART0_TX__I2C0_SDA
  447. >;
  448. fsl,drive-strength = <1>;
  449. fsl,voltage = <1>;
  450. fsl,pull-up = <1>;
  451. };
  452. i2c1_pins_a: i2c1@0 {
  453. reg = <0>;
  454. fsl,pinmux-ids = <
  455. MX28_PAD_PWM0__I2C1_SCL
  456. MX28_PAD_PWM1__I2C1_SDA
  457. >;
  458. fsl,drive-strength = <1>;
  459. fsl,voltage = <1>;
  460. fsl,pull-up = <1>;
  461. };
  462. saif0_pins_a: saif0@0 {
  463. reg = <0>;
  464. fsl,pinmux-ids = <
  465. MX28_PAD_SAIF0_MCLK__SAIF0_MCLK
  466. MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
  467. MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
  468. MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
  469. >;
  470. fsl,drive-strength = <2>;
  471. fsl,voltage = <1>;
  472. fsl,pull-up = <1>;
  473. };
  474. saif0_pins_b: saif0@1 {
  475. reg = <1>;
  476. fsl,pinmux-ids = <
  477. MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
  478. MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
  479. MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
  480. >;
  481. fsl,drive-strength = <2>;
  482. fsl,voltage = <1>;
  483. fsl,pull-up = <1>;
  484. };
  485. saif1_pins_a: saif1@0 {
  486. reg = <0>;
  487. fsl,pinmux-ids = <
  488. MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0
  489. >;
  490. fsl,drive-strength = <2>;
  491. fsl,voltage = <1>;
  492. fsl,pull-up = <1>;
  493. };
  494. pwm0_pins_a: pwm0@0 {
  495. reg = <0>;
  496. fsl,pinmux-ids = <
  497. MX28_PAD_PWM0__PWM_0
  498. >;
  499. fsl,drive-strength = <0>;
  500. fsl,voltage = <1>;
  501. fsl,pull-up = <0>;
  502. };
  503. pwm2_pins_a: pwm2@0 {
  504. reg = <0>;
  505. fsl,pinmux-ids = <
  506. MX28_PAD_PWM2__PWM_2
  507. >;
  508. fsl,drive-strength = <0>;
  509. fsl,voltage = <1>;
  510. fsl,pull-up = <0>;
  511. };
  512. pwm3_pins_a: pwm3@0 {
  513. reg = <0>;
  514. fsl,pinmux-ids = <
  515. MX28_PAD_PWM3__PWM_3
  516. >;
  517. fsl,drive-strength = <0>;
  518. fsl,voltage = <1>;
  519. fsl,pull-up = <0>;
  520. };
  521. pwm3_pins_b: pwm3@1 {
  522. reg = <1>;
  523. fsl,pinmux-ids = <
  524. MX28_PAD_SAIF0_MCLK__PWM_3
  525. >;
  526. fsl,drive-strength = <0>;
  527. fsl,voltage = <1>;
  528. fsl,pull-up = <0>;
  529. };
  530. pwm4_pins_a: pwm4@0 {
  531. reg = <0>;
  532. fsl,pinmux-ids = <
  533. MX28_PAD_PWM4__PWM_4
  534. >;
  535. fsl,drive-strength = <0>;
  536. fsl,voltage = <1>;
  537. fsl,pull-up = <0>;
  538. };
  539. lcdif_24bit_pins_a: lcdif-24bit@0 {
  540. reg = <0>;
  541. fsl,pinmux-ids = <
  542. MX28_PAD_LCD_D00__LCD_D0
  543. MX28_PAD_LCD_D01__LCD_D1
  544. MX28_PAD_LCD_D02__LCD_D2
  545. MX28_PAD_LCD_D03__LCD_D3
  546. MX28_PAD_LCD_D04__LCD_D4
  547. MX28_PAD_LCD_D05__LCD_D5
  548. MX28_PAD_LCD_D06__LCD_D6
  549. MX28_PAD_LCD_D07__LCD_D7
  550. MX28_PAD_LCD_D08__LCD_D8
  551. MX28_PAD_LCD_D09__LCD_D9
  552. MX28_PAD_LCD_D10__LCD_D10
  553. MX28_PAD_LCD_D11__LCD_D11
  554. MX28_PAD_LCD_D12__LCD_D12
  555. MX28_PAD_LCD_D13__LCD_D13
  556. MX28_PAD_LCD_D14__LCD_D14
  557. MX28_PAD_LCD_D15__LCD_D15
  558. MX28_PAD_LCD_D16__LCD_D16
  559. MX28_PAD_LCD_D17__LCD_D17
  560. MX28_PAD_LCD_D18__LCD_D18
  561. MX28_PAD_LCD_D19__LCD_D19
  562. MX28_PAD_LCD_D20__LCD_D20
  563. MX28_PAD_LCD_D21__LCD_D21
  564. MX28_PAD_LCD_D22__LCD_D22
  565. MX28_PAD_LCD_D23__LCD_D23
  566. >;
  567. fsl,drive-strength = <0>;
  568. fsl,voltage = <1>;
  569. fsl,pull-up = <0>;
  570. };
  571. lcdif_16bit_pins_a: lcdif-16bit@0 {
  572. reg = <0>;
  573. fsl,pinmux-ids = <
  574. MX28_PAD_LCD_D00__LCD_D0
  575. MX28_PAD_LCD_D01__LCD_D1
  576. MX28_PAD_LCD_D02__LCD_D2
  577. MX28_PAD_LCD_D03__LCD_D3
  578. MX28_PAD_LCD_D04__LCD_D4
  579. MX28_PAD_LCD_D05__LCD_D5
  580. MX28_PAD_LCD_D06__LCD_D6
  581. MX28_PAD_LCD_D07__LCD_D7
  582. MX28_PAD_LCD_D08__LCD_D8
  583. MX28_PAD_LCD_D09__LCD_D9
  584. MX28_PAD_LCD_D10__LCD_D10
  585. MX28_PAD_LCD_D11__LCD_D11
  586. MX28_PAD_LCD_D12__LCD_D12
  587. MX28_PAD_LCD_D13__LCD_D13
  588. MX28_PAD_LCD_D14__LCD_D14
  589. MX28_PAD_LCD_D15__LCD_D15
  590. >;
  591. fsl,drive-strength = <0>;
  592. fsl,voltage = <1>;
  593. fsl,pull-up = <0>;
  594. };
  595. lcdif_sync_pins_a: lcdif-sync@0 {
  596. reg = <0>;
  597. fsl,pinmux-ids = <
  598. MX28_PAD_LCD_RS__LCD_DOTCLK
  599. MX28_PAD_LCD_CS__LCD_ENABLE
  600. MX28_PAD_LCD_RD_E__LCD_VSYNC
  601. MX28_PAD_LCD_WR_RWN__LCD_HSYNC
  602. >;
  603. fsl,drive-strength = <0>;
  604. fsl,voltage = <1>;
  605. fsl,pull-up = <0>;
  606. };
  607. can0_pins_a: can0@0 {
  608. reg = <0>;
  609. fsl,pinmux-ids = <
  610. MX28_PAD_GPMI_RDY2__CAN0_TX
  611. MX28_PAD_GPMI_RDY3__CAN0_RX
  612. >;
  613. fsl,drive-strength = <0>;
  614. fsl,voltage = <1>;
  615. fsl,pull-up = <0>;
  616. };
  617. can1_pins_a: can1@0 {
  618. reg = <0>;
  619. fsl,pinmux-ids = <
  620. MX28_PAD_GPMI_CE2N__CAN1_TX
  621. MX28_PAD_GPMI_CE3N__CAN1_RX
  622. >;
  623. fsl,drive-strength = <0>;
  624. fsl,voltage = <1>;
  625. fsl,pull-up = <0>;
  626. };
  627. spi2_pins_a: spi2@0 {
  628. reg = <0>;
  629. fsl,pinmux-ids = <
  630. MX28_PAD_SSP2_SCK__SSP2_SCK
  631. MX28_PAD_SSP2_MOSI__SSP2_CMD
  632. MX28_PAD_SSP2_MISO__SSP2_D0
  633. MX28_PAD_SSP2_SS0__SSP2_D3
  634. >;
  635. fsl,drive-strength = <1>;
  636. fsl,voltage = <1>;
  637. fsl,pull-up = <1>;
  638. };
  639. spi3_pins_a: spi3@0 {
  640. reg = <0>;
  641. fsl,pinmux-ids = <
  642. MX28_PAD_AUART2_RX__SSP3_D4
  643. MX28_PAD_AUART2_TX__SSP3_D5
  644. MX28_PAD_SSP3_SCK__SSP3_SCK
  645. MX28_PAD_SSP3_MOSI__SSP3_CMD
  646. MX28_PAD_SSP3_MISO__SSP3_D0
  647. MX28_PAD_SSP3_SS0__SSP3_D3
  648. >;
  649. fsl,drive-strength = <1>;
  650. fsl,voltage = <1>;
  651. fsl,pull-up = <0>;
  652. };
  653. usbphy0_pins_a: usbphy0@0 {
  654. reg = <0>;
  655. fsl,pinmux-ids = <
  656. MX28_PAD_SSP2_SS2__USB0_OVERCURRENT
  657. >;
  658. fsl,drive-strength = <2>;
  659. fsl,voltage = <1>;
  660. fsl,pull-up = <0>;
  661. };
  662. usbphy0_pins_b: usbphy0@1 {
  663. reg = <1>;
  664. fsl,pinmux-ids = <
  665. MX28_PAD_AUART1_CTS__USB0_OVERCURRENT
  666. >;
  667. fsl,drive-strength = <2>;
  668. fsl,voltage = <1>;
  669. fsl,pull-up = <0>;
  670. };
  671. usbphy1_pins_a: usbphy1@0 {
  672. reg = <0>;
  673. fsl,pinmux-ids = <
  674. MX28_PAD_SSP2_SS1__USB1_OVERCURRENT
  675. >;
  676. fsl,drive-strength = <2>;
  677. fsl,voltage = <1>;
  678. fsl,pull-up = <0>;
  679. };
  680. usb0_id_pins_a: usb0id@0 {
  681. reg = <0>;
  682. fsl,pinmux-ids = <
  683. 0x3071 /* MX28_PAD_AUART1_RTS__USB0_ID */
  684. >;
  685. fsl,drive-strength = <2>;
  686. fsl,voltage = <1>;
  687. fsl,pull-up = <1>;
  688. };
  689. };
  690. digctl: digctl@8001c000 {
  691. compatible = "fsl,imx28-digctl", "fsl,imx23-digctl";
  692. reg = <0x8001c000 0x2000>;
  693. interrupts = <89>;
  694. status = "disabled";
  695. };
  696. etm: etm@80022000 {
  697. reg = <0x80022000 0x2000>;
  698. status = "disabled";
  699. };
  700. dma_apbx: dma-apbx@80024000 {
  701. compatible = "fsl,imx28-dma-apbx";
  702. reg = <0x80024000 0x2000>;
  703. interrupts = <78 79 66 0
  704. 80 81 68 69
  705. 70 71 72 73
  706. 74 75 76 77>;
  707. interrupt-names = "auart4-rx", "aurat4-tx", "spdif-tx", "empty",
  708. "saif0", "saif1", "i2c0", "i2c1",
  709. "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
  710. "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
  711. #dma-cells = <1>;
  712. dma-channels = <16>;
  713. clocks = <&clks 26>;
  714. };
  715. dcp: dcp@80028000 {
  716. reg = <0x80028000 0x2000>;
  717. interrupts = <52 53 54>;
  718. compatible = "fsl-dcp";
  719. };
  720. pxp: pxp@8002a000 {
  721. reg = <0x8002a000 0x2000>;
  722. interrupts = <39>;
  723. status = "disabled";
  724. };
  725. ocotp: ocotp@8002c000 {
  726. compatible = "fsl,ocotp";
  727. reg = <0x8002c000 0x2000>;
  728. status = "disabled";
  729. };
  730. axi-ahb@8002e000 {
  731. reg = <0x8002e000 0x2000>;
  732. status = "disabled";
  733. };
  734. lcdif: lcdif@80030000 {
  735. compatible = "fsl,imx28-lcdif";
  736. reg = <0x80030000 0x2000>;
  737. interrupts = <38>;
  738. clocks = <&clks 55>;
  739. dmas = <&dma_apbh 13>;
  740. dma-names = "rx";
  741. status = "disabled";
  742. };
  743. can0: can@80032000 {
  744. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  745. reg = <0x80032000 0x2000>;
  746. interrupts = <8>;
  747. clocks = <&clks 58>, <&clks 58>;
  748. clock-names = "ipg", "per";
  749. status = "disabled";
  750. };
  751. can1: can@80034000 {
  752. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  753. reg = <0x80034000 0x2000>;
  754. interrupts = <9>;
  755. clocks = <&clks 59>, <&clks 59>;
  756. clock-names = "ipg", "per";
  757. status = "disabled";
  758. };
  759. simdbg: simdbg@8003c000 {
  760. reg = <0x8003c000 0x200>;
  761. status = "disabled";
  762. };
  763. simgpmisel: simgpmisel@8003c200 {
  764. reg = <0x8003c200 0x100>;
  765. status = "disabled";
  766. };
  767. simsspsel: simsspsel@8003c300 {
  768. reg = <0x8003c300 0x100>;
  769. status = "disabled";
  770. };
  771. simmemsel: simmemsel@8003c400 {
  772. reg = <0x8003c400 0x100>;
  773. status = "disabled";
  774. };
  775. gpiomon: gpiomon@8003c500 {
  776. reg = <0x8003c500 0x100>;
  777. status = "disabled";
  778. };
  779. simenet: simenet@8003c700 {
  780. reg = <0x8003c700 0x100>;
  781. status = "disabled";
  782. };
  783. armjtag: armjtag@8003c800 {
  784. reg = <0x8003c800 0x100>;
  785. status = "disabled";
  786. };
  787. };
  788. apbx@80040000 {
  789. compatible = "simple-bus";
  790. #address-cells = <1>;
  791. #size-cells = <1>;
  792. reg = <0x80040000 0x40000>;
  793. ranges;
  794. clks: clkctrl@80040000 {
  795. compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
  796. reg = <0x80040000 0x2000>;
  797. #clock-cells = <1>;
  798. };
  799. saif0: saif@80042000 {
  800. compatible = "fsl,imx28-saif";
  801. reg = <0x80042000 0x2000>;
  802. interrupts = <59>;
  803. #clock-cells = <0>;
  804. clocks = <&clks 53>;
  805. dmas = <&dma_apbx 4>;
  806. dma-names = "rx-tx";
  807. status = "disabled";
  808. };
  809. power: power@80044000 {
  810. reg = <0x80044000 0x2000>;
  811. status = "disabled";
  812. };
  813. saif1: saif@80046000 {
  814. compatible = "fsl,imx28-saif";
  815. reg = <0x80046000 0x2000>;
  816. interrupts = <58>;
  817. clocks = <&clks 54>;
  818. dmas = <&dma_apbx 5>;
  819. dma-names = "rx-tx";
  820. status = "disabled";
  821. };
  822. lradc: lradc@80050000 {
  823. compatible = "fsl,imx28-lradc";
  824. reg = <0x80050000 0x2000>;
  825. interrupts = <10 14 15 16 17 18 19
  826. 20 21 22 23 24 25>;
  827. status = "disabled";
  828. };
  829. spdif: spdif@80054000 {
  830. reg = <0x80054000 0x2000>;
  831. interrupts = <45>;
  832. dmas = <&dma_apbx 2>;
  833. dma-names = "tx";
  834. status = "disabled";
  835. };
  836. mxs_rtc: rtc@80056000 {
  837. compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
  838. reg = <0x80056000 0x2000>;
  839. interrupts = <29>;
  840. };
  841. i2c0: i2c@80058000 {
  842. #address-cells = <1>;
  843. #size-cells = <0>;
  844. compatible = "fsl,imx28-i2c";
  845. reg = <0x80058000 0x2000>;
  846. interrupts = <111>;
  847. clock-frequency = <100000>;
  848. dmas = <&dma_apbx 6>;
  849. dma-names = "rx-tx";
  850. status = "disabled";
  851. };
  852. i2c1: i2c@8005a000 {
  853. #address-cells = <1>;
  854. #size-cells = <0>;
  855. compatible = "fsl,imx28-i2c";
  856. reg = <0x8005a000 0x2000>;
  857. interrupts = <110>;
  858. clock-frequency = <100000>;
  859. dmas = <&dma_apbx 7>;
  860. dma-names = "rx-tx";
  861. status = "disabled";
  862. };
  863. pwm: pwm@80064000 {
  864. compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
  865. reg = <0x80064000 0x2000>;
  866. clocks = <&clks 44>;
  867. #pwm-cells = <2>;
  868. fsl,pwm-number = <8>;
  869. status = "disabled";
  870. };
  871. timer: timrot@80068000 {
  872. compatible = "fsl,imx28-timrot", "fsl,timrot";
  873. reg = <0x80068000 0x2000>;
  874. interrupts = <48 49 50 51>;
  875. clocks = <&clks 26>;
  876. };
  877. auart0: serial@8006a000 {
  878. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  879. reg = <0x8006a000 0x2000>;
  880. interrupts = <112>;
  881. dmas = <&dma_apbx 8>, <&dma_apbx 9>;
  882. dma-names = "rx", "tx";
  883. clocks = <&clks 45>;
  884. status = "disabled";
  885. };
  886. auart1: serial@8006c000 {
  887. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  888. reg = <0x8006c000 0x2000>;
  889. interrupts = <113>;
  890. dmas = <&dma_apbx 10>, <&dma_apbx 11>;
  891. dma-names = "rx", "tx";
  892. clocks = <&clks 45>;
  893. status = "disabled";
  894. };
  895. auart2: serial@8006e000 {
  896. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  897. reg = <0x8006e000 0x2000>;
  898. interrupts = <114>;
  899. dmas = <&dma_apbx 12>, <&dma_apbx 13>;
  900. dma-names = "rx", "tx";
  901. clocks = <&clks 45>;
  902. status = "disabled";
  903. };
  904. auart3: serial@80070000 {
  905. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  906. reg = <0x80070000 0x2000>;
  907. interrupts = <115>;
  908. dmas = <&dma_apbx 14>, <&dma_apbx 15>;
  909. dma-names = "rx", "tx";
  910. clocks = <&clks 45>;
  911. status = "disabled";
  912. };
  913. auart4: serial@80072000 {
  914. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  915. reg = <0x80072000 0x2000>;
  916. interrupts = <116>;
  917. dmas = <&dma_apbx 0>, <&dma_apbx 1>;
  918. dma-names = "rx", "tx";
  919. clocks = <&clks 45>;
  920. status = "disabled";
  921. };
  922. duart: serial@80074000 {
  923. compatible = "arm,pl011", "arm,primecell";
  924. reg = <0x80074000 0x1000>;
  925. interrupts = <47>;
  926. clocks = <&clks 45>, <&clks 26>;
  927. clock-names = "uart", "apb_pclk";
  928. status = "disabled";
  929. };
  930. usbphy0: usbphy@8007c000 {
  931. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  932. reg = <0x8007c000 0x2000>;
  933. clocks = <&clks 62>;
  934. status = "disabled";
  935. };
  936. usbphy1: usbphy@8007e000 {
  937. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  938. reg = <0x8007e000 0x2000>;
  939. clocks = <&clks 63>;
  940. status = "disabled";
  941. };
  942. };
  943. };
  944. ahb@80080000 {
  945. compatible = "simple-bus";
  946. #address-cells = <1>;
  947. #size-cells = <1>;
  948. reg = <0x80080000 0x80000>;
  949. ranges;
  950. usb0: usb@80080000 {
  951. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  952. reg = <0x80080000 0x10000>;
  953. interrupts = <93>;
  954. clocks = <&clks 60>;
  955. fsl,usbphy = <&usbphy0>;
  956. status = "disabled";
  957. };
  958. usb1: usb@80090000 {
  959. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  960. reg = <0x80090000 0x10000>;
  961. interrupts = <92>;
  962. clocks = <&clks 61>;
  963. fsl,usbphy = <&usbphy1>;
  964. status = "disabled";
  965. };
  966. dflpt: dflpt@800c0000 {
  967. reg = <0x800c0000 0x10000>;
  968. status = "disabled";
  969. };
  970. mac0: ethernet@800f0000 {
  971. compatible = "fsl,imx28-fec";
  972. reg = <0x800f0000 0x4000>;
  973. interrupts = <101>;
  974. clocks = <&clks 57>, <&clks 57>, <&clks 64>;
  975. clock-names = "ipg", "ahb", "enet_out";
  976. status = "disabled";
  977. };
  978. mac1: ethernet@800f4000 {
  979. compatible = "fsl,imx28-fec";
  980. reg = <0x800f4000 0x4000>;
  981. interrupts = <102>;
  982. clocks = <&clks 57>, <&clks 57>;
  983. clock-names = "ipg", "ahb";
  984. status = "disabled";
  985. };
  986. etn_switch: switch@800f8000 {
  987. reg = <0x800f8000 0x8000>;
  988. status = "disabled";
  989. };
  990. };
  991. };