platsmp.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /*
  2. * linux/arch/arm/mach-realview/platsmp.c
  3. *
  4. * Copyright (C) 2002 ARM Ltd.
  5. * All Rights Reserved
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/errno.h>
  13. #include <linux/delay.h>
  14. #include <linux/device.h>
  15. #include <linux/jiffies.h>
  16. #include <linux/smp.h>
  17. #include <linux/io.h>
  18. #include <asm/cacheflush.h>
  19. #include <mach/hardware.h>
  20. #include <asm/mach-types.h>
  21. #include <asm/localtimer.h>
  22. #include <mach/board-eb.h>
  23. #include <mach/board-pb11mp.h>
  24. #include <mach/scu.h>
  25. #include "core.h"
  26. extern void realview_secondary_startup(void);
  27. /*
  28. * control for which core is the next to come out of the secondary
  29. * boot "holding pen"
  30. */
  31. volatile int __cpuinitdata pen_release = -1;
  32. static void __iomem *scu_base_addr(void)
  33. {
  34. if (machine_is_realview_eb_mp())
  35. return __io_address(REALVIEW_EB11MP_SCU_BASE);
  36. else if (machine_is_realview_pb11mp())
  37. return __io_address(REALVIEW_TC11MP_SCU_BASE);
  38. else
  39. return (void __iomem *)0;
  40. }
  41. static unsigned int __init get_core_count(void)
  42. {
  43. unsigned int ncores;
  44. void __iomem *scu_base = scu_base_addr();
  45. if (scu_base) {
  46. ncores = __raw_readl(scu_base + SCU_CONFIG);
  47. ncores = (ncores & 0x03) + 1;
  48. } else
  49. ncores = 1;
  50. return ncores;
  51. }
  52. /*
  53. * Setup the SCU
  54. */
  55. static void scu_enable(void)
  56. {
  57. u32 scu_ctrl;
  58. void __iomem *scu_base = scu_base_addr();
  59. scu_ctrl = __raw_readl(scu_base + SCU_CTRL);
  60. scu_ctrl |= 1;
  61. __raw_writel(scu_ctrl, scu_base + SCU_CTRL);
  62. }
  63. static DEFINE_SPINLOCK(boot_lock);
  64. void __cpuinit platform_secondary_init(unsigned int cpu)
  65. {
  66. trace_hardirqs_off();
  67. /*
  68. * if any interrupts are already enabled for the primary
  69. * core (e.g. timer irq), then they will not have been enabled
  70. * for us: do so
  71. */
  72. gic_cpu_init(0, gic_cpu_base_addr);
  73. /*
  74. * let the primary processor know we're out of the
  75. * pen, then head off into the C entry point
  76. */
  77. pen_release = -1;
  78. smp_wmb();
  79. /*
  80. * Synchronise with the boot thread.
  81. */
  82. spin_lock(&boot_lock);
  83. spin_unlock(&boot_lock);
  84. }
  85. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  86. {
  87. unsigned long timeout;
  88. /*
  89. * set synchronisation state between this boot processor
  90. * and the secondary one
  91. */
  92. spin_lock(&boot_lock);
  93. /*
  94. * The secondary processor is waiting to be released from
  95. * the holding pen - release it, then wait for it to flag
  96. * that it has been released by resetting pen_release.
  97. *
  98. * Note that "pen_release" is the hardware CPU ID, whereas
  99. * "cpu" is Linux's internal ID.
  100. */
  101. pen_release = cpu;
  102. flush_cache_all();
  103. /*
  104. * XXX
  105. *
  106. * This is a later addition to the booting protocol: the
  107. * bootMonitor now puts secondary cores into WFI, so
  108. * poke_milo() no longer gets the cores moving; we need
  109. * to send a soft interrupt to wake the secondary core.
  110. * Use smp_cross_call() for this, since there's little
  111. * point duplicating the code here
  112. */
  113. smp_cross_call(cpumask_of(cpu));
  114. timeout = jiffies + (1 * HZ);
  115. while (time_before(jiffies, timeout)) {
  116. smp_rmb();
  117. if (pen_release == -1)
  118. break;
  119. udelay(10);
  120. }
  121. /*
  122. * now the secondary core is starting up let it run its
  123. * calibrations, then wait for it to finish
  124. */
  125. spin_unlock(&boot_lock);
  126. return pen_release != -1 ? -ENOSYS : 0;
  127. }
  128. static void __init poke_milo(void)
  129. {
  130. extern void secondary_startup(void);
  131. /* nobody is to be released from the pen yet */
  132. pen_release = -1;
  133. /*
  134. * write the address of secondary startup into the system-wide
  135. * flags register, then clear the bottom two bits, which is what
  136. * BootMonitor is waiting for
  137. */
  138. #if 1
  139. #define REALVIEW_SYS_FLAGSS_OFFSET 0x30
  140. __raw_writel(virt_to_phys(realview_secondary_startup),
  141. __io_address(REALVIEW_SYS_BASE) +
  142. REALVIEW_SYS_FLAGSS_OFFSET);
  143. #define REALVIEW_SYS_FLAGSC_OFFSET 0x34
  144. __raw_writel(3,
  145. __io_address(REALVIEW_SYS_BASE) +
  146. REALVIEW_SYS_FLAGSC_OFFSET);
  147. #endif
  148. mb();
  149. }
  150. /*
  151. * Initialise the CPU possible map early - this describes the CPUs
  152. * which may be present or become present in the system.
  153. */
  154. void __init smp_init_cpus(void)
  155. {
  156. unsigned int i, ncores = get_core_count();
  157. for (i = 0; i < ncores; i++)
  158. cpu_set(i, cpu_possible_map);
  159. }
  160. void __init smp_prepare_cpus(unsigned int max_cpus)
  161. {
  162. unsigned int ncores = get_core_count();
  163. unsigned int cpu = smp_processor_id();
  164. int i;
  165. /* sanity check */
  166. if (ncores == 0) {
  167. printk(KERN_ERR
  168. "Realview: strange CM count of 0? Default to 1\n");
  169. ncores = 1;
  170. }
  171. if (ncores > NR_CPUS) {
  172. printk(KERN_WARNING
  173. "Realview: no. of cores (%d) greater than configured "
  174. "maximum of %d - clipping\n",
  175. ncores, NR_CPUS);
  176. ncores = NR_CPUS;
  177. }
  178. smp_store_cpu_info(cpu);
  179. /*
  180. * are we trying to boot more cores than exist?
  181. */
  182. if (max_cpus > ncores)
  183. max_cpus = ncores;
  184. /*
  185. * Initialise the present map, which describes the set of CPUs
  186. * actually populated at the present time.
  187. */
  188. for (i = 0; i < max_cpus; i++)
  189. cpu_set(i, cpu_present_map);
  190. /*
  191. * Initialise the SCU if there are more than one CPU and let
  192. * them know where to start. Note that, on modern versions of
  193. * MILO, the "poke" doesn't actually do anything until each
  194. * individual core is sent a soft interrupt to get it out of
  195. * WFI
  196. */
  197. if (max_cpus > 1) {
  198. /*
  199. * Enable the local timer or broadcast device for the
  200. * boot CPU, but only if we have more than one CPU.
  201. */
  202. percpu_timer_setup();
  203. scu_enable();
  204. poke_milo();
  205. }
  206. }