smsc95xx.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/crc32.h>
  29. #include <linux/usb/usbnet.h>
  30. #include "smsc95xx.h"
  31. #define SMSC_CHIPNAME "smsc95xx"
  32. #define SMSC_DRIVER_VERSION "1.0.4"
  33. #define HS_USB_PKT_SIZE (512)
  34. #define FS_USB_PKT_SIZE (64)
  35. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  36. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  37. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  38. #define MAX_SINGLE_PACKET_SIZE (2048)
  39. #define LAN95XX_EEPROM_MAGIC (0x9500)
  40. #define EEPROM_MAC_OFFSET (0x01)
  41. #define DEFAULT_TX_CSUM_ENABLE (true)
  42. #define DEFAULT_RX_CSUM_ENABLE (true)
  43. #define SMSC95XX_INTERNAL_PHY_ID (1)
  44. #define SMSC95XX_TX_OVERHEAD (8)
  45. #define SMSC95XX_TX_OVERHEAD_CSUM (12)
  46. struct smsc95xx_priv {
  47. u32 mac_cr;
  48. spinlock_t mac_cr_lock;
  49. bool use_tx_csum;
  50. bool use_rx_csum;
  51. };
  52. struct usb_context {
  53. struct usb_ctrlrequest req;
  54. struct completion notify;
  55. struct usbnet *dev;
  56. };
  57. int turbo_mode = true;
  58. module_param(turbo_mode, bool, 0644);
  59. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  60. static int smsc95xx_read_reg(struct usbnet *dev, u32 index, u32 *data)
  61. {
  62. u32 *buf = kmalloc(4, GFP_KERNEL);
  63. int ret;
  64. BUG_ON(!dev);
  65. if (!buf)
  66. return -ENOMEM;
  67. ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0),
  68. USB_VENDOR_REQUEST_READ_REGISTER,
  69. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  70. 00, index, buf, 4, USB_CTRL_GET_TIMEOUT);
  71. if (unlikely(ret < 0))
  72. devwarn(dev, "Failed to read register index 0x%08x", index);
  73. le32_to_cpus(buf);
  74. *data = *buf;
  75. kfree(buf);
  76. return ret;
  77. }
  78. static int smsc95xx_write_reg(struct usbnet *dev, u32 index, u32 data)
  79. {
  80. u32 *buf = kmalloc(4, GFP_KERNEL);
  81. int ret;
  82. BUG_ON(!dev);
  83. if (!buf)
  84. return -ENOMEM;
  85. *buf = data;
  86. cpu_to_le32s(buf);
  87. ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
  88. USB_VENDOR_REQUEST_WRITE_REGISTER,
  89. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  90. 00, index, buf, 4, USB_CTRL_SET_TIMEOUT);
  91. if (unlikely(ret < 0))
  92. devwarn(dev, "Failed to write register index 0x%08x", index);
  93. kfree(buf);
  94. return ret;
  95. }
  96. /* Loop until the read is completed with timeout
  97. * called with phy_mutex held */
  98. static int smsc95xx_phy_wait_not_busy(struct usbnet *dev)
  99. {
  100. unsigned long start_time = jiffies;
  101. u32 val;
  102. do {
  103. smsc95xx_read_reg(dev, MII_ADDR, &val);
  104. if (!(val & MII_BUSY_))
  105. return 0;
  106. } while (!time_after(jiffies, start_time + HZ));
  107. return -EIO;
  108. }
  109. static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  110. {
  111. struct usbnet *dev = netdev_priv(netdev);
  112. u32 val, addr;
  113. mutex_lock(&dev->phy_mutex);
  114. /* confirm MII not busy */
  115. if (smsc95xx_phy_wait_not_busy(dev)) {
  116. devwarn(dev, "MII is busy in smsc95xx_mdio_read");
  117. mutex_unlock(&dev->phy_mutex);
  118. return -EIO;
  119. }
  120. /* set the address, index & direction (read from PHY) */
  121. phy_id &= dev->mii.phy_id_mask;
  122. idx &= dev->mii.reg_num_mask;
  123. addr = (phy_id << 11) | (idx << 6) | MII_READ_;
  124. smsc95xx_write_reg(dev, MII_ADDR, addr);
  125. if (smsc95xx_phy_wait_not_busy(dev)) {
  126. devwarn(dev, "Timed out reading MII reg %02X", idx);
  127. mutex_unlock(&dev->phy_mutex);
  128. return -EIO;
  129. }
  130. smsc95xx_read_reg(dev, MII_DATA, &val);
  131. mutex_unlock(&dev->phy_mutex);
  132. return (u16)(val & 0xFFFF);
  133. }
  134. static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  135. int regval)
  136. {
  137. struct usbnet *dev = netdev_priv(netdev);
  138. u32 val, addr;
  139. mutex_lock(&dev->phy_mutex);
  140. /* confirm MII not busy */
  141. if (smsc95xx_phy_wait_not_busy(dev)) {
  142. devwarn(dev, "MII is busy in smsc95xx_mdio_write");
  143. mutex_unlock(&dev->phy_mutex);
  144. return;
  145. }
  146. val = regval;
  147. smsc95xx_write_reg(dev, MII_DATA, val);
  148. /* set the address, index & direction (write to PHY) */
  149. phy_id &= dev->mii.phy_id_mask;
  150. idx &= dev->mii.reg_num_mask;
  151. addr = (phy_id << 11) | (idx << 6) | MII_WRITE_;
  152. smsc95xx_write_reg(dev, MII_ADDR, addr);
  153. if (smsc95xx_phy_wait_not_busy(dev))
  154. devwarn(dev, "Timed out writing MII reg %02X", idx);
  155. mutex_unlock(&dev->phy_mutex);
  156. }
  157. static int smsc95xx_wait_eeprom(struct usbnet *dev)
  158. {
  159. unsigned long start_time = jiffies;
  160. u32 val;
  161. do {
  162. smsc95xx_read_reg(dev, E2P_CMD, &val);
  163. if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_))
  164. break;
  165. udelay(40);
  166. } while (!time_after(jiffies, start_time + HZ));
  167. if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) {
  168. devwarn(dev, "EEPROM read operation timeout");
  169. return -EIO;
  170. }
  171. return 0;
  172. }
  173. static int smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev)
  174. {
  175. unsigned long start_time = jiffies;
  176. u32 val;
  177. do {
  178. smsc95xx_read_reg(dev, E2P_CMD, &val);
  179. if (!(val & E2P_CMD_LOADED_)) {
  180. devwarn(dev, "No EEPROM present");
  181. return -EIO;
  182. }
  183. if (!(val & E2P_CMD_BUSY_))
  184. return 0;
  185. udelay(40);
  186. } while (!time_after(jiffies, start_time + HZ));
  187. devwarn(dev, "EEPROM is busy");
  188. return -EIO;
  189. }
  190. static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  191. u8 *data)
  192. {
  193. u32 val;
  194. int i, ret;
  195. BUG_ON(!dev);
  196. BUG_ON(!data);
  197. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  198. if (ret)
  199. return ret;
  200. for (i = 0; i < length; i++) {
  201. val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_);
  202. smsc95xx_write_reg(dev, E2P_CMD, val);
  203. ret = smsc95xx_wait_eeprom(dev);
  204. if (ret < 0)
  205. return ret;
  206. smsc95xx_read_reg(dev, E2P_DATA, &val);
  207. data[i] = val & 0xFF;
  208. offset++;
  209. }
  210. return 0;
  211. }
  212. static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  213. u8 *data)
  214. {
  215. u32 val;
  216. int i, ret;
  217. BUG_ON(!dev);
  218. BUG_ON(!data);
  219. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  220. if (ret)
  221. return ret;
  222. /* Issue write/erase enable command */
  223. val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_;
  224. smsc95xx_write_reg(dev, E2P_CMD, val);
  225. ret = smsc95xx_wait_eeprom(dev);
  226. if (ret < 0)
  227. return ret;
  228. for (i = 0; i < length; i++) {
  229. /* Fill data register */
  230. val = data[i];
  231. smsc95xx_write_reg(dev, E2P_DATA, val);
  232. /* Send "write" command */
  233. val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_);
  234. smsc95xx_write_reg(dev, E2P_CMD, val);
  235. ret = smsc95xx_wait_eeprom(dev);
  236. if (ret < 0)
  237. return ret;
  238. offset++;
  239. }
  240. return 0;
  241. }
  242. static void smsc95xx_async_cmd_callback(struct urb *urb, struct pt_regs *regs)
  243. {
  244. struct usb_context *usb_context = urb->context;
  245. struct usbnet *dev = usb_context->dev;
  246. if (urb->status < 0)
  247. devwarn(dev, "async callback failed with %d", urb->status);
  248. complete(&usb_context->notify);
  249. kfree(usb_context);
  250. usb_free_urb(urb);
  251. }
  252. static int smsc95xx_write_reg_async(struct usbnet *dev, u16 index, u32 *data)
  253. {
  254. struct usb_context *usb_context;
  255. int status;
  256. struct urb *urb;
  257. const u16 size = 4;
  258. urb = usb_alloc_urb(0, GFP_ATOMIC);
  259. if (!urb) {
  260. devwarn(dev, "Error allocating URB");
  261. return -ENOMEM;
  262. }
  263. usb_context = kmalloc(sizeof(struct usb_context), GFP_ATOMIC);
  264. if (usb_context == NULL) {
  265. devwarn(dev, "Error allocating control msg");
  266. usb_free_urb(urb);
  267. return -ENOMEM;
  268. }
  269. usb_context->req.bRequestType =
  270. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE;
  271. usb_context->req.bRequest = USB_VENDOR_REQUEST_WRITE_REGISTER;
  272. usb_context->req.wValue = 00;
  273. usb_context->req.wIndex = cpu_to_le16(index);
  274. usb_context->req.wLength = cpu_to_le16(size);
  275. init_completion(&usb_context->notify);
  276. usb_fill_control_urb(urb, dev->udev, usb_sndctrlpipe(dev->udev, 0),
  277. (void *)&usb_context->req, data, size,
  278. (usb_complete_t)smsc95xx_async_cmd_callback,
  279. (void *)usb_context);
  280. status = usb_submit_urb(urb, GFP_ATOMIC);
  281. if (status < 0) {
  282. devwarn(dev, "Error submitting control msg, sts=%d", status);
  283. kfree(usb_context);
  284. usb_free_urb(urb);
  285. }
  286. return status;
  287. }
  288. /* returns hash bit number for given MAC address
  289. * example:
  290. * 01 00 5E 00 00 01 -> returns bit number 31 */
  291. static unsigned int smsc95xx_hash(char addr[ETH_ALEN])
  292. {
  293. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  294. }
  295. static void smsc95xx_set_multicast(struct net_device *netdev)
  296. {
  297. struct usbnet *dev = netdev_priv(netdev);
  298. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  299. u32 hash_hi = 0;
  300. u32 hash_lo = 0;
  301. unsigned long flags;
  302. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  303. if (dev->net->flags & IFF_PROMISC) {
  304. if (netif_msg_drv(dev))
  305. devdbg(dev, "promiscuous mode enabled");
  306. pdata->mac_cr |= MAC_CR_PRMS_;
  307. pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  308. } else if (dev->net->flags & IFF_ALLMULTI) {
  309. if (netif_msg_drv(dev))
  310. devdbg(dev, "receive all multicast enabled");
  311. pdata->mac_cr |= MAC_CR_MCPAS_;
  312. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  313. } else if (dev->net->mc_count > 0) {
  314. struct dev_mc_list *mc_list = dev->net->mc_list;
  315. int count = 0;
  316. pdata->mac_cr |= MAC_CR_HPFILT_;
  317. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  318. while (mc_list) {
  319. count++;
  320. if (mc_list->dmi_addrlen == ETH_ALEN) {
  321. u32 bitnum = smsc95xx_hash(mc_list->dmi_addr);
  322. u32 mask = 0x01 << (bitnum & 0x1F);
  323. if (bitnum & 0x20)
  324. hash_hi |= mask;
  325. else
  326. hash_lo |= mask;
  327. } else {
  328. devwarn(dev, "dmi_addrlen != 6");
  329. }
  330. mc_list = mc_list->next;
  331. }
  332. if (count != ((u32)dev->net->mc_count))
  333. devwarn(dev, "mc_count != dev->mc_count");
  334. if (netif_msg_drv(dev))
  335. devdbg(dev, "HASHH=0x%08X, HASHL=0x%08X", hash_hi,
  336. hash_lo);
  337. } else {
  338. if (netif_msg_drv(dev))
  339. devdbg(dev, "receive own packets only");
  340. pdata->mac_cr &=
  341. ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  342. }
  343. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  344. /* Initiate async writes, as we can't wait for completion here */
  345. smsc95xx_write_reg_async(dev, HASHH, &hash_hi);
  346. smsc95xx_write_reg_async(dev, HASHL, &hash_lo);
  347. smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr);
  348. }
  349. static void smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex,
  350. u16 lcladv, u16 rmtadv)
  351. {
  352. u32 flow, afc_cfg = 0;
  353. int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg);
  354. if (ret < 0) {
  355. devwarn(dev, "error reading AFC_CFG");
  356. return;
  357. }
  358. if (duplex == DUPLEX_FULL) {
  359. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  360. if (cap & FLOW_CTRL_RX)
  361. flow = 0xFFFF0002;
  362. else
  363. flow = 0;
  364. if (cap & FLOW_CTRL_TX)
  365. afc_cfg |= 0xF;
  366. else
  367. afc_cfg &= ~0xF;
  368. if (netif_msg_link(dev))
  369. devdbg(dev, "rx pause %s, tx pause %s",
  370. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  371. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  372. } else {
  373. if (netif_msg_link(dev))
  374. devdbg(dev, "half duplex");
  375. flow = 0;
  376. afc_cfg |= 0xF;
  377. }
  378. smsc95xx_write_reg(dev, FLOW, flow);
  379. smsc95xx_write_reg(dev, AFC_CFG, afc_cfg);
  380. }
  381. static int smsc95xx_link_reset(struct usbnet *dev)
  382. {
  383. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  384. struct mii_if_info *mii = &dev->mii;
  385. struct ethtool_cmd ecmd;
  386. unsigned long flags;
  387. u16 lcladv, rmtadv;
  388. u32 intdata;
  389. /* clear interrupt status */
  390. smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
  391. intdata = 0xFFFFFFFF;
  392. smsc95xx_write_reg(dev, INT_STS, intdata);
  393. mii_check_media(mii, 1, 1);
  394. mii_ethtool_gset(&dev->mii, &ecmd);
  395. lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  396. rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  397. if (netif_msg_link(dev))
  398. devdbg(dev, "speed: %d duplex: %d lcladv: %04x rmtadv: %04x",
  399. ecmd.speed, ecmd.duplex, lcladv, rmtadv);
  400. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  401. if (ecmd.duplex != DUPLEX_FULL) {
  402. pdata->mac_cr &= ~MAC_CR_FDPX_;
  403. pdata->mac_cr |= MAC_CR_RCVOWN_;
  404. } else {
  405. pdata->mac_cr &= ~MAC_CR_RCVOWN_;
  406. pdata->mac_cr |= MAC_CR_FDPX_;
  407. }
  408. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  409. smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  410. smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  411. return 0;
  412. }
  413. static void smsc95xx_status(struct usbnet *dev, struct urb *urb)
  414. {
  415. u32 intdata;
  416. if (urb->actual_length != 4) {
  417. devwarn(dev, "unexpected urb length %d", urb->actual_length);
  418. return;
  419. }
  420. memcpy(&intdata, urb->transfer_buffer, 4);
  421. le32_to_cpus(&intdata);
  422. if (netif_msg_link(dev))
  423. devdbg(dev, "intdata: 0x%08X", intdata);
  424. if (intdata & INT_ENP_PHY_INT_)
  425. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  426. else
  427. devwarn(dev, "unexpected interrupt, intdata=0x%08X", intdata);
  428. }
  429. /* Enable or disable Tx & Rx checksum offload engines */
  430. static int smsc95xx_set_csums(struct usbnet *dev)
  431. {
  432. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  433. u32 read_buf;
  434. int ret = smsc95xx_read_reg(dev, COE_CR, &read_buf);
  435. if (ret < 0) {
  436. devwarn(dev, "Failed to read COE_CR: %d", ret);
  437. return ret;
  438. }
  439. if (pdata->use_tx_csum)
  440. read_buf |= Tx_COE_EN_;
  441. else
  442. read_buf &= ~Tx_COE_EN_;
  443. if (pdata->use_rx_csum)
  444. read_buf |= Rx_COE_EN_;
  445. else
  446. read_buf &= ~Rx_COE_EN_;
  447. ret = smsc95xx_write_reg(dev, COE_CR, read_buf);
  448. if (ret < 0) {
  449. devwarn(dev, "Failed to write COE_CR: %d", ret);
  450. return ret;
  451. }
  452. if (netif_msg_hw(dev))
  453. devdbg(dev, "COE_CR = 0x%08x", read_buf);
  454. return 0;
  455. }
  456. static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net)
  457. {
  458. return MAX_EEPROM_SIZE;
  459. }
  460. static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev,
  461. struct ethtool_eeprom *ee, u8 *data)
  462. {
  463. struct usbnet *dev = netdev_priv(netdev);
  464. ee->magic = LAN95XX_EEPROM_MAGIC;
  465. return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data);
  466. }
  467. static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev,
  468. struct ethtool_eeprom *ee, u8 *data)
  469. {
  470. struct usbnet *dev = netdev_priv(netdev);
  471. if (ee->magic != LAN95XX_EEPROM_MAGIC) {
  472. devwarn(dev, "EEPROM: magic value mismatch, magic = 0x%x",
  473. ee->magic);
  474. return -EINVAL;
  475. }
  476. return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data);
  477. }
  478. static u32 smsc95xx_ethtool_get_rx_csum(struct net_device *netdev)
  479. {
  480. struct usbnet *dev = netdev_priv(netdev);
  481. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  482. return pdata->use_rx_csum;
  483. }
  484. static int smsc95xx_ethtool_set_rx_csum(struct net_device *netdev, u32 val)
  485. {
  486. struct usbnet *dev = netdev_priv(netdev);
  487. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  488. pdata->use_rx_csum = !!val;
  489. return smsc95xx_set_csums(dev);
  490. }
  491. static u32 smsc95xx_ethtool_get_tx_csum(struct net_device *netdev)
  492. {
  493. struct usbnet *dev = netdev_priv(netdev);
  494. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  495. return pdata->use_tx_csum;
  496. }
  497. static int smsc95xx_ethtool_set_tx_csum(struct net_device *netdev, u32 val)
  498. {
  499. struct usbnet *dev = netdev_priv(netdev);
  500. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  501. pdata->use_tx_csum = !!val;
  502. ethtool_op_set_tx_hw_csum(netdev, pdata->use_tx_csum);
  503. return smsc95xx_set_csums(dev);
  504. }
  505. static struct ethtool_ops smsc95xx_ethtool_ops = {
  506. .get_link = usbnet_get_link,
  507. .nway_reset = usbnet_nway_reset,
  508. .get_drvinfo = usbnet_get_drvinfo,
  509. .get_msglevel = usbnet_get_msglevel,
  510. .set_msglevel = usbnet_set_msglevel,
  511. .get_settings = usbnet_get_settings,
  512. .set_settings = usbnet_set_settings,
  513. .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len,
  514. .get_eeprom = smsc95xx_ethtool_get_eeprom,
  515. .set_eeprom = smsc95xx_ethtool_set_eeprom,
  516. .get_tx_csum = smsc95xx_ethtool_get_tx_csum,
  517. .set_tx_csum = smsc95xx_ethtool_set_tx_csum,
  518. .get_rx_csum = smsc95xx_ethtool_get_rx_csum,
  519. .set_rx_csum = smsc95xx_ethtool_set_rx_csum,
  520. };
  521. static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  522. {
  523. struct usbnet *dev = netdev_priv(netdev);
  524. if (!netif_running(netdev))
  525. return -EINVAL;
  526. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  527. }
  528. static void smsc95xx_init_mac_address(struct usbnet *dev)
  529. {
  530. /* try reading mac address from EEPROM */
  531. if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  532. dev->net->dev_addr) == 0) {
  533. if (is_valid_ether_addr(dev->net->dev_addr)) {
  534. /* eeprom values are valid so use them */
  535. if (netif_msg_ifup(dev))
  536. devdbg(dev, "MAC address read from EEPROM");
  537. return;
  538. }
  539. }
  540. /* no eeprom, or eeprom values are invalid. generate random MAC */
  541. random_ether_addr(dev->net->dev_addr);
  542. if (netif_msg_ifup(dev))
  543. devdbg(dev, "MAC address set to random_ether_addr");
  544. }
  545. static int smsc95xx_set_mac_address(struct usbnet *dev)
  546. {
  547. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  548. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  549. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  550. int ret;
  551. ret = smsc95xx_write_reg(dev, ADDRL, addr_lo);
  552. if (ret < 0) {
  553. devwarn(dev, "Failed to write ADDRL: %d", ret);
  554. return ret;
  555. }
  556. ret = smsc95xx_write_reg(dev, ADDRH, addr_hi);
  557. if (ret < 0) {
  558. devwarn(dev, "Failed to write ADDRH: %d", ret);
  559. return ret;
  560. }
  561. return 0;
  562. }
  563. /* starts the TX path */
  564. static void smsc95xx_start_tx_path(struct usbnet *dev)
  565. {
  566. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  567. unsigned long flags;
  568. u32 reg_val;
  569. /* Enable Tx at MAC */
  570. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  571. pdata->mac_cr |= MAC_CR_TXEN_;
  572. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  573. smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  574. /* Enable Tx at SCSRs */
  575. reg_val = TX_CFG_ON_;
  576. smsc95xx_write_reg(dev, TX_CFG, reg_val);
  577. }
  578. /* Starts the Receive path */
  579. static void smsc95xx_start_rx_path(struct usbnet *dev)
  580. {
  581. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  582. unsigned long flags;
  583. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  584. pdata->mac_cr |= MAC_CR_RXEN_;
  585. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  586. smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  587. }
  588. static int smsc95xx_phy_initialize(struct usbnet *dev)
  589. {
  590. /* Initialize MII structure */
  591. dev->mii.dev = dev->net;
  592. dev->mii.mdio_read = smsc95xx_mdio_read;
  593. dev->mii.mdio_write = smsc95xx_mdio_write;
  594. dev->mii.phy_id_mask = 0x1f;
  595. dev->mii.reg_num_mask = 0x1f;
  596. dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID;
  597. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  598. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  599. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  600. ADVERTISE_PAUSE_ASYM);
  601. /* read to clear */
  602. smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  603. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  604. PHY_INT_MASK_DEFAULT_);
  605. mii_nway_restart(&dev->mii);
  606. if (netif_msg_ifup(dev))
  607. devdbg(dev, "phy initialised succesfully");
  608. return 0;
  609. }
  610. static int smsc95xx_reset(struct usbnet *dev)
  611. {
  612. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  613. struct net_device *netdev = dev->net;
  614. u32 read_buf, write_buf, burst_cap;
  615. int ret = 0, timeout;
  616. if (netif_msg_ifup(dev))
  617. devdbg(dev, "entering smsc95xx_reset");
  618. write_buf = HW_CFG_LRST_;
  619. ret = smsc95xx_write_reg(dev, HW_CFG, write_buf);
  620. if (ret < 0) {
  621. devwarn(dev, "Failed to write HW_CFG_LRST_ bit in HW_CFG "
  622. "register, ret = %d", ret);
  623. return ret;
  624. }
  625. timeout = 0;
  626. do {
  627. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  628. if (ret < 0) {
  629. devwarn(dev, "Failed to read HW_CFG: %d", ret);
  630. return ret;
  631. }
  632. msleep(10);
  633. timeout++;
  634. } while ((read_buf & HW_CFG_LRST_) && (timeout < 100));
  635. if (timeout >= 100) {
  636. devwarn(dev, "timeout waiting for completion of Lite Reset");
  637. return ret;
  638. }
  639. write_buf = PM_CTL_PHY_RST_;
  640. ret = smsc95xx_write_reg(dev, PM_CTRL, write_buf);
  641. if (ret < 0) {
  642. devwarn(dev, "Failed to write PM_CTRL: %d", ret);
  643. return ret;
  644. }
  645. timeout = 0;
  646. do {
  647. ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf);
  648. if (ret < 0) {
  649. devwarn(dev, "Failed to read PM_CTRL: %d", ret);
  650. return ret;
  651. }
  652. msleep(10);
  653. timeout++;
  654. } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100));
  655. if (timeout >= 100) {
  656. devwarn(dev, "timeout waiting for PHY Reset");
  657. return ret;
  658. }
  659. smsc95xx_init_mac_address(dev);
  660. ret = smsc95xx_set_mac_address(dev);
  661. if (ret < 0)
  662. return ret;
  663. if (netif_msg_ifup(dev))
  664. devdbg(dev, "MAC Address: %pM", dev->net->dev_addr);
  665. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  666. if (ret < 0) {
  667. devwarn(dev, "Failed to read HW_CFG: %d", ret);
  668. return ret;
  669. }
  670. if (netif_msg_ifup(dev))
  671. devdbg(dev, "Read Value from HW_CFG : 0x%08x", read_buf);
  672. read_buf |= HW_CFG_BIR_;
  673. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  674. if (ret < 0) {
  675. devwarn(dev, "Failed to write HW_CFG_BIR_ bit in HW_CFG "
  676. "register, ret = %d", ret);
  677. return ret;
  678. }
  679. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  680. if (ret < 0) {
  681. devwarn(dev, "Failed to read HW_CFG: %d", ret);
  682. return ret;
  683. }
  684. if (netif_msg_ifup(dev))
  685. devdbg(dev, "Read Value from HW_CFG after writing "
  686. "HW_CFG_BIR_: 0x%08x", read_buf);
  687. if (!turbo_mode) {
  688. burst_cap = 0;
  689. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  690. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  691. burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  692. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  693. } else {
  694. burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  695. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  696. }
  697. if (netif_msg_ifup(dev))
  698. devdbg(dev, "rx_urb_size=%ld", (ulong)dev->rx_urb_size);
  699. ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap);
  700. if (ret < 0) {
  701. devwarn(dev, "Failed to write BURST_CAP: %d", ret);
  702. return ret;
  703. }
  704. ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf);
  705. if (ret < 0) {
  706. devwarn(dev, "Failed to read BURST_CAP: %d", ret);
  707. return ret;
  708. }
  709. if (netif_msg_ifup(dev))
  710. devdbg(dev, "Read Value from BURST_CAP after writing: 0x%08x",
  711. read_buf);
  712. read_buf = DEFAULT_BULK_IN_DELAY;
  713. ret = smsc95xx_write_reg(dev, BULK_IN_DLY, read_buf);
  714. if (ret < 0) {
  715. devwarn(dev, "ret = %d", ret);
  716. return ret;
  717. }
  718. ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf);
  719. if (ret < 0) {
  720. devwarn(dev, "Failed to read BULK_IN_DLY: %d", ret);
  721. return ret;
  722. }
  723. if (netif_msg_ifup(dev))
  724. devdbg(dev, "Read Value from BULK_IN_DLY after writing: "
  725. "0x%08x", read_buf);
  726. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  727. if (ret < 0) {
  728. devwarn(dev, "Failed to read HW_CFG: %d", ret);
  729. return ret;
  730. }
  731. if (netif_msg_ifup(dev))
  732. devdbg(dev, "Read Value from HW_CFG: 0x%08x", read_buf);
  733. if (turbo_mode)
  734. read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_);
  735. read_buf &= ~HW_CFG_RXDOFF_;
  736. /* set Rx data offset=2, Make IP header aligns on word boundary. */
  737. read_buf |= NET_IP_ALIGN << 9;
  738. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  739. if (ret < 0) {
  740. devwarn(dev, "Failed to write HW_CFG register, ret=%d", ret);
  741. return ret;
  742. }
  743. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  744. if (ret < 0) {
  745. devwarn(dev, "Failed to read HW_CFG: %d", ret);
  746. return ret;
  747. }
  748. if (netif_msg_ifup(dev))
  749. devdbg(dev, "Read Value from HW_CFG after writing: 0x%08x",
  750. read_buf);
  751. write_buf = 0xFFFFFFFF;
  752. ret = smsc95xx_write_reg(dev, INT_STS, write_buf);
  753. if (ret < 0) {
  754. devwarn(dev, "Failed to write INT_STS register, ret=%d", ret);
  755. return ret;
  756. }
  757. ret = smsc95xx_read_reg(dev, ID_REV, &read_buf);
  758. if (ret < 0) {
  759. devwarn(dev, "Failed to read ID_REV: %d", ret);
  760. return ret;
  761. }
  762. if (netif_msg_ifup(dev))
  763. devdbg(dev, "ID_REV = 0x%08x", read_buf);
  764. /* Init Tx */
  765. write_buf = 0;
  766. ret = smsc95xx_write_reg(dev, FLOW, write_buf);
  767. if (ret < 0) {
  768. devwarn(dev, "Failed to write FLOW: %d", ret);
  769. return ret;
  770. }
  771. read_buf = AFC_CFG_DEFAULT;
  772. ret = smsc95xx_write_reg(dev, AFC_CFG, read_buf);
  773. if (ret < 0) {
  774. devwarn(dev, "Failed to write AFC_CFG: %d", ret);
  775. return ret;
  776. }
  777. /* Don't need mac_cr_lock during initialisation */
  778. ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr);
  779. if (ret < 0) {
  780. devwarn(dev, "Failed to read MAC_CR: %d", ret);
  781. return ret;
  782. }
  783. /* Init Rx */
  784. /* Set Vlan */
  785. write_buf = (u32)ETH_P_8021Q;
  786. ret = smsc95xx_write_reg(dev, VLAN1, write_buf);
  787. if (ret < 0) {
  788. devwarn(dev, "Failed to write VAN1: %d", ret);
  789. return ret;
  790. }
  791. /* Enable or disable checksum offload engines */
  792. ethtool_op_set_tx_hw_csum(netdev, pdata->use_tx_csum);
  793. ret = smsc95xx_set_csums(dev);
  794. if (ret < 0) {
  795. devwarn(dev, "Failed to set csum offload: %d", ret);
  796. return ret;
  797. }
  798. smsc95xx_set_multicast(dev->net);
  799. if (smsc95xx_phy_initialize(dev) < 0)
  800. return -EIO;
  801. ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf);
  802. if (ret < 0) {
  803. devwarn(dev, "Failed to read INT_EP_CTL: %d", ret);
  804. return ret;
  805. }
  806. /* enable PHY interrupts */
  807. read_buf |= INT_EP_CTL_PHY_INT_;
  808. ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf);
  809. if (ret < 0) {
  810. devwarn(dev, "Failed to write INT_EP_CTL: %d", ret);
  811. return ret;
  812. }
  813. smsc95xx_start_tx_path(dev);
  814. smsc95xx_start_rx_path(dev);
  815. if (netif_msg_ifup(dev))
  816. devdbg(dev, "smsc95xx_reset, return 0");
  817. return 0;
  818. }
  819. static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf)
  820. {
  821. struct smsc95xx_priv *pdata = NULL;
  822. int ret;
  823. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  824. ret = usbnet_get_endpoints(dev, intf);
  825. if (ret < 0) {
  826. devwarn(dev, "usbnet_get_endpoints failed: %d", ret);
  827. return ret;
  828. }
  829. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv),
  830. GFP_KERNEL);
  831. pdata = (struct smsc95xx_priv *)(dev->data[0]);
  832. if (!pdata) {
  833. devwarn(dev, "Unable to allocate struct smsc95xx_priv");
  834. return -ENOMEM;
  835. }
  836. spin_lock_init(&pdata->mac_cr_lock);
  837. pdata->use_tx_csum = DEFAULT_TX_CSUM_ENABLE;
  838. pdata->use_rx_csum = DEFAULT_RX_CSUM_ENABLE;
  839. /* Init all registers */
  840. ret = smsc95xx_reset(dev);
  841. dev->net->do_ioctl = smsc95xx_ioctl;
  842. dev->net->ethtool_ops = &smsc95xx_ethtool_ops;
  843. dev->net->set_multicast_list = smsc95xx_set_multicast;
  844. dev->net->flags |= IFF_MULTICAST;
  845. dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD;
  846. return 0;
  847. }
  848. static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  849. {
  850. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  851. if (pdata) {
  852. if (netif_msg_ifdown(dev))
  853. devdbg(dev, "free pdata");
  854. kfree(pdata);
  855. pdata = NULL;
  856. dev->data[0] = 0;
  857. }
  858. }
  859. static void smsc95xx_rx_csum_offload(struct sk_buff *skb)
  860. {
  861. skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2);
  862. skb->ip_summed = CHECKSUM_COMPLETE;
  863. skb_trim(skb, skb->len - 2);
  864. }
  865. static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  866. {
  867. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  868. while (skb->len > 0) {
  869. u32 header, align_count;
  870. struct sk_buff *ax_skb;
  871. unsigned char *packet;
  872. u16 size;
  873. memcpy(&header, skb->data, sizeof(header));
  874. le32_to_cpus(&header);
  875. skb_pull(skb, 4 + NET_IP_ALIGN);
  876. packet = skb->data;
  877. /* get the packet length */
  878. size = (u16)((header & RX_STS_FL_) >> 16);
  879. align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;
  880. if (unlikely(header & RX_STS_ES_)) {
  881. if (netif_msg_rx_err(dev))
  882. devdbg(dev, "Error header=0x%08x", header);
  883. dev->stats.rx_errors++;
  884. dev->stats.rx_dropped++;
  885. if (header & RX_STS_CRC_) {
  886. dev->stats.rx_crc_errors++;
  887. } else {
  888. if (header & (RX_STS_TL_ | RX_STS_RF_))
  889. dev->stats.rx_frame_errors++;
  890. if ((header & RX_STS_LE_) &&
  891. (!(header & RX_STS_FT_)))
  892. dev->stats.rx_length_errors++;
  893. }
  894. } else {
  895. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  896. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  897. if (netif_msg_rx_err(dev))
  898. devdbg(dev, "size err header=0x%08x",
  899. header);
  900. return 0;
  901. }
  902. /* last frame in this batch */
  903. if (skb->len == size) {
  904. if (pdata->use_rx_csum)
  905. smsc95xx_rx_csum_offload(skb);
  906. skb->truesize = size + sizeof(struct sk_buff);
  907. return 1;
  908. }
  909. ax_skb = skb_clone(skb, GFP_ATOMIC);
  910. if (unlikely(!ax_skb)) {
  911. devwarn(dev, "Error allocating skb");
  912. return 0;
  913. }
  914. ax_skb->len = size;
  915. ax_skb->data = packet;
  916. skb_set_tail_pointer(ax_skb, size);
  917. if (pdata->use_rx_csum)
  918. smsc95xx_rx_csum_offload(ax_skb);
  919. ax_skb->truesize = size + sizeof(struct sk_buff);
  920. usbnet_skb_return(dev, ax_skb);
  921. }
  922. skb_pull(skb, size);
  923. /* padding bytes before the next frame starts */
  924. if (skb->len)
  925. skb_pull(skb, align_count);
  926. }
  927. if (unlikely(skb->len < 0)) {
  928. devwarn(dev, "invalid rx length<0 %d", skb->len);
  929. return 0;
  930. }
  931. return 1;
  932. }
  933. static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb)
  934. {
  935. int len = skb->data - skb->head;
  936. u16 high_16 = (u16)(skb->csum_offset + skb->csum_start - len);
  937. u16 low_16 = (u16)(skb->csum_start - len);
  938. return (high_16 << 16) | low_16;
  939. }
  940. static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev,
  941. struct sk_buff *skb, gfp_t flags)
  942. {
  943. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  944. bool csum = pdata->use_tx_csum && (skb->ip_summed == CHECKSUM_PARTIAL);
  945. int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD;
  946. u32 tx_cmd_a, tx_cmd_b;
  947. /* We do not advertise SG, so skbs should be already linearized */
  948. BUG_ON(skb_shinfo(skb)->nr_frags);
  949. if (skb_headroom(skb) < overhead) {
  950. struct sk_buff *skb2 = skb_copy_expand(skb,
  951. overhead, 0, flags);
  952. dev_kfree_skb_any(skb);
  953. skb = skb2;
  954. if (!skb)
  955. return NULL;
  956. }
  957. if (csum) {
  958. u32 csum_preamble = smsc95xx_calc_csum_preamble(skb);
  959. skb_push(skb, 4);
  960. memcpy(skb->data, &csum_preamble, 4);
  961. }
  962. skb_push(skb, 4);
  963. tx_cmd_b = (u32)(skb->len - 4);
  964. if (csum)
  965. tx_cmd_b |= TX_CMD_B_CSUM_ENABLE;
  966. cpu_to_le32s(&tx_cmd_b);
  967. memcpy(skb->data, &tx_cmd_b, 4);
  968. skb_push(skb, 4);
  969. tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ |
  970. TX_CMD_A_LAST_SEG_;
  971. cpu_to_le32s(&tx_cmd_a);
  972. memcpy(skb->data, &tx_cmd_a, 4);
  973. return skb;
  974. }
  975. static const struct driver_info smsc95xx_info = {
  976. .description = "smsc95xx USB 2.0 Ethernet",
  977. .bind = smsc95xx_bind,
  978. .unbind = smsc95xx_unbind,
  979. .link_reset = smsc95xx_link_reset,
  980. .reset = smsc95xx_reset,
  981. .rx_fixup = smsc95xx_rx_fixup,
  982. .tx_fixup = smsc95xx_tx_fixup,
  983. .status = smsc95xx_status,
  984. .flags = FLAG_ETHER,
  985. };
  986. static const struct usb_device_id products[] = {
  987. {
  988. /* SMSC9500 USB Ethernet Device */
  989. USB_DEVICE(0x0424, 0x9500),
  990. .driver_info = (unsigned long) &smsc95xx_info,
  991. },
  992. { }, /* END */
  993. };
  994. MODULE_DEVICE_TABLE(usb, products);
  995. static struct usb_driver smsc95xx_driver = {
  996. .name = "smsc95xx",
  997. .id_table = products,
  998. .probe = usbnet_probe,
  999. .suspend = usbnet_suspend,
  1000. .resume = usbnet_resume,
  1001. .disconnect = usbnet_disconnect,
  1002. };
  1003. static int __init smsc95xx_init(void)
  1004. {
  1005. return usb_register(&smsc95xx_driver);
  1006. }
  1007. module_init(smsc95xx_init);
  1008. static void __exit smsc95xx_exit(void)
  1009. {
  1010. usb_deregister(&smsc95xx_driver);
  1011. }
  1012. module_exit(smsc95xx_exit);
  1013. MODULE_AUTHOR("Nancy Lin");
  1014. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@smsc.com>");
  1015. MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices");
  1016. MODULE_LICENSE("GPL");