processor.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483
  1. /*
  2. * include/asm-x86_64/processor.h
  3. *
  4. * Copyright (C) 1994 Linus Torvalds
  5. */
  6. #ifndef __ASM_X86_64_PROCESSOR_H
  7. #define __ASM_X86_64_PROCESSOR_H
  8. #include <asm/segment.h>
  9. #include <asm/page.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/cpufeature.h>
  13. #include <linux/threads.h>
  14. #include <asm/msr.h>
  15. #include <asm/current.h>
  16. #include <asm/system.h>
  17. #include <asm/mmsegment.h>
  18. #include <asm/percpu.h>
  19. #include <linux/personality.h>
  20. #include <linux/cpumask.h>
  21. #include <asm/processor-flags.h>
  22. #define TF_MASK 0x00000100
  23. #define IF_MASK 0x00000200
  24. #define IOPL_MASK 0x00003000
  25. #define NT_MASK 0x00004000
  26. #define VM_MASK 0x00020000
  27. #define AC_MASK 0x00040000
  28. #define VIF_MASK 0x00080000 /* virtual interrupt flag */
  29. #define VIP_MASK 0x00100000 /* virtual interrupt pending */
  30. #define ID_MASK 0x00200000
  31. #define desc_empty(desc) \
  32. (!((desc)->a | (desc)->b))
  33. #define desc_equal(desc1, desc2) \
  34. (((desc1)->a == (desc2)->a) && ((desc1)->b == (desc2)->b))
  35. /*
  36. * Default implementation of macro that returns current
  37. * instruction pointer ("program counter").
  38. */
  39. #define current_text_addr() ({ void *pc; asm volatile("leaq 1f(%%rip),%0\n1:":"=r"(pc)); pc; })
  40. /*
  41. * CPU type and hardware bug flags. Kept separately for each CPU.
  42. */
  43. struct cpuinfo_x86 {
  44. __u8 x86; /* CPU family */
  45. __u8 x86_vendor; /* CPU vendor */
  46. __u8 x86_model;
  47. __u8 x86_mask;
  48. int cpuid_level; /* Maximum supported CPUID level, -1=no CPUID */
  49. __u32 x86_capability[NCAPINTS];
  50. char x86_vendor_id[16];
  51. char x86_model_id[64];
  52. int x86_cache_size; /* in KB */
  53. int x86_clflush_size;
  54. int x86_cache_alignment;
  55. int x86_tlbsize; /* number of 4K pages in DTLB/ITLB combined(in pages)*/
  56. __u8 x86_virt_bits, x86_phys_bits;
  57. __u8 x86_max_cores; /* cpuid returned max cores value */
  58. __u32 x86_power;
  59. __u32 extended_cpuid_level; /* Max extended CPUID function supported */
  60. unsigned long loops_per_jiffy;
  61. #ifdef CONFIG_SMP
  62. cpumask_t llc_shared_map; /* cpus sharing the last level cache */
  63. #endif
  64. __u8 apicid;
  65. #ifdef CONFIG_SMP
  66. __u8 booted_cores; /* number of cores as seen by OS */
  67. __u8 phys_proc_id; /* Physical Processor id. */
  68. __u8 cpu_core_id; /* Core id. */
  69. #endif
  70. } ____cacheline_aligned;
  71. #define X86_VENDOR_INTEL 0
  72. #define X86_VENDOR_CYRIX 1
  73. #define X86_VENDOR_AMD 2
  74. #define X86_VENDOR_UMC 3
  75. #define X86_VENDOR_NEXGEN 4
  76. #define X86_VENDOR_CENTAUR 5
  77. #define X86_VENDOR_RISE 6
  78. #define X86_VENDOR_TRANSMETA 7
  79. #define X86_VENDOR_NUM 8
  80. #define X86_VENDOR_UNKNOWN 0xff
  81. #ifdef CONFIG_SMP
  82. extern struct cpuinfo_x86 cpu_data[];
  83. #define current_cpu_data cpu_data[smp_processor_id()]
  84. #else
  85. #define cpu_data (&boot_cpu_data)
  86. #define current_cpu_data boot_cpu_data
  87. #endif
  88. extern char ignore_irq13;
  89. extern void identify_cpu(struct cpuinfo_x86 *);
  90. extern void print_cpu_info(struct cpuinfo_x86 *);
  91. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  92. extern unsigned short num_cache_leaves;
  93. /*
  94. * Intel CPU features in CR4
  95. */
  96. #define X86_CR4_VME 0x0001 /* enable vm86 extensions */
  97. #define X86_CR4_PVI 0x0002 /* virtual interrupts flag enable */
  98. #define X86_CR4_TSD 0x0004 /* disable time stamp at ipl 3 */
  99. #define X86_CR4_DE 0x0008 /* enable debugging extensions */
  100. #define X86_CR4_PSE 0x0010 /* enable page size extensions */
  101. #define X86_CR4_PAE 0x0020 /* enable physical address extensions */
  102. #define X86_CR4_MCE 0x0040 /* Machine check enable */
  103. #define X86_CR4_PGE 0x0080 /* enable global pages */
  104. #define X86_CR4_PCE 0x0100 /* enable performance counters at ipl 3 */
  105. #define X86_CR4_OSFXSR 0x0200 /* enable fast FPU save and restore */
  106. #define X86_CR4_OSXMMEXCPT 0x0400 /* enable unmasked SSE exceptions */
  107. /*
  108. * Save the cr4 feature set we're using (ie
  109. * Pentium 4MB enable and PPro Global page
  110. * enable), so that any CPU's that boot up
  111. * after us can get the correct flags.
  112. */
  113. extern unsigned long mmu_cr4_features;
  114. static inline void set_in_cr4 (unsigned long mask)
  115. {
  116. mmu_cr4_features |= mask;
  117. __asm__("movq %%cr4,%%rax\n\t"
  118. "orq %0,%%rax\n\t"
  119. "movq %%rax,%%cr4\n"
  120. : : "irg" (mask)
  121. :"ax");
  122. }
  123. static inline void clear_in_cr4 (unsigned long mask)
  124. {
  125. mmu_cr4_features &= ~mask;
  126. __asm__("movq %%cr4,%%rax\n\t"
  127. "andq %0,%%rax\n\t"
  128. "movq %%rax,%%cr4\n"
  129. : : "irg" (~mask)
  130. :"ax");
  131. }
  132. /*
  133. * User space process size. 47bits minus one guard page.
  134. */
  135. #define TASK_SIZE64 (0x800000000000UL - 4096)
  136. /* This decides where the kernel will search for a free chunk of vm
  137. * space during mmap's.
  138. */
  139. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? 0xc0000000 : 0xFFFFe000)
  140. #define TASK_SIZE (test_thread_flag(TIF_IA32) ? IA32_PAGE_OFFSET : TASK_SIZE64)
  141. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? IA32_PAGE_OFFSET : TASK_SIZE64)
  142. #define TASK_UNMAPPED_BASE PAGE_ALIGN(TASK_SIZE/3)
  143. /*
  144. * Size of io_bitmap.
  145. */
  146. #define IO_BITMAP_BITS 65536
  147. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  148. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  149. #define IO_BITMAP_OFFSET offsetof(struct tss_struct,io_bitmap)
  150. #define INVALID_IO_BITMAP_OFFSET 0x8000
  151. struct i387_fxsave_struct {
  152. u16 cwd;
  153. u16 swd;
  154. u16 twd;
  155. u16 fop;
  156. u64 rip;
  157. u64 rdp;
  158. u32 mxcsr;
  159. u32 mxcsr_mask;
  160. u32 st_space[32]; /* 8*16 bytes for each FP-reg = 128 bytes */
  161. u32 xmm_space[64]; /* 16*16 bytes for each XMM-reg = 256 bytes */
  162. u32 padding[24];
  163. } __attribute__ ((aligned (16)));
  164. union i387_union {
  165. struct i387_fxsave_struct fxsave;
  166. };
  167. struct tss_struct {
  168. u32 reserved1;
  169. u64 rsp0;
  170. u64 rsp1;
  171. u64 rsp2;
  172. u64 reserved2;
  173. u64 ist[7];
  174. u32 reserved3;
  175. u32 reserved4;
  176. u16 reserved5;
  177. u16 io_bitmap_base;
  178. /*
  179. * The extra 1 is there because the CPU will access an
  180. * additional byte beyond the end of the IO permission
  181. * bitmap. The extra byte must be all 1 bits, and must
  182. * be within the limit. Thus we have:
  183. *
  184. * 128 bytes, the bitmap itself, for ports 0..0x3ff
  185. * 8 bytes, for an extra "long" of ~0UL
  186. */
  187. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  188. } __attribute__((packed)) ____cacheline_aligned;
  189. extern struct cpuinfo_x86 boot_cpu_data;
  190. DECLARE_PER_CPU(struct tss_struct,init_tss);
  191. /* Save the original ist values for checking stack pointers during debugging */
  192. struct orig_ist {
  193. unsigned long ist[7];
  194. };
  195. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  196. #ifdef CONFIG_X86_VSMP
  197. #define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  198. #define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  199. #else
  200. #define ARCH_MIN_TASKALIGN 16
  201. #define ARCH_MIN_MMSTRUCT_ALIGN 0
  202. #endif
  203. struct thread_struct {
  204. unsigned long rsp0;
  205. unsigned long rsp;
  206. unsigned long userrsp; /* Copy from PDA */
  207. unsigned long fs;
  208. unsigned long gs;
  209. unsigned short es, ds, fsindex, gsindex;
  210. /* Hardware debugging registers */
  211. unsigned long debugreg0;
  212. unsigned long debugreg1;
  213. unsigned long debugreg2;
  214. unsigned long debugreg3;
  215. unsigned long debugreg6;
  216. unsigned long debugreg7;
  217. /* fault info */
  218. unsigned long cr2, trap_no, error_code;
  219. /* floating point info */
  220. union i387_union i387 __attribute__((aligned(16)));
  221. /* IO permissions. the bitmap could be moved into the GDT, that would make
  222. switch faster for a limited number of ioperm using tasks. -AK */
  223. int ioperm;
  224. unsigned long *io_bitmap_ptr;
  225. unsigned io_bitmap_max;
  226. /* cached TLS descriptors. */
  227. u64 tls_array[GDT_ENTRY_TLS_ENTRIES];
  228. } __attribute__((aligned(16)));
  229. #define INIT_THREAD { \
  230. .rsp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  231. }
  232. #define INIT_TSS { \
  233. .rsp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  234. }
  235. #define INIT_MMAP \
  236. { &init_mm, 0, 0, NULL, PAGE_SHARED, VM_READ | VM_WRITE | VM_EXEC, 1, NULL, NULL }
  237. #define start_thread(regs,new_rip,new_rsp) do { \
  238. asm volatile("movl %0,%%fs; movl %0,%%es; movl %0,%%ds": :"r" (0)); \
  239. load_gs_index(0); \
  240. (regs)->rip = (new_rip); \
  241. (regs)->rsp = (new_rsp); \
  242. write_pda(oldrsp, (new_rsp)); \
  243. (regs)->cs = __USER_CS; \
  244. (regs)->ss = __USER_DS; \
  245. (regs)->eflags = 0x200; \
  246. set_fs(USER_DS); \
  247. } while(0)
  248. #define get_debugreg(var, register) \
  249. __asm__("movq %%db" #register ", %0" \
  250. :"=r" (var))
  251. #define set_debugreg(value, register) \
  252. __asm__("movq %0,%%db" #register \
  253. : /* no output */ \
  254. :"r" (value))
  255. struct task_struct;
  256. struct mm_struct;
  257. /* Free all resources held by a thread. */
  258. extern void release_thread(struct task_struct *);
  259. /* Prepare to copy thread state - unlazy all lazy status */
  260. extern void prepare_to_copy(struct task_struct *tsk);
  261. /*
  262. * create a kernel thread without removing it from tasklists
  263. */
  264. extern long kernel_thread(int (*fn)(void *), void * arg, unsigned long flags);
  265. /*
  266. * Return saved PC of a blocked thread.
  267. * What is this good for? it will be always the scheduler or ret_from_fork.
  268. */
  269. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.rsp - 8))
  270. extern unsigned long get_wchan(struct task_struct *p);
  271. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.rsp0 - 1)
  272. #define KSTK_EIP(tsk) (task_pt_regs(tsk)->rip)
  273. #define KSTK_ESP(tsk) -1 /* sorry. doesn't work for syscall. */
  274. struct microcode_header {
  275. unsigned int hdrver;
  276. unsigned int rev;
  277. unsigned int date;
  278. unsigned int sig;
  279. unsigned int cksum;
  280. unsigned int ldrver;
  281. unsigned int pf;
  282. unsigned int datasize;
  283. unsigned int totalsize;
  284. unsigned int reserved[3];
  285. };
  286. struct microcode {
  287. struct microcode_header hdr;
  288. unsigned int bits[0];
  289. };
  290. typedef struct microcode microcode_t;
  291. typedef struct microcode_header microcode_header_t;
  292. /* microcode format is extended from prescott processors */
  293. struct extended_signature {
  294. unsigned int sig;
  295. unsigned int pf;
  296. unsigned int cksum;
  297. };
  298. struct extended_sigtable {
  299. unsigned int count;
  300. unsigned int cksum;
  301. unsigned int reserved[3];
  302. struct extended_signature sigs[0];
  303. };
  304. #define ASM_NOP1 K8_NOP1
  305. #define ASM_NOP2 K8_NOP2
  306. #define ASM_NOP3 K8_NOP3
  307. #define ASM_NOP4 K8_NOP4
  308. #define ASM_NOP5 K8_NOP5
  309. #define ASM_NOP6 K8_NOP6
  310. #define ASM_NOP7 K8_NOP7
  311. #define ASM_NOP8 K8_NOP8
  312. /* Opteron nops */
  313. #define K8_NOP1 ".byte 0x90\n"
  314. #define K8_NOP2 ".byte 0x66,0x90\n"
  315. #define K8_NOP3 ".byte 0x66,0x66,0x90\n"
  316. #define K8_NOP4 ".byte 0x66,0x66,0x66,0x90\n"
  317. #define K8_NOP5 K8_NOP3 K8_NOP2
  318. #define K8_NOP6 K8_NOP3 K8_NOP3
  319. #define K8_NOP7 K8_NOP4 K8_NOP3
  320. #define K8_NOP8 K8_NOP4 K8_NOP4
  321. #define ASM_NOP_MAX 8
  322. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  323. static inline void rep_nop(void)
  324. {
  325. __asm__ __volatile__("rep;nop": : :"memory");
  326. }
  327. /* Stop speculative execution */
  328. static inline void sync_core(void)
  329. {
  330. int tmp;
  331. asm volatile("cpuid" : "=a" (tmp) : "0" (1) : "ebx","ecx","edx","memory");
  332. }
  333. #define cpu_has_fpu 1
  334. #define ARCH_HAS_PREFETCH
  335. static inline void prefetch(void *x)
  336. {
  337. asm volatile("prefetcht0 %0" :: "m" (*(unsigned long *)x));
  338. }
  339. #define ARCH_HAS_PREFETCHW 1
  340. static inline void prefetchw(void *x)
  341. {
  342. alternative_input("prefetcht0 (%1)",
  343. "prefetchw (%1)",
  344. X86_FEATURE_3DNOW,
  345. "r" (x));
  346. }
  347. #define ARCH_HAS_SPINLOCK_PREFETCH 1
  348. #define spin_lock_prefetch(x) prefetchw(x)
  349. #define cpu_relax() rep_nop()
  350. /*
  351. * NSC/Cyrix CPU configuration register indexes
  352. */
  353. #define CX86_CCR0 0xc0
  354. #define CX86_CCR1 0xc1
  355. #define CX86_CCR2 0xc2
  356. #define CX86_CCR3 0xc3
  357. #define CX86_CCR4 0xe8
  358. #define CX86_CCR5 0xe9
  359. #define CX86_CCR6 0xea
  360. #define CX86_CCR7 0xeb
  361. #define CX86_DIR0 0xfe
  362. #define CX86_DIR1 0xff
  363. #define CX86_ARR_BASE 0xc4
  364. #define CX86_RCR_BASE 0xdc
  365. /*
  366. * NSC/Cyrix CPU indexed register access macros
  367. */
  368. #define getCx86(reg) ({ outb((reg), 0x22); inb(0x23); })
  369. #define setCx86(reg, data) do { \
  370. outb((reg), 0x22); \
  371. outb((data), 0x23); \
  372. } while (0)
  373. static inline void serialize_cpu(void)
  374. {
  375. __asm__ __volatile__ ("cpuid" : : : "ax", "bx", "cx", "dx");
  376. }
  377. static inline void __monitor(const void *eax, unsigned long ecx,
  378. unsigned long edx)
  379. {
  380. /* "monitor %eax,%ecx,%edx;" */
  381. asm volatile(
  382. ".byte 0x0f,0x01,0xc8;"
  383. : :"a" (eax), "c" (ecx), "d"(edx));
  384. }
  385. static inline void __mwait(unsigned long eax, unsigned long ecx)
  386. {
  387. /* "mwait %eax,%ecx;" */
  388. asm volatile(
  389. ".byte 0x0f,0x01,0xc9;"
  390. : :"a" (eax), "c" (ecx));
  391. }
  392. static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
  393. {
  394. /* "mwait %eax,%ecx;" */
  395. asm volatile(
  396. "sti; .byte 0x0f,0x01,0xc9;"
  397. : :"a" (eax), "c" (ecx));
  398. }
  399. extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
  400. #define stack_current() \
  401. ({ \
  402. struct thread_info *ti; \
  403. asm("andq %%rsp,%0; ":"=r" (ti) : "0" (CURRENT_MASK)); \
  404. ti->task; \
  405. })
  406. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  407. extern unsigned long boot_option_idle_override;
  408. /* Boot loader type from the setup header */
  409. extern int bootloader_type;
  410. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  411. #endif /* __ASM_X86_64_PROCESSOR_H */