radeon_kms.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include <drm/radeon_drm.h>
  31. #include "radeon_asic.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. #include <linux/pm_runtime.h>
  35. /**
  36. * radeon_driver_unload_kms - Main unload function for KMS.
  37. *
  38. * @dev: drm dev pointer
  39. *
  40. * This is the main unload function for KMS (all asics).
  41. * It calls radeon_modeset_fini() to tear down the
  42. * displays, and radeon_device_fini() to tear down
  43. * the rest of the device (CP, writeback, etc.).
  44. * Returns 0 on success.
  45. */
  46. int radeon_driver_unload_kms(struct drm_device *dev)
  47. {
  48. struct radeon_device *rdev = dev->dev_private;
  49. if (rdev == NULL)
  50. return 0;
  51. if (rdev->rmmio == NULL)
  52. goto done_free;
  53. pm_runtime_get_sync(dev->dev);
  54. radeon_acpi_fini(rdev);
  55. radeon_modeset_fini(rdev);
  56. radeon_device_fini(rdev);
  57. done_free:
  58. kfree(rdev);
  59. dev->dev_private = NULL;
  60. return 0;
  61. }
  62. /**
  63. * radeon_driver_load_kms - Main load function for KMS.
  64. *
  65. * @dev: drm dev pointer
  66. * @flags: device flags
  67. *
  68. * This is the main load function for KMS (all asics).
  69. * It calls radeon_device_init() to set up the non-display
  70. * parts of the chip (asic init, CP, writeback, etc.), and
  71. * radeon_modeset_init() to set up the display parts
  72. * (crtcs, encoders, hotplug detect, etc.).
  73. * Returns 0 on success, error on failure.
  74. */
  75. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  76. {
  77. struct radeon_device *rdev;
  78. int r, acpi_status;
  79. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  80. if (rdev == NULL) {
  81. return -ENOMEM;
  82. }
  83. dev->dev_private = (void *)rdev;
  84. /* update BUS flag */
  85. if (drm_pci_device_is_agp(dev)) {
  86. flags |= RADEON_IS_AGP;
  87. } else if (pci_is_pcie(dev->pdev)) {
  88. flags |= RADEON_IS_PCIE;
  89. } else {
  90. flags |= RADEON_IS_PCI;
  91. }
  92. /* radeon_device_init should report only fatal error
  93. * like memory allocation failure or iomapping failure,
  94. * or memory manager initialization failure, it must
  95. * properly initialize the GPU MC controller and permit
  96. * VRAM allocation
  97. */
  98. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  99. if (r) {
  100. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  101. goto out;
  102. }
  103. /* Again modeset_init should fail only on fatal error
  104. * otherwise it should provide enough functionalities
  105. * for shadowfb to run
  106. */
  107. r = radeon_modeset_init(rdev);
  108. if (r)
  109. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  110. /* Call ACPI methods: require modeset init
  111. * but failure is not fatal
  112. */
  113. if (!r) {
  114. acpi_status = radeon_acpi_init(rdev);
  115. if (acpi_status)
  116. dev_dbg(&dev->pdev->dev,
  117. "Error during ACPI methods call\n");
  118. }
  119. if (radeon_runtime_pm != 0) {
  120. pm_runtime_use_autosuspend(dev->dev);
  121. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  122. pm_runtime_set_active(dev->dev);
  123. pm_runtime_allow(dev->dev);
  124. pm_runtime_mark_last_busy(dev->dev);
  125. pm_runtime_put_autosuspend(dev->dev);
  126. }
  127. out:
  128. if (r)
  129. radeon_driver_unload_kms(dev);
  130. return r;
  131. }
  132. /**
  133. * radeon_set_filp_rights - Set filp right.
  134. *
  135. * @dev: drm dev pointer
  136. * @owner: drm file
  137. * @applier: drm file
  138. * @value: value
  139. *
  140. * Sets the filp rights for the device (all asics).
  141. */
  142. static void radeon_set_filp_rights(struct drm_device *dev,
  143. struct drm_file **owner,
  144. struct drm_file *applier,
  145. uint32_t *value)
  146. {
  147. mutex_lock(&dev->struct_mutex);
  148. if (*value == 1) {
  149. /* wants rights */
  150. if (!*owner)
  151. *owner = applier;
  152. } else if (*value == 0) {
  153. /* revokes rights */
  154. if (*owner == applier)
  155. *owner = NULL;
  156. }
  157. *value = *owner == applier ? 1 : 0;
  158. mutex_unlock(&dev->struct_mutex);
  159. }
  160. /*
  161. * Userspace get information ioctl
  162. */
  163. /**
  164. * radeon_info_ioctl - answer a device specific request.
  165. *
  166. * @rdev: radeon device pointer
  167. * @data: request object
  168. * @filp: drm filp
  169. *
  170. * This function is used to pass device specific parameters to the userspace
  171. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  172. * etc. (all asics).
  173. * Returns 0 on success, -EINVAL on failure.
  174. */
  175. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  176. {
  177. struct radeon_device *rdev = dev->dev_private;
  178. struct drm_radeon_info *info = data;
  179. struct radeon_mode_info *minfo = &rdev->mode_info;
  180. uint32_t *value, value_tmp, *value_ptr, value_size;
  181. uint64_t value64;
  182. struct drm_crtc *crtc;
  183. int i, found;
  184. value_ptr = (uint32_t *)((unsigned long)info->value);
  185. value = &value_tmp;
  186. value_size = sizeof(uint32_t);
  187. switch (info->request) {
  188. case RADEON_INFO_DEVICE_ID:
  189. *value = dev->pdev->device;
  190. break;
  191. case RADEON_INFO_NUM_GB_PIPES:
  192. *value = rdev->num_gb_pipes;
  193. break;
  194. case RADEON_INFO_NUM_Z_PIPES:
  195. *value = rdev->num_z_pipes;
  196. break;
  197. case RADEON_INFO_ACCEL_WORKING:
  198. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  199. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  200. *value = false;
  201. else
  202. *value = rdev->accel_working;
  203. break;
  204. case RADEON_INFO_CRTC_FROM_ID:
  205. if (DRM_COPY_FROM_USER(value, value_ptr, sizeof(uint32_t))) {
  206. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  207. return -EFAULT;
  208. }
  209. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  210. crtc = (struct drm_crtc *)minfo->crtcs[i];
  211. if (crtc && crtc->base.id == *value) {
  212. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  213. *value = radeon_crtc->crtc_id;
  214. found = 1;
  215. break;
  216. }
  217. }
  218. if (!found) {
  219. DRM_DEBUG_KMS("unknown crtc id %d\n", *value);
  220. return -EINVAL;
  221. }
  222. break;
  223. case RADEON_INFO_ACCEL_WORKING2:
  224. *value = rdev->accel_working;
  225. break;
  226. case RADEON_INFO_TILING_CONFIG:
  227. if (rdev->family >= CHIP_BONAIRE)
  228. *value = rdev->config.cik.tile_config;
  229. else if (rdev->family >= CHIP_TAHITI)
  230. *value = rdev->config.si.tile_config;
  231. else if (rdev->family >= CHIP_CAYMAN)
  232. *value = rdev->config.cayman.tile_config;
  233. else if (rdev->family >= CHIP_CEDAR)
  234. *value = rdev->config.evergreen.tile_config;
  235. else if (rdev->family >= CHIP_RV770)
  236. *value = rdev->config.rv770.tile_config;
  237. else if (rdev->family >= CHIP_R600)
  238. *value = rdev->config.r600.tile_config;
  239. else {
  240. DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
  241. return -EINVAL;
  242. }
  243. break;
  244. case RADEON_INFO_WANT_HYPERZ:
  245. /* The "value" here is both an input and output parameter.
  246. * If the input value is 1, filp requests hyper-z access.
  247. * If the input value is 0, filp revokes its hyper-z access.
  248. *
  249. * When returning, the value is 1 if filp owns hyper-z access,
  250. * 0 otherwise. */
  251. if (DRM_COPY_FROM_USER(value, value_ptr, sizeof(uint32_t))) {
  252. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  253. return -EFAULT;
  254. }
  255. if (*value >= 2) {
  256. DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value);
  257. return -EINVAL;
  258. }
  259. radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, value);
  260. break;
  261. case RADEON_INFO_WANT_CMASK:
  262. /* The same logic as Hyper-Z. */
  263. if (DRM_COPY_FROM_USER(value, value_ptr, sizeof(uint32_t))) {
  264. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  265. return -EFAULT;
  266. }
  267. if (*value >= 2) {
  268. DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value);
  269. return -EINVAL;
  270. }
  271. radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, value);
  272. break;
  273. case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
  274. /* return clock value in KHz */
  275. if (rdev->asic->get_xclk)
  276. *value = radeon_get_xclk(rdev) * 10;
  277. else
  278. *value = rdev->clock.spll.reference_freq * 10;
  279. break;
  280. case RADEON_INFO_NUM_BACKENDS:
  281. if (rdev->family >= CHIP_BONAIRE)
  282. *value = rdev->config.cik.max_backends_per_se *
  283. rdev->config.cik.max_shader_engines;
  284. else if (rdev->family >= CHIP_TAHITI)
  285. *value = rdev->config.si.max_backends_per_se *
  286. rdev->config.si.max_shader_engines;
  287. else if (rdev->family >= CHIP_CAYMAN)
  288. *value = rdev->config.cayman.max_backends_per_se *
  289. rdev->config.cayman.max_shader_engines;
  290. else if (rdev->family >= CHIP_CEDAR)
  291. *value = rdev->config.evergreen.max_backends;
  292. else if (rdev->family >= CHIP_RV770)
  293. *value = rdev->config.rv770.max_backends;
  294. else if (rdev->family >= CHIP_R600)
  295. *value = rdev->config.r600.max_backends;
  296. else {
  297. return -EINVAL;
  298. }
  299. break;
  300. case RADEON_INFO_NUM_TILE_PIPES:
  301. if (rdev->family >= CHIP_BONAIRE)
  302. *value = rdev->config.cik.max_tile_pipes;
  303. else if (rdev->family >= CHIP_TAHITI)
  304. *value = rdev->config.si.max_tile_pipes;
  305. else if (rdev->family >= CHIP_CAYMAN)
  306. *value = rdev->config.cayman.max_tile_pipes;
  307. else if (rdev->family >= CHIP_CEDAR)
  308. *value = rdev->config.evergreen.max_tile_pipes;
  309. else if (rdev->family >= CHIP_RV770)
  310. *value = rdev->config.rv770.max_tile_pipes;
  311. else if (rdev->family >= CHIP_R600)
  312. *value = rdev->config.r600.max_tile_pipes;
  313. else {
  314. return -EINVAL;
  315. }
  316. break;
  317. case RADEON_INFO_FUSION_GART_WORKING:
  318. *value = 1;
  319. break;
  320. case RADEON_INFO_BACKEND_MAP:
  321. if (rdev->family >= CHIP_BONAIRE)
  322. return -EINVAL;
  323. else if (rdev->family >= CHIP_TAHITI)
  324. *value = rdev->config.si.backend_map;
  325. else if (rdev->family >= CHIP_CAYMAN)
  326. *value = rdev->config.cayman.backend_map;
  327. else if (rdev->family >= CHIP_CEDAR)
  328. *value = rdev->config.evergreen.backend_map;
  329. else if (rdev->family >= CHIP_RV770)
  330. *value = rdev->config.rv770.backend_map;
  331. else if (rdev->family >= CHIP_R600)
  332. *value = rdev->config.r600.backend_map;
  333. else {
  334. return -EINVAL;
  335. }
  336. break;
  337. case RADEON_INFO_VA_START:
  338. /* this is where we report if vm is supported or not */
  339. if (rdev->family < CHIP_CAYMAN)
  340. return -EINVAL;
  341. *value = RADEON_VA_RESERVED_SIZE;
  342. break;
  343. case RADEON_INFO_IB_VM_MAX_SIZE:
  344. /* this is where we report if vm is supported or not */
  345. if (rdev->family < CHIP_CAYMAN)
  346. return -EINVAL;
  347. *value = RADEON_IB_VM_MAX_SIZE;
  348. break;
  349. case RADEON_INFO_MAX_PIPES:
  350. if (rdev->family >= CHIP_BONAIRE)
  351. *value = rdev->config.cik.max_cu_per_sh;
  352. else if (rdev->family >= CHIP_TAHITI)
  353. *value = rdev->config.si.max_cu_per_sh;
  354. else if (rdev->family >= CHIP_CAYMAN)
  355. *value = rdev->config.cayman.max_pipes_per_simd;
  356. else if (rdev->family >= CHIP_CEDAR)
  357. *value = rdev->config.evergreen.max_pipes;
  358. else if (rdev->family >= CHIP_RV770)
  359. *value = rdev->config.rv770.max_pipes;
  360. else if (rdev->family >= CHIP_R600)
  361. *value = rdev->config.r600.max_pipes;
  362. else {
  363. return -EINVAL;
  364. }
  365. break;
  366. case RADEON_INFO_TIMESTAMP:
  367. if (rdev->family < CHIP_R600) {
  368. DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
  369. return -EINVAL;
  370. }
  371. value = (uint32_t*)&value64;
  372. value_size = sizeof(uint64_t);
  373. value64 = radeon_get_gpu_clock_counter(rdev);
  374. break;
  375. case RADEON_INFO_MAX_SE:
  376. if (rdev->family >= CHIP_BONAIRE)
  377. *value = rdev->config.cik.max_shader_engines;
  378. else if (rdev->family >= CHIP_TAHITI)
  379. *value = rdev->config.si.max_shader_engines;
  380. else if (rdev->family >= CHIP_CAYMAN)
  381. *value = rdev->config.cayman.max_shader_engines;
  382. else if (rdev->family >= CHIP_CEDAR)
  383. *value = rdev->config.evergreen.num_ses;
  384. else
  385. *value = 1;
  386. break;
  387. case RADEON_INFO_MAX_SH_PER_SE:
  388. if (rdev->family >= CHIP_BONAIRE)
  389. *value = rdev->config.cik.max_sh_per_se;
  390. else if (rdev->family >= CHIP_TAHITI)
  391. *value = rdev->config.si.max_sh_per_se;
  392. else
  393. return -EINVAL;
  394. break;
  395. case RADEON_INFO_FASTFB_WORKING:
  396. *value = rdev->fastfb_working;
  397. break;
  398. case RADEON_INFO_RING_WORKING:
  399. if (DRM_COPY_FROM_USER(value, value_ptr, sizeof(uint32_t))) {
  400. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  401. return -EFAULT;
  402. }
  403. switch (*value) {
  404. case RADEON_CS_RING_GFX:
  405. case RADEON_CS_RING_COMPUTE:
  406. *value = rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready;
  407. break;
  408. case RADEON_CS_RING_DMA:
  409. *value = rdev->ring[R600_RING_TYPE_DMA_INDEX].ready;
  410. *value |= rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready;
  411. break;
  412. case RADEON_CS_RING_UVD:
  413. *value = rdev->ring[R600_RING_TYPE_UVD_INDEX].ready;
  414. break;
  415. default:
  416. return -EINVAL;
  417. }
  418. break;
  419. case RADEON_INFO_SI_TILE_MODE_ARRAY:
  420. if (rdev->family >= CHIP_BONAIRE) {
  421. value = rdev->config.cik.tile_mode_array;
  422. value_size = sizeof(uint32_t)*32;
  423. } else if (rdev->family >= CHIP_TAHITI) {
  424. value = rdev->config.si.tile_mode_array;
  425. value_size = sizeof(uint32_t)*32;
  426. } else {
  427. DRM_DEBUG_KMS("tile mode array is si+ only!\n");
  428. return -EINVAL;
  429. }
  430. break;
  431. case RADEON_INFO_SI_CP_DMA_COMPUTE:
  432. *value = 1;
  433. break;
  434. default:
  435. DRM_DEBUG_KMS("Invalid request %d\n", info->request);
  436. return -EINVAL;
  437. }
  438. if (DRM_COPY_TO_USER(value_ptr, (char*)value, value_size)) {
  439. DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
  440. return -EFAULT;
  441. }
  442. return 0;
  443. }
  444. /*
  445. * Outdated mess for old drm with Xorg being in charge (void function now).
  446. */
  447. /**
  448. * radeon_driver_firstopen_kms - drm callback for last close
  449. *
  450. * @dev: drm dev pointer
  451. *
  452. * Switch vga switcheroo state after last close (all asics).
  453. */
  454. void radeon_driver_lastclose_kms(struct drm_device *dev)
  455. {
  456. vga_switcheroo_process_delayed_switch();
  457. }
  458. /**
  459. * radeon_driver_open_kms - drm callback for open
  460. *
  461. * @dev: drm dev pointer
  462. * @file_priv: drm file
  463. *
  464. * On device open, init vm on cayman+ (all asics).
  465. * Returns 0 on success, error on failure.
  466. */
  467. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  468. {
  469. struct radeon_device *rdev = dev->dev_private;
  470. int r;
  471. file_priv->driver_priv = NULL;
  472. r = pm_runtime_get_sync(dev->dev);
  473. if (r < 0)
  474. return r;
  475. /* new gpu have virtual address space support */
  476. if (rdev->family >= CHIP_CAYMAN) {
  477. struct radeon_fpriv *fpriv;
  478. struct radeon_bo_va *bo_va;
  479. int r;
  480. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  481. if (unlikely(!fpriv)) {
  482. return -ENOMEM;
  483. }
  484. radeon_vm_init(rdev, &fpriv->vm);
  485. /* map the ib pool buffer read only into
  486. * virtual address space */
  487. bo_va = radeon_vm_bo_add(rdev, &fpriv->vm,
  488. rdev->ring_tmp_bo.bo);
  489. r = radeon_vm_bo_set_addr(rdev, bo_va, RADEON_VA_IB_OFFSET,
  490. RADEON_VM_PAGE_READABLE |
  491. RADEON_VM_PAGE_SNOOPED);
  492. if (r) {
  493. radeon_vm_fini(rdev, &fpriv->vm);
  494. kfree(fpriv);
  495. return r;
  496. }
  497. file_priv->driver_priv = fpriv;
  498. }
  499. pm_runtime_mark_last_busy(dev->dev);
  500. pm_runtime_put_autosuspend(dev->dev);
  501. return 0;
  502. }
  503. /**
  504. * radeon_driver_postclose_kms - drm callback for post close
  505. *
  506. * @dev: drm dev pointer
  507. * @file_priv: drm file
  508. *
  509. * On device post close, tear down vm on cayman+ (all asics).
  510. */
  511. void radeon_driver_postclose_kms(struct drm_device *dev,
  512. struct drm_file *file_priv)
  513. {
  514. struct radeon_device *rdev = dev->dev_private;
  515. /* new gpu have virtual address space support */
  516. if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
  517. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  518. struct radeon_bo_va *bo_va;
  519. int r;
  520. r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
  521. if (!r) {
  522. bo_va = radeon_vm_bo_find(&fpriv->vm,
  523. rdev->ring_tmp_bo.bo);
  524. if (bo_va)
  525. radeon_vm_bo_rmv(rdev, bo_va);
  526. radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
  527. }
  528. radeon_vm_fini(rdev, &fpriv->vm);
  529. kfree(fpriv);
  530. file_priv->driver_priv = NULL;
  531. }
  532. }
  533. /**
  534. * radeon_driver_preclose_kms - drm callback for pre close
  535. *
  536. * @dev: drm dev pointer
  537. * @file_priv: drm file
  538. *
  539. * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
  540. * (all asics).
  541. */
  542. void radeon_driver_preclose_kms(struct drm_device *dev,
  543. struct drm_file *file_priv)
  544. {
  545. struct radeon_device *rdev = dev->dev_private;
  546. if (rdev->hyperz_filp == file_priv)
  547. rdev->hyperz_filp = NULL;
  548. if (rdev->cmask_filp == file_priv)
  549. rdev->cmask_filp = NULL;
  550. radeon_uvd_free_handles(rdev, file_priv);
  551. }
  552. /*
  553. * VBlank related functions.
  554. */
  555. /**
  556. * radeon_get_vblank_counter_kms - get frame count
  557. *
  558. * @dev: drm dev pointer
  559. * @crtc: crtc to get the frame count from
  560. *
  561. * Gets the frame count on the requested crtc (all asics).
  562. * Returns frame count on success, -EINVAL on failure.
  563. */
  564. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  565. {
  566. struct radeon_device *rdev = dev->dev_private;
  567. if (crtc < 0 || crtc >= rdev->num_crtc) {
  568. DRM_ERROR("Invalid crtc %d\n", crtc);
  569. return -EINVAL;
  570. }
  571. return radeon_get_vblank_counter(rdev, crtc);
  572. }
  573. /**
  574. * radeon_enable_vblank_kms - enable vblank interrupt
  575. *
  576. * @dev: drm dev pointer
  577. * @crtc: crtc to enable vblank interrupt for
  578. *
  579. * Enable the interrupt on the requested crtc (all asics).
  580. * Returns 0 on success, -EINVAL on failure.
  581. */
  582. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  583. {
  584. struct radeon_device *rdev = dev->dev_private;
  585. unsigned long irqflags;
  586. int r;
  587. if (crtc < 0 || crtc >= rdev->num_crtc) {
  588. DRM_ERROR("Invalid crtc %d\n", crtc);
  589. return -EINVAL;
  590. }
  591. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  592. rdev->irq.crtc_vblank_int[crtc] = true;
  593. r = radeon_irq_set(rdev);
  594. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  595. return r;
  596. }
  597. /**
  598. * radeon_disable_vblank_kms - disable vblank interrupt
  599. *
  600. * @dev: drm dev pointer
  601. * @crtc: crtc to disable vblank interrupt for
  602. *
  603. * Disable the interrupt on the requested crtc (all asics).
  604. */
  605. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  606. {
  607. struct radeon_device *rdev = dev->dev_private;
  608. unsigned long irqflags;
  609. if (crtc < 0 || crtc >= rdev->num_crtc) {
  610. DRM_ERROR("Invalid crtc %d\n", crtc);
  611. return;
  612. }
  613. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  614. rdev->irq.crtc_vblank_int[crtc] = false;
  615. radeon_irq_set(rdev);
  616. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  617. }
  618. /**
  619. * radeon_get_vblank_timestamp_kms - get vblank timestamp
  620. *
  621. * @dev: drm dev pointer
  622. * @crtc: crtc to get the timestamp for
  623. * @max_error: max error
  624. * @vblank_time: time value
  625. * @flags: flags passed to the driver
  626. *
  627. * Gets the timestamp on the requested crtc based on the
  628. * scanout position. (all asics).
  629. * Returns postive status flags on success, negative error on failure.
  630. */
  631. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  632. int *max_error,
  633. struct timeval *vblank_time,
  634. unsigned flags)
  635. {
  636. struct drm_crtc *drmcrtc;
  637. struct radeon_device *rdev = dev->dev_private;
  638. if (crtc < 0 || crtc >= dev->num_crtcs) {
  639. DRM_ERROR("Invalid crtc %d\n", crtc);
  640. return -EINVAL;
  641. }
  642. /* Get associated drm_crtc: */
  643. drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
  644. /* Helper routine in DRM core does all the work: */
  645. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  646. vblank_time, flags,
  647. drmcrtc);
  648. }
  649. #define KMS_INVALID_IOCTL(name) \
  650. int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
  651. { \
  652. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  653. return -EINVAL; \
  654. }
  655. /*
  656. * All these ioctls are invalid in kms world.
  657. */
  658. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  659. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  660. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  661. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  662. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  663. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  664. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  665. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  666. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  667. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  668. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  669. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  670. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  671. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  672. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  673. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  674. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  675. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  676. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  677. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  678. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  679. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  680. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  681. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  682. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  683. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  684. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  685. const struct drm_ioctl_desc radeon_ioctls_kms[] = {
  686. DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  687. DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  688. DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  689. DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  690. DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  691. DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  692. DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  693. DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  694. DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  695. DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  696. DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  697. DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  698. DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  699. DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  700. DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  701. DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  702. DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  703. DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  704. DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  705. DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  706. DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  707. DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  708. DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  709. DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  710. DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  711. DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  712. DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  713. /* KMS */
  714. DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  715. DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  716. DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  717. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  718. DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
  719. DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
  720. DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  721. DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  722. DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  723. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  724. DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  725. DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  726. DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  727. };
  728. int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);