phy_n.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. #include "main.h"
  24. struct nphy_txgains {
  25. u16 txgm[2];
  26. u16 pga[2];
  27. u16 pad[2];
  28. u16 ipa[2];
  29. };
  30. struct nphy_iqcal_params {
  31. u16 txgm;
  32. u16 pga;
  33. u16 pad;
  34. u16 ipa;
  35. u16 cal_gain;
  36. u16 ncorr[5];
  37. };
  38. struct nphy_iq_est {
  39. s32 iq0_prod;
  40. u32 i0_pwr;
  41. u32 q0_pwr;
  42. s32 iq1_prod;
  43. u32 i1_pwr;
  44. u32 q1_pwr;
  45. };
  46. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  47. {//TODO
  48. }
  49. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  50. {//TODO
  51. }
  52. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  53. bool ignore_tssi)
  54. {//TODO
  55. return B43_TXPWR_RES_DONE;
  56. }
  57. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  58. const struct b43_nphy_channeltab_entry *e)
  59. {
  60. b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
  61. b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  62. b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  63. b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  64. b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  65. b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  66. b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  67. b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  68. b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  69. b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  70. b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  71. b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  72. b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  73. b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  74. b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  75. b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  76. b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  77. b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  78. b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  79. b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  80. b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  81. b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  82. }
  83. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  84. const struct b43_nphy_channeltab_entry *e)
  85. {
  86. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  87. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  88. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  89. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  90. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  91. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  92. }
  93. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  94. {
  95. //TODO
  96. }
  97. /* Tune the hardware to a new channel. */
  98. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  99. {
  100. const struct b43_nphy_channeltab_entry *tabent;
  101. tabent = b43_nphy_get_chantabent(dev, channel);
  102. if (!tabent)
  103. return -ESRCH;
  104. //FIXME enable/disable band select upper20 in RXCTL
  105. if (0 /*FIXME 5Ghz*/)
  106. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  107. else
  108. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  109. b43_chantab_radio_upload(dev, tabent);
  110. udelay(50);
  111. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  112. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  113. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  114. udelay(300);
  115. if (0 /*FIXME 5Ghz*/)
  116. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  117. else
  118. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  119. b43_chantab_phy_upload(dev, tabent);
  120. b43_nphy_tx_power_fix(dev);
  121. return 0;
  122. }
  123. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  124. {
  125. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  126. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  127. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  128. B43_NPHY_RFCTL_CMD_CHIP0PU |
  129. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  130. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  131. B43_NPHY_RFCTL_CMD_PORFORCE);
  132. }
  133. static void b43_radio_init2055_post(struct b43_wldev *dev)
  134. {
  135. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  136. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  137. int i;
  138. u16 val;
  139. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  140. msleep(1);
  141. if ((sprom->revision != 4) ||
  142. !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
  143. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  144. (binfo->type != 0x46D) ||
  145. (binfo->rev < 0x41)) {
  146. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  147. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  148. msleep(1);
  149. }
  150. }
  151. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  152. msleep(1);
  153. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  154. msleep(1);
  155. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  156. msleep(1);
  157. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  158. msleep(1);
  159. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  160. msleep(1);
  161. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  162. msleep(1);
  163. for (i = 0; i < 100; i++) {
  164. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  165. if (val & 0x80)
  166. break;
  167. udelay(10);
  168. }
  169. msleep(1);
  170. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  171. msleep(1);
  172. nphy_channel_switch(dev, dev->phy.channel);
  173. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  174. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  175. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  176. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  177. }
  178. /* Initialize a Broadcom 2055 N-radio */
  179. static void b43_radio_init2055(struct b43_wldev *dev)
  180. {
  181. b43_radio_init2055_pre(dev);
  182. if (b43_status(dev) < B43_STAT_INITIALIZED)
  183. b2055_upload_inittab(dev, 0, 1);
  184. else
  185. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  186. b43_radio_init2055_post(dev);
  187. }
  188. void b43_nphy_radio_turn_on(struct b43_wldev *dev)
  189. {
  190. b43_radio_init2055(dev);
  191. }
  192. void b43_nphy_radio_turn_off(struct b43_wldev *dev)
  193. {
  194. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  195. ~B43_NPHY_RFCTL_CMD_EN);
  196. }
  197. #define ntab_upload(dev, offset, data) do { \
  198. unsigned int i; \
  199. for (i = 0; i < (offset##_SIZE); i++) \
  200. b43_ntab_write(dev, (offset) + i, (data)[i]); \
  201. } while (0)
  202. /*
  203. * Upload the N-PHY tables.
  204. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  205. */
  206. static void b43_nphy_tables_init(struct b43_wldev *dev)
  207. {
  208. if (dev->phy.rev < 3)
  209. b43_nphy_rev0_1_2_tables_init(dev);
  210. else
  211. b43_nphy_rev3plus_tables_init(dev);
  212. }
  213. static void b43_nphy_workarounds(struct b43_wldev *dev)
  214. {
  215. struct b43_phy *phy = &dev->phy;
  216. unsigned int i;
  217. b43_phy_set(dev, B43_NPHY_IQFLIP,
  218. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  219. if (1 /* FIXME band is 2.4GHz */) {
  220. b43_phy_set(dev, B43_NPHY_CLASSCTL,
  221. B43_NPHY_CLASSCTL_CCKEN);
  222. } else {
  223. b43_phy_mask(dev, B43_NPHY_CLASSCTL,
  224. ~B43_NPHY_CLASSCTL_CCKEN);
  225. }
  226. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  227. b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8);
  228. /* Fixup some tables */
  229. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA);
  230. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA);
  231. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  232. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  233. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0);
  234. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0);
  235. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  236. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  237. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800);
  238. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800);
  239. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  240. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  241. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  242. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  243. //TODO set RF sequence
  244. /* Set narrowband clip threshold */
  245. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66);
  246. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66);
  247. /* Set wideband clip 2 threshold */
  248. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  249. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  250. 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT);
  251. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  252. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  253. 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT);
  254. /* Set Clip 2 detect */
  255. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  256. B43_NPHY_C1_CGAINI_CL2DETECT);
  257. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  258. B43_NPHY_C2_CGAINI_CL2DETECT);
  259. if (0 /*FIXME*/) {
  260. /* Set dwell lengths */
  261. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43);
  262. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43);
  263. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9);
  264. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9);
  265. /* Set gain backoff */
  266. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  267. ~B43_NPHY_C1_CGAINI_GAINBKOFF,
  268. 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT);
  269. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  270. ~B43_NPHY_C2_CGAINI_GAINBKOFF,
  271. 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT);
  272. /* Set HPVGA2 index */
  273. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  274. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  275. 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  276. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  277. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  278. 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  279. //FIXME verify that the specs really mean to use autoinc here.
  280. for (i = 0; i < 3; i++)
  281. b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673);
  282. }
  283. /* Set minimum gain value */
  284. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN,
  285. ~B43_NPHY_C1_MINGAIN,
  286. 23 << B43_NPHY_C1_MINGAIN_SHIFT);
  287. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN,
  288. ~B43_NPHY_C2_MINGAIN,
  289. 23 << B43_NPHY_C2_MINGAIN_SHIFT);
  290. if (phy->rev < 2) {
  291. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  292. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  293. }
  294. /* Set phase track alpha and beta */
  295. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  296. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  297. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  298. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  299. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  300. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  301. }
  302. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  303. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  304. {
  305. u32 tmslow;
  306. if (dev->phy.type != B43_PHYTYPE_N)
  307. return;
  308. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  309. if (force)
  310. tmslow |= SSB_TMSLOW_FGC;
  311. else
  312. tmslow &= ~SSB_TMSLOW_FGC;
  313. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  314. }
  315. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  316. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  317. {
  318. u16 bbcfg;
  319. b43_nphy_bmac_clock_fgc(dev, 1);
  320. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  321. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  322. udelay(1);
  323. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  324. b43_nphy_bmac_clock_fgc(dev, 0);
  325. /* TODO: N PHY Force RF Seq with argument 2 */
  326. }
  327. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  328. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  329. {
  330. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  331. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  332. }
  333. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  334. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  335. {
  336. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  337. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  338. }
  339. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  340. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  341. {
  342. u16 tmp;
  343. if (dev->dev->id.revision == 16)
  344. b43_mac_suspend(dev);
  345. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  346. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  347. B43_NPHY_CLASSCTL_WAITEDEN);
  348. tmp &= ~mask;
  349. tmp |= (val & mask);
  350. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  351. if (dev->dev->id.revision == 16)
  352. b43_mac_enable(dev);
  353. return tmp;
  354. }
  355. enum b43_nphy_rf_sequence {
  356. B43_RFSEQ_RX2TX,
  357. B43_RFSEQ_TX2RX,
  358. B43_RFSEQ_RESET2RX,
  359. B43_RFSEQ_UPDATE_GAINH,
  360. B43_RFSEQ_UPDATE_GAINL,
  361. B43_RFSEQ_UPDATE_GAINU,
  362. };
  363. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  364. enum b43_nphy_rf_sequence seq)
  365. {
  366. static const u16 trigger[] = {
  367. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  368. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  369. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  370. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  371. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  372. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  373. };
  374. int i;
  375. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  376. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  377. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  378. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  379. for (i = 0; i < 200; i++) {
  380. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  381. goto ok;
  382. msleep(1);
  383. }
  384. b43err(dev->wl, "RF sequence status timeout\n");
  385. ok:
  386. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  387. ~(B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER));
  388. }
  389. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  390. {
  391. unsigned int i;
  392. u16 val;
  393. val = 0x1E1F;
  394. for (i = 0; i < 14; i++) {
  395. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  396. val -= 0x202;
  397. }
  398. val = 0x3E3F;
  399. for (i = 0; i < 16; i++) {
  400. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  401. val -= 0x202;
  402. }
  403. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  404. }
  405. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  406. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  407. {
  408. /* TODO */
  409. }
  410. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  411. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  412. {
  413. /* TODO */
  414. }
  415. /*
  416. * RSSI Calibration
  417. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  418. */
  419. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  420. {
  421. if (dev->phy.rev >= 3) {
  422. b43_nphy_rev3_rssi_cal(dev);
  423. } else {
  424. b43_nphy_rev2_rssi_cal(dev, 2);
  425. b43_nphy_rev2_rssi_cal(dev, 0);
  426. b43_nphy_rev2_rssi_cal(dev, 1);
  427. }
  428. }
  429. /*
  430. * Init N-PHY
  431. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  432. */
  433. int b43_phy_initn(struct b43_wldev *dev)
  434. {
  435. struct ssb_bus *bus = dev->dev->bus;
  436. struct b43_phy *phy = &dev->phy;
  437. struct b43_phy_n *nphy = phy->n;
  438. u8 tx_pwr_state;
  439. struct nphy_txgains target;
  440. u16 tmp;
  441. enum ieee80211_band tmp2;
  442. bool do_rssi_cal;
  443. u16 clip[2];
  444. bool do_cal = false;
  445. if ((dev->phy.rev >= 3) &&
  446. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  447. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  448. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  449. }
  450. nphy->deaf_count = 0;
  451. b43_nphy_tables_init(dev);
  452. nphy->crsminpwr_adjusted = false;
  453. nphy->noisevars_adjusted = false;
  454. /* Clear all overrides */
  455. if (dev->phy.rev >= 3) {
  456. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  457. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  458. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  459. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  460. } else {
  461. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  462. }
  463. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  464. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  465. if (dev->phy.rev < 6) {
  466. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  467. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  468. }
  469. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  470. ~(B43_NPHY_RFSEQMODE_CAOVER |
  471. B43_NPHY_RFSEQMODE_TROVER));
  472. if (dev->phy.rev >= 3)
  473. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  474. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  475. if (dev->phy.rev <= 2) {
  476. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  477. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  478. ~B43_NPHY_BPHY_CTL3_SCALE,
  479. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  480. }
  481. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  482. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  483. if (bus->sprom.boardflags2_lo & 0x100 ||
  484. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  485. bus->boardinfo.type == 0x8B))
  486. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  487. else
  488. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  489. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  490. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  491. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  492. /* TODO MIMO-Config */
  493. /* TODO Update TX/RX chain */
  494. if (phy->rev < 2) {
  495. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  496. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  497. }
  498. tmp2 = b43_current_band(dev->wl);
  499. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  500. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  501. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  502. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  503. nphy->papd_epsilon_offset[0] << 7);
  504. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  505. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  506. nphy->papd_epsilon_offset[1] << 7);
  507. /* TODO N PHY IPA Set TX Dig Filters */
  508. } else if (phy->rev >= 5) {
  509. /* TODO N PHY Ext PA Set TX Dig Filters */
  510. }
  511. b43_nphy_workarounds(dev);
  512. /* Reset CCA, in init code it differs a little from standard way */
  513. /* b43_nphy_bmac_clock_fgc(dev, 1); */
  514. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  515. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  516. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  517. /* b43_nphy_bmac_clock_fgc(dev, 0); */
  518. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  519. /* b43_nphy_pa_override(dev, false); */
  520. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  521. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  522. /* b43_nphy_pa_override(dev, true); */
  523. b43_nphy_classifier(dev, 0, 0);
  524. b43_nphy_read_clip_detection(dev, clip);
  525. tx_pwr_state = nphy->txpwrctrl;
  526. /* TODO N PHY TX power control with argument 0
  527. (turning off power control) */
  528. /* TODO Fix the TX Power Settings */
  529. /* TODO N PHY TX Power Control Idle TSSI */
  530. /* TODO N PHY TX Power Control Setup */
  531. if (phy->rev >= 3) {
  532. /* TODO */
  533. } else {
  534. /* TODO Write an N PHY table with ID 26, length 128, offset 192, width 32, and the data from Rev 2 TX Power Control Table */
  535. /* TODO Write an N PHY table with ID 27, length 128, offset 192, width 32, and the data from Rev 2 TX Power Control Table */
  536. }
  537. if (nphy->phyrxchain != 3)
  538. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  539. if (nphy->mphase_cal_phase_id > 0)
  540. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  541. do_rssi_cal = false;
  542. if (phy->rev >= 3) {
  543. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  544. do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
  545. else
  546. do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
  547. if (do_rssi_cal)
  548. b43_nphy_rssi_cal(dev);
  549. else
  550. ;/* b43_nphy_restore_rssi_cal(dev); */
  551. } else {
  552. b43_nphy_rssi_cal(dev);
  553. }
  554. if (!((nphy->measure_hold & 0x6) != 0)) {
  555. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  556. do_cal = (nphy->iqcal_chanspec_2G == 0);
  557. else
  558. do_cal = (nphy->iqcal_chanspec_5G == 0);
  559. if (nphy->mute)
  560. do_cal = false;
  561. if (do_cal) {
  562. /* target = b43_nphy_get_tx_gains(dev); */
  563. if (nphy->antsel_type == 2)
  564. ;/*TODO NPHY Superswitch Init with argument 1*/
  565. if (nphy->perical != 2) {
  566. /* b43_nphy_rssi_cal(dev); */
  567. if (phy->rev >= 3) {
  568. nphy->cal_orig_pwr_idx[0] =
  569. nphy->txpwrindex[0].index_internal;
  570. nphy->cal_orig_pwr_idx[1] =
  571. nphy->txpwrindex[1].index_internal;
  572. /* TODO N PHY Pre Calibrate TX Gain */
  573. /*target = b43_nphy_get_tx_gains(dev)*/
  574. }
  575. }
  576. }
  577. }
  578. /*
  579. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  580. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  581. Call N PHY Save Cal
  582. else if (nphy->mphase_cal_phase_id == 0)
  583. N PHY Periodic Calibration with argument 3
  584. } else {
  585. b43_nphy_restore_cal(dev);
  586. }
  587. */
  588. /* b43_nphy_tx_pwr_ctrl_coef_setup(dev); */
  589. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  590. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  591. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  592. if (phy->rev >= 3 && phy->rev <= 6)
  593. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  594. /* b43_nphy_tx_lp_fbw(dev); */
  595. /* TODO N PHY Spur Workaround */
  596. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  597. return 0;
  598. }
  599. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  600. {
  601. struct b43_phy_n *nphy;
  602. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  603. if (!nphy)
  604. return -ENOMEM;
  605. dev->phy.n = nphy;
  606. return 0;
  607. }
  608. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  609. {
  610. struct b43_phy *phy = &dev->phy;
  611. struct b43_phy_n *nphy = phy->n;
  612. memset(nphy, 0, sizeof(*nphy));
  613. //TODO init struct b43_phy_n
  614. }
  615. static void b43_nphy_op_free(struct b43_wldev *dev)
  616. {
  617. struct b43_phy *phy = &dev->phy;
  618. struct b43_phy_n *nphy = phy->n;
  619. kfree(nphy);
  620. phy->n = NULL;
  621. }
  622. static int b43_nphy_op_init(struct b43_wldev *dev)
  623. {
  624. return b43_phy_initn(dev);
  625. }
  626. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  627. {
  628. #if B43_DEBUG
  629. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  630. /* OFDM registers are onnly available on A/G-PHYs */
  631. b43err(dev->wl, "Invalid OFDM PHY access at "
  632. "0x%04X on N-PHY\n", offset);
  633. dump_stack();
  634. }
  635. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  636. /* Ext-G registers are only available on G-PHYs */
  637. b43err(dev->wl, "Invalid EXT-G PHY access at "
  638. "0x%04X on N-PHY\n", offset);
  639. dump_stack();
  640. }
  641. #endif /* B43_DEBUG */
  642. }
  643. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  644. {
  645. check_phyreg(dev, reg);
  646. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  647. return b43_read16(dev, B43_MMIO_PHY_DATA);
  648. }
  649. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  650. {
  651. check_phyreg(dev, reg);
  652. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  653. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  654. }
  655. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  656. {
  657. /* Register 1 is a 32-bit register. */
  658. B43_WARN_ON(reg == 1);
  659. /* N-PHY needs 0x100 for read access */
  660. reg |= 0x100;
  661. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  662. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  663. }
  664. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  665. {
  666. /* Register 1 is a 32-bit register. */
  667. B43_WARN_ON(reg == 1);
  668. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  669. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  670. }
  671. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  672. bool blocked)
  673. {//TODO
  674. }
  675. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  676. {
  677. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  678. on ? 0 : 0x7FFF);
  679. }
  680. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  681. unsigned int new_channel)
  682. {
  683. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  684. if ((new_channel < 1) || (new_channel > 14))
  685. return -EINVAL;
  686. } else {
  687. if (new_channel > 200)
  688. return -EINVAL;
  689. }
  690. return nphy_channel_switch(dev, new_channel);
  691. }
  692. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  693. {
  694. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  695. return 1;
  696. return 36;
  697. }
  698. const struct b43_phy_operations b43_phyops_n = {
  699. .allocate = b43_nphy_op_allocate,
  700. .free = b43_nphy_op_free,
  701. .prepare_structs = b43_nphy_op_prepare_structs,
  702. .init = b43_nphy_op_init,
  703. .phy_read = b43_nphy_op_read,
  704. .phy_write = b43_nphy_op_write,
  705. .radio_read = b43_nphy_op_radio_read,
  706. .radio_write = b43_nphy_op_radio_write,
  707. .software_rfkill = b43_nphy_op_software_rfkill,
  708. .switch_analog = b43_nphy_op_switch_analog,
  709. .switch_channel = b43_nphy_op_switch_channel,
  710. .get_default_chan = b43_nphy_op_get_default_chan,
  711. .recalc_txpower = b43_nphy_op_recalc_txpower,
  712. .adjust_txpower = b43_nphy_op_adjust_txpower,
  713. };