system.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu>
  3. */
  4. #ifndef _ASM_POWERPC_SYSTEM_H
  5. #define _ASM_POWERPC_SYSTEM_H
  6. #include <linux/config.h>
  7. #include <linux/kernel.h>
  8. #include <asm/hw_irq.h>
  9. #include <asm/ppc_asm.h>
  10. /*
  11. * Memory barrier.
  12. * The sync instruction guarantees that all memory accesses initiated
  13. * by this processor have been performed (with respect to all other
  14. * mechanisms that access memory). The eieio instruction is a barrier
  15. * providing an ordering (separately) for (a) cacheable stores and (b)
  16. * loads and stores to non-cacheable memory (e.g. I/O devices).
  17. *
  18. * mb() prevents loads and stores being reordered across this point.
  19. * rmb() prevents loads being reordered across this point.
  20. * wmb() prevents stores being reordered across this point.
  21. * read_barrier_depends() prevents data-dependent loads being reordered
  22. * across this point (nop on PPC).
  23. *
  24. * We have to use the sync instructions for mb(), since lwsync doesn't
  25. * order loads with respect to previous stores. Lwsync is fine for
  26. * rmb(), though. Note that lwsync is interpreted as sync by
  27. * 32-bit and older 64-bit CPUs.
  28. *
  29. * For wmb(), we use sync since wmb is used in drivers to order
  30. * stores to system memory with respect to writes to the device.
  31. * However, smp_wmb() can be a lighter-weight eieio barrier on
  32. * SMP since it is only used to order updates to system memory.
  33. */
  34. #define mb() __asm__ __volatile__ ("sync" : : : "memory")
  35. #define rmb() __asm__ __volatile__ ("lwsync" : : : "memory")
  36. #define wmb() __asm__ __volatile__ ("sync" : : : "memory")
  37. #define read_barrier_depends() do { } while(0)
  38. #define set_mb(var, value) do { var = value; mb(); } while (0)
  39. #define set_wmb(var, value) do { var = value; wmb(); } while (0)
  40. #ifdef CONFIG_SMP
  41. #define smp_mb() mb()
  42. #define smp_rmb() rmb()
  43. #define smp_wmb() __asm__ __volatile__ ("eieio" : : : "memory")
  44. #define smp_read_barrier_depends() read_barrier_depends()
  45. #else
  46. #define smp_mb() barrier()
  47. #define smp_rmb() barrier()
  48. #define smp_wmb() barrier()
  49. #define smp_read_barrier_depends() do { } while(0)
  50. #endif /* CONFIG_SMP */
  51. #ifdef __KERNEL__
  52. struct task_struct;
  53. struct pt_regs;
  54. #ifdef CONFIG_DEBUGGER
  55. extern int (*__debugger)(struct pt_regs *regs);
  56. extern int (*__debugger_ipi)(struct pt_regs *regs);
  57. extern int (*__debugger_bpt)(struct pt_regs *regs);
  58. extern int (*__debugger_sstep)(struct pt_regs *regs);
  59. extern int (*__debugger_iabr_match)(struct pt_regs *regs);
  60. extern int (*__debugger_dabr_match)(struct pt_regs *regs);
  61. extern int (*__debugger_fault_handler)(struct pt_regs *regs);
  62. #define DEBUGGER_BOILERPLATE(__NAME) \
  63. static inline int __NAME(struct pt_regs *regs) \
  64. { \
  65. if (unlikely(__ ## __NAME)) \
  66. return __ ## __NAME(regs); \
  67. return 0; \
  68. }
  69. DEBUGGER_BOILERPLATE(debugger)
  70. DEBUGGER_BOILERPLATE(debugger_ipi)
  71. DEBUGGER_BOILERPLATE(debugger_bpt)
  72. DEBUGGER_BOILERPLATE(debugger_sstep)
  73. DEBUGGER_BOILERPLATE(debugger_iabr_match)
  74. DEBUGGER_BOILERPLATE(debugger_dabr_match)
  75. DEBUGGER_BOILERPLATE(debugger_fault_handler)
  76. #ifdef CONFIG_XMON
  77. extern void xmon_init(int enable);
  78. #endif
  79. #else
  80. static inline int debugger(struct pt_regs *regs) { return 0; }
  81. static inline int debugger_ipi(struct pt_regs *regs) { return 0; }
  82. static inline int debugger_bpt(struct pt_regs *regs) { return 0; }
  83. static inline int debugger_sstep(struct pt_regs *regs) { return 0; }
  84. static inline int debugger_iabr_match(struct pt_regs *regs) { return 0; }
  85. static inline int debugger_dabr_match(struct pt_regs *regs) { return 0; }
  86. static inline int debugger_fault_handler(struct pt_regs *regs) { return 0; }
  87. #endif
  88. extern int set_dabr(unsigned long dabr);
  89. extern void print_backtrace(unsigned long *);
  90. extern void show_regs(struct pt_regs * regs);
  91. extern void flush_instruction_cache(void);
  92. extern void hard_reset_now(void);
  93. extern void poweroff_now(void);
  94. #ifdef CONFIG_6xx
  95. extern long _get_L2CR(void);
  96. extern long _get_L3CR(void);
  97. extern void _set_L2CR(unsigned long);
  98. extern void _set_L3CR(unsigned long);
  99. #else
  100. #define _get_L2CR() 0L
  101. #define _get_L3CR() 0L
  102. #define _set_L2CR(val) do { } while(0)
  103. #define _set_L3CR(val) do { } while(0)
  104. #endif
  105. extern void via_cuda_init(void);
  106. extern void pmac_nvram_init(void);
  107. extern void read_rtc_time(void);
  108. extern void pmac_find_display(void);
  109. extern void giveup_fpu(struct task_struct *);
  110. extern void enable_kernel_fp(void);
  111. extern void flush_fp_to_thread(struct task_struct *);
  112. extern void enable_kernel_altivec(void);
  113. extern void giveup_altivec(struct task_struct *);
  114. extern void load_up_altivec(struct task_struct *);
  115. extern void giveup_spe(struct task_struct *);
  116. extern void load_up_spe(struct task_struct *);
  117. extern int fix_alignment(struct pt_regs *);
  118. extern void cvt_fd(float *from, double *to, unsigned long *fpscr);
  119. extern void cvt_df(double *from, float *to, unsigned long *fpscr);
  120. #ifdef CONFIG_ALTIVEC
  121. extern void flush_altivec_to_thread(struct task_struct *);
  122. #else
  123. static inline void flush_altivec_to_thread(struct task_struct *t)
  124. {
  125. }
  126. #endif
  127. #ifdef CONFIG_SPE
  128. extern void flush_spe_to_thread(struct task_struct *);
  129. #else
  130. static inline void flush_spe_to_thread(struct task_struct *t)
  131. {
  132. }
  133. #endif
  134. extern int call_rtas(const char *, int, int, unsigned long *, ...);
  135. extern void cacheable_memzero(void *p, unsigned int nb);
  136. extern void *cacheable_memcpy(void *, const void *, unsigned int);
  137. extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long);
  138. extern void bad_page_fault(struct pt_regs *, unsigned long, int);
  139. extern int die(const char *, struct pt_regs *, long);
  140. extern void _exception(int, struct pt_regs *, int, unsigned long);
  141. #ifdef CONFIG_BOOKE_WDT
  142. extern u32 booke_wdt_enabled;
  143. extern u32 booke_wdt_period;
  144. #endif /* CONFIG_BOOKE_WDT */
  145. /* EBCDIC -> ASCII conversion for [0-9A-Z] on iSeries */
  146. extern unsigned char e2a(unsigned char);
  147. struct device_node;
  148. extern void note_scsi_host(struct device_node *, void *);
  149. extern struct task_struct *__switch_to(struct task_struct *,
  150. struct task_struct *);
  151. #define switch_to(prev, next, last) ((last) = __switch_to((prev), (next)))
  152. struct thread_struct;
  153. extern struct task_struct *_switch(struct thread_struct *prev,
  154. struct thread_struct *next);
  155. extern unsigned int rtas_data;
  156. /*
  157. * Atomic exchange
  158. *
  159. * Changes the memory location '*ptr' to be val and returns
  160. * the previous value stored there.
  161. */
  162. static __inline__ unsigned long
  163. __xchg_u32(volatile void *p, unsigned long val)
  164. {
  165. unsigned long prev;
  166. __asm__ __volatile__(
  167. EIEIO_ON_SMP
  168. "1: lwarx %0,0,%2 \n"
  169. PPC405_ERR77(0,%2)
  170. " stwcx. %3,0,%2 \n\
  171. bne- 1b"
  172. ISYNC_ON_SMP
  173. : "=&r" (prev), "=m" (*(volatile unsigned int *)p)
  174. : "r" (p), "r" (val), "m" (*(volatile unsigned int *)p)
  175. : "cc", "memory");
  176. return prev;
  177. }
  178. #ifdef CONFIG_PPC64
  179. static __inline__ unsigned long
  180. __xchg_u64(volatile void *p, unsigned long val)
  181. {
  182. unsigned long prev;
  183. __asm__ __volatile__(
  184. EIEIO_ON_SMP
  185. "1: ldarx %0,0,%2 \n"
  186. PPC405_ERR77(0,%2)
  187. " stdcx. %3,0,%2 \n\
  188. bne- 1b"
  189. ISYNC_ON_SMP
  190. : "=&r" (prev), "=m" (*(volatile unsigned long *)p)
  191. : "r" (p), "r" (val), "m" (*(volatile unsigned long *)p)
  192. : "cc", "memory");
  193. return prev;
  194. }
  195. #endif
  196. /*
  197. * This function doesn't exist, so you'll get a linker error
  198. * if something tries to do an invalid xchg().
  199. */
  200. extern void __xchg_called_with_bad_pointer(void);
  201. static __inline__ unsigned long
  202. __xchg(volatile void *ptr, unsigned long x, unsigned int size)
  203. {
  204. switch (size) {
  205. case 4:
  206. return __xchg_u32(ptr, x);
  207. #ifdef CONFIG_PPC64
  208. case 8:
  209. return __xchg_u64(ptr, x);
  210. #endif
  211. }
  212. __xchg_called_with_bad_pointer();
  213. return x;
  214. }
  215. #define xchg(ptr,x) \
  216. ({ \
  217. __typeof__(*(ptr)) _x_ = (x); \
  218. (__typeof__(*(ptr))) __xchg((ptr), (unsigned long)_x_, sizeof(*(ptr))); \
  219. })
  220. #define tas(ptr) (xchg((ptr),1))
  221. /*
  222. * Compare and exchange - if *p == old, set it to new,
  223. * and return the old value of *p.
  224. */
  225. #define __HAVE_ARCH_CMPXCHG 1
  226. static __inline__ unsigned long
  227. __cmpxchg_u32(volatile unsigned int *p, unsigned long old, unsigned long new)
  228. {
  229. unsigned int prev;
  230. __asm__ __volatile__ (
  231. EIEIO_ON_SMP
  232. "1: lwarx %0,0,%2 # __cmpxchg_u32\n\
  233. cmpw 0,%0,%3\n\
  234. bne- 2f\n"
  235. PPC405_ERR77(0,%2)
  236. " stwcx. %4,0,%2\n\
  237. bne- 1b"
  238. ISYNC_ON_SMP
  239. "\n\
  240. 2:"
  241. : "=&r" (prev), "=m" (*p)
  242. : "r" (p), "r" (old), "r" (new), "m" (*p)
  243. : "cc", "memory");
  244. return prev;
  245. }
  246. #ifdef CONFIG_PPC64
  247. static __inline__ unsigned long
  248. __cmpxchg_u64(volatile long *p, unsigned long old, unsigned long new)
  249. {
  250. unsigned long prev;
  251. __asm__ __volatile__ (
  252. EIEIO_ON_SMP
  253. "1: ldarx %0,0,%2 # __cmpxchg_u64\n\
  254. cmpd 0,%0,%3\n\
  255. bne- 2f\n\
  256. stdcx. %4,0,%2\n\
  257. bne- 1b"
  258. ISYNC_ON_SMP
  259. "\n\
  260. 2:"
  261. : "=&r" (prev), "=m" (*p)
  262. : "r" (p), "r" (old), "r" (new), "m" (*p)
  263. : "cc", "memory");
  264. return prev;
  265. }
  266. #endif
  267. /* This function doesn't exist, so you'll get a linker error
  268. if something tries to do an invalid cmpxchg(). */
  269. extern void __cmpxchg_called_with_bad_pointer(void);
  270. static __inline__ unsigned long
  271. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new,
  272. unsigned int size)
  273. {
  274. switch (size) {
  275. case 4:
  276. return __cmpxchg_u32(ptr, old, new);
  277. #ifdef CONFIG_PPC64
  278. case 8:
  279. return __cmpxchg_u64(ptr, old, new);
  280. #endif
  281. }
  282. __cmpxchg_called_with_bad_pointer();
  283. return old;
  284. }
  285. #define cmpxchg(ptr,o,n) \
  286. ({ \
  287. __typeof__(*(ptr)) _o_ = (o); \
  288. __typeof__(*(ptr)) _n_ = (n); \
  289. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  290. (unsigned long)_n_, sizeof(*(ptr))); \
  291. })
  292. #ifdef CONFIG_PPC64
  293. /*
  294. * We handle most unaligned accesses in hardware. On the other hand
  295. * unaligned DMA can be very expensive on some ppc64 IO chips (it does
  296. * powers of 2 writes until it reaches sufficient alignment).
  297. *
  298. * Based on this we disable the IP header alignment in network drivers.
  299. */
  300. #define NET_IP_ALIGN 0
  301. #endif
  302. #define arch_align_stack(x) (x)
  303. #endif /* __KERNEL__ */
  304. #endif /* _ASM_POWERPC_SYSTEM_H */