quirks.c 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include <linux/kallsyms.h>
  24. #include <linux/dmi.h>
  25. #include "pci.h"
  26. int isa_dma_bridge_buggy;
  27. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  28. int pci_pci_problems;
  29. EXPORT_SYMBOL(pci_pci_problems);
  30. int pcie_mch_quirk;
  31. EXPORT_SYMBOL(pcie_mch_quirk);
  32. #ifdef CONFIG_PCI_QUIRKS
  33. /* The Mellanox Tavor device gives false positive parity errors
  34. * Mark this device with a broken_parity_status, to allow
  35. * PCI scanning code to "skip" this now blacklisted device.
  36. */
  37. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  38. {
  39. dev->broken_parity_status = 1; /* This device gives false positives */
  40. }
  41. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  42. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  43. /* Deal with broken BIOS'es that neglect to enable passive release,
  44. which can cause problems in combination with the 82441FX/PPro MTRRs */
  45. static void quirk_passive_release(struct pci_dev *dev)
  46. {
  47. struct pci_dev *d = NULL;
  48. unsigned char dlc;
  49. /* We have to make sure a particular bit is set in the PIIX3
  50. ISA bridge, so we have to go out and find it. */
  51. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  52. pci_read_config_byte(d, 0x82, &dlc);
  53. if (!(dlc & 1<<1)) {
  54. dev_err(&d->dev, "PIIX3: Enabling Passive Release\n");
  55. dlc |= 1<<1;
  56. pci_write_config_byte(d, 0x82, dlc);
  57. }
  58. }
  59. }
  60. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  61. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  62. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  63. but VIA don't answer queries. If you happen to have good contacts at VIA
  64. ask them for me please -- Alan
  65. This appears to be BIOS not version dependent. So presumably there is a
  66. chipset level fix */
  67. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  68. {
  69. if (!isa_dma_bridge_buggy) {
  70. isa_dma_bridge_buggy=1;
  71. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  72. }
  73. }
  74. /*
  75. * Its not totally clear which chipsets are the problematic ones
  76. * We know 82C586 and 82C596 variants are affected.
  77. */
  78. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  79. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  80. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  81. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  82. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  83. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  84. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  85. /*
  86. * Chipsets where PCI->PCI transfers vanish or hang
  87. */
  88. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  89. {
  90. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  91. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  92. pci_pci_problems |= PCIPCI_FAIL;
  93. }
  94. }
  95. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  96. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  97. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  98. {
  99. u8 rev;
  100. pci_read_config_byte(dev, 0x08, &rev);
  101. if (rev == 0x13) {
  102. /* Erratum 24 */
  103. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  104. pci_pci_problems |= PCIAGP_FAIL;
  105. }
  106. }
  107. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  108. /*
  109. * Triton requires workarounds to be used by the drivers
  110. */
  111. static void __devinit quirk_triton(struct pci_dev *dev)
  112. {
  113. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  114. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  115. pci_pci_problems |= PCIPCI_TRITON;
  116. }
  117. }
  118. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  119. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  120. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  121. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  122. /*
  123. * VIA Apollo KT133 needs PCI latency patch
  124. * Made according to a windows driver based patch by George E. Breese
  125. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  126. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  127. * the info on which Mr Breese based his work.
  128. *
  129. * Updated based on further information from the site and also on
  130. * information provided by VIA
  131. */
  132. static void quirk_vialatency(struct pci_dev *dev)
  133. {
  134. struct pci_dev *p;
  135. u8 busarb;
  136. /* Ok we have a potential problem chipset here. Now see if we have
  137. a buggy southbridge */
  138. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  139. if (p!=NULL) {
  140. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  141. /* Check for buggy part revisions */
  142. if (p->revision < 0x40 || p->revision > 0x42)
  143. goto exit;
  144. } else {
  145. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  146. if (p==NULL) /* No problem parts */
  147. goto exit;
  148. /* Check for buggy part revisions */
  149. if (p->revision < 0x10 || p->revision > 0x12)
  150. goto exit;
  151. }
  152. /*
  153. * Ok we have the problem. Now set the PCI master grant to
  154. * occur every master grant. The apparent bug is that under high
  155. * PCI load (quite common in Linux of course) you can get data
  156. * loss when the CPU is held off the bus for 3 bus master requests
  157. * This happens to include the IDE controllers....
  158. *
  159. * VIA only apply this fix when an SB Live! is present but under
  160. * both Linux and Windows this isnt enough, and we have seen
  161. * corruption without SB Live! but with things like 3 UDMA IDE
  162. * controllers. So we ignore that bit of the VIA recommendation..
  163. */
  164. pci_read_config_byte(dev, 0x76, &busarb);
  165. /* Set bit 4 and bi 5 of byte 76 to 0x01
  166. "Master priority rotation on every PCI master grant */
  167. busarb &= ~(1<<5);
  168. busarb |= (1<<4);
  169. pci_write_config_byte(dev, 0x76, busarb);
  170. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  171. exit:
  172. pci_dev_put(p);
  173. }
  174. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  175. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  176. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  177. /* Must restore this on a resume from RAM */
  178. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  179. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  180. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  181. /*
  182. * VIA Apollo VP3 needs ETBF on BT848/878
  183. */
  184. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  185. {
  186. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  187. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  188. pci_pci_problems |= PCIPCI_VIAETBF;
  189. }
  190. }
  191. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  192. static void __devinit quirk_vsfx(struct pci_dev *dev)
  193. {
  194. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  195. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  196. pci_pci_problems |= PCIPCI_VSFX;
  197. }
  198. }
  199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  200. /*
  201. * Ali Magik requires workarounds to be used by the drivers
  202. * that DMA to AGP space. Latency must be set to 0xA and triton
  203. * workaround applied too
  204. * [Info kindly provided by ALi]
  205. */
  206. static void __init quirk_alimagik(struct pci_dev *dev)
  207. {
  208. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  209. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  210. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  211. }
  212. }
  213. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  214. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  215. /*
  216. * Natoma has some interesting boundary conditions with Zoran stuff
  217. * at least
  218. */
  219. static void __devinit quirk_natoma(struct pci_dev *dev)
  220. {
  221. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  222. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  223. pci_pci_problems |= PCIPCI_NATOMA;
  224. }
  225. }
  226. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  227. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  228. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  229. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  230. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  231. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  232. /*
  233. * This chip can cause PCI parity errors if config register 0xA0 is read
  234. * while DMAs are occurring.
  235. */
  236. static void __devinit quirk_citrine(struct pci_dev *dev)
  237. {
  238. dev->cfg_size = 0xA0;
  239. }
  240. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  241. /*
  242. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  243. * If it's needed, re-allocate the region.
  244. */
  245. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  246. {
  247. struct resource *r = &dev->resource[0];
  248. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  249. r->start = 0;
  250. r->end = 0x3ffffff;
  251. }
  252. }
  253. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  254. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  255. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  256. unsigned size, int nr, const char *name)
  257. {
  258. region &= ~(size-1);
  259. if (region) {
  260. struct pci_bus_region bus_region;
  261. struct resource *res = dev->resource + nr;
  262. res->name = pci_name(dev);
  263. res->start = region;
  264. res->end = region + size - 1;
  265. res->flags = IORESOURCE_IO;
  266. /* Convert from PCI bus to resource space. */
  267. bus_region.start = res->start;
  268. bus_region.end = res->end;
  269. pcibios_bus_to_resource(dev, res, &bus_region);
  270. pci_claim_resource(dev, nr);
  271. dev_info(&dev->dev, "quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  272. }
  273. }
  274. /*
  275. * ATI Northbridge setups MCE the processor if you even
  276. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  277. */
  278. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  279. {
  280. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  281. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  282. request_region(0x3b0, 0x0C, "RadeonIGP");
  283. request_region(0x3d3, 0x01, "RadeonIGP");
  284. }
  285. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  286. /*
  287. * Let's make the southbridge information explicit instead
  288. * of having to worry about people probing the ACPI areas,
  289. * for example.. (Yes, it happens, and if you read the wrong
  290. * ACPI register it will put the machine to sleep with no
  291. * way of waking it up again. Bummer).
  292. *
  293. * ALI M7101: Two IO regions pointed to by words at
  294. * 0xE0 (64 bytes of ACPI registers)
  295. * 0xE2 (32 bytes of SMB registers)
  296. */
  297. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  298. {
  299. u16 region;
  300. pci_read_config_word(dev, 0xE0, &region);
  301. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  302. pci_read_config_word(dev, 0xE2, &region);
  303. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  304. }
  305. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  306. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  307. {
  308. u32 devres;
  309. u32 mask, size, base;
  310. pci_read_config_dword(dev, port, &devres);
  311. if ((devres & enable) != enable)
  312. return;
  313. mask = (devres >> 16) & 15;
  314. base = devres & 0xffff;
  315. size = 16;
  316. for (;;) {
  317. unsigned bit = size >> 1;
  318. if ((bit & mask) == bit)
  319. break;
  320. size = bit;
  321. }
  322. /*
  323. * For now we only print it out. Eventually we'll want to
  324. * reserve it (at least if it's in the 0x1000+ range), but
  325. * let's get enough confirmation reports first.
  326. */
  327. base &= -size;
  328. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  329. }
  330. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  331. {
  332. u32 devres;
  333. u32 mask, size, base;
  334. pci_read_config_dword(dev, port, &devres);
  335. if ((devres & enable) != enable)
  336. return;
  337. base = devres & 0xffff0000;
  338. mask = (devres & 0x3f) << 16;
  339. size = 128 << 16;
  340. for (;;) {
  341. unsigned bit = size >> 1;
  342. if ((bit & mask) == bit)
  343. break;
  344. size = bit;
  345. }
  346. /*
  347. * For now we only print it out. Eventually we'll want to
  348. * reserve it, but let's get enough confirmation reports first.
  349. */
  350. base &= -size;
  351. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  352. }
  353. /*
  354. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  355. * 0x40 (64 bytes of ACPI registers)
  356. * 0x90 (16 bytes of SMB registers)
  357. * and a few strange programmable PIIX4 device resources.
  358. */
  359. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  360. {
  361. u32 region, res_a;
  362. pci_read_config_dword(dev, 0x40, &region);
  363. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  364. pci_read_config_dword(dev, 0x90, &region);
  365. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  366. /* Device resource A has enables for some of the other ones */
  367. pci_read_config_dword(dev, 0x5c, &res_a);
  368. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  369. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  370. /* Device resource D is just bitfields for static resources */
  371. /* Device 12 enabled? */
  372. if (res_a & (1 << 29)) {
  373. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  374. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  375. }
  376. /* Device 13 enabled? */
  377. if (res_a & (1 << 30)) {
  378. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  379. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  380. }
  381. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  382. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  383. }
  384. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  385. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  386. /*
  387. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  388. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  389. * 0x58 (64 bytes of GPIO I/O space)
  390. */
  391. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  392. {
  393. u32 region;
  394. pci_read_config_dword(dev, 0x40, &region);
  395. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  396. pci_read_config_dword(dev, 0x58, &region);
  397. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  398. }
  399. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  400. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  401. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  402. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  403. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  404. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  405. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  406. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  407. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  408. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  409. static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
  410. {
  411. u32 region;
  412. pci_read_config_dword(dev, 0x40, &region);
  413. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  414. pci_read_config_dword(dev, 0x48, &region);
  415. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  416. }
  417. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi);
  418. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi);
  419. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich6_lpc_acpi);
  420. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich6_lpc_acpi);
  421. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich6_lpc_acpi);
  422. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich6_lpc_acpi);
  423. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich6_lpc_acpi);
  424. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich6_lpc_acpi);
  425. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich6_lpc_acpi);
  426. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich6_lpc_acpi);
  427. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich6_lpc_acpi);
  428. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich6_lpc_acpi);
  429. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich6_lpc_acpi);
  430. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich6_lpc_acpi);
  431. /*
  432. * VIA ACPI: One IO region pointed to by longword at
  433. * 0x48 or 0x20 (256 bytes of ACPI registers)
  434. */
  435. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  436. {
  437. u32 region;
  438. if (dev->revision & 0x10) {
  439. pci_read_config_dword(dev, 0x48, &region);
  440. region &= PCI_BASE_ADDRESS_IO_MASK;
  441. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  442. }
  443. }
  444. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  445. /*
  446. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  447. * 0x48 (256 bytes of ACPI registers)
  448. * 0x70 (128 bytes of hardware monitoring register)
  449. * 0x90 (16 bytes of SMB registers)
  450. */
  451. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  452. {
  453. u16 hm;
  454. u32 smb;
  455. quirk_vt82c586_acpi(dev);
  456. pci_read_config_word(dev, 0x70, &hm);
  457. hm &= PCI_BASE_ADDRESS_IO_MASK;
  458. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  459. pci_read_config_dword(dev, 0x90, &smb);
  460. smb &= PCI_BASE_ADDRESS_IO_MASK;
  461. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  462. }
  463. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  464. /*
  465. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  466. * 0x88 (128 bytes of power management registers)
  467. * 0xd0 (16 bytes of SMB registers)
  468. */
  469. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  470. {
  471. u16 pm, smb;
  472. pci_read_config_word(dev, 0x88, &pm);
  473. pm &= PCI_BASE_ADDRESS_IO_MASK;
  474. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  475. pci_read_config_word(dev, 0xd0, &smb);
  476. smb &= PCI_BASE_ADDRESS_IO_MASK;
  477. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  478. }
  479. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  480. #ifdef CONFIG_X86_IO_APIC
  481. #include <asm/io_apic.h>
  482. /*
  483. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  484. * devices to the external APIC.
  485. *
  486. * TODO: When we have device-specific interrupt routers,
  487. * this code will go away from quirks.
  488. */
  489. static void quirk_via_ioapic(struct pci_dev *dev)
  490. {
  491. u8 tmp;
  492. if (nr_ioapics < 1)
  493. tmp = 0; /* nothing routed to external APIC */
  494. else
  495. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  496. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  497. tmp == 0 ? "Disa" : "Ena");
  498. /* Offset 0x58: External APIC IRQ output control */
  499. pci_write_config_byte (dev, 0x58, tmp);
  500. }
  501. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  502. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  503. /*
  504. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  505. * This leads to doubled level interrupt rates.
  506. * Set this bit to get rid of cycle wastage.
  507. * Otherwise uncritical.
  508. */
  509. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  510. {
  511. u8 misc_control2;
  512. #define BYPASS_APIC_DEASSERT 8
  513. pci_read_config_byte(dev, 0x5B, &misc_control2);
  514. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  515. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  516. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  517. }
  518. }
  519. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  520. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  521. /*
  522. * The AMD io apic can hang the box when an apic irq is masked.
  523. * We check all revs >= B0 (yet not in the pre production!) as the bug
  524. * is currently marked NoFix
  525. *
  526. * We have multiple reports of hangs with this chipset that went away with
  527. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  528. * of course. However the advice is demonstrably good even if so..
  529. */
  530. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  531. {
  532. if (dev->revision >= 0x02) {
  533. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  534. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  535. }
  536. }
  537. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  538. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  539. {
  540. if (dev->devfn == 0 && dev->bus->number == 0)
  541. sis_apic_bug = 1;
  542. }
  543. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  544. #define AMD8131_revA0 0x01
  545. #define AMD8131_revB0 0x11
  546. #define AMD8131_MISC 0x40
  547. #define AMD8131_NIOAMODE_BIT 0
  548. static void quirk_amd_8131_ioapic(struct pci_dev *dev)
  549. {
  550. unsigned char tmp;
  551. if (nr_ioapics == 0)
  552. return;
  553. if (dev->revision == AMD8131_revA0 || dev->revision == AMD8131_revB0) {
  554. dev_info(&dev->dev, "Fixing up AMD8131 IOAPIC mode\n");
  555. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  556. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  557. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  558. }
  559. }
  560. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  561. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  562. #endif /* CONFIG_X86_IO_APIC */
  563. /*
  564. * Some settings of MMRBC can lead to data corruption so block changes.
  565. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  566. */
  567. static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
  568. {
  569. if (dev->subordinate && dev->revision <= 0x12) {
  570. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  571. "disabling PCI-X MMRBC\n", dev->revision);
  572. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  573. }
  574. }
  575. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  576. /*
  577. * FIXME: it is questionable that quirk_via_acpi
  578. * is needed. It shows up as an ISA bridge, and does not
  579. * support the PCI_INTERRUPT_LINE register at all. Therefore
  580. * it seems like setting the pci_dev's 'irq' to the
  581. * value of the ACPI SCI interrupt is only done for convenience.
  582. * -jgarzik
  583. */
  584. static void __devinit quirk_via_acpi(struct pci_dev *d)
  585. {
  586. /*
  587. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  588. */
  589. u8 irq;
  590. pci_read_config_byte(d, 0x42, &irq);
  591. irq &= 0xf;
  592. if (irq && (irq != 2))
  593. d->irq = irq;
  594. }
  595. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  596. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  597. /*
  598. * VIA bridges which have VLink
  599. */
  600. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  601. static void quirk_via_bridge(struct pci_dev *dev)
  602. {
  603. /* See what bridge we have and find the device ranges */
  604. switch (dev->device) {
  605. case PCI_DEVICE_ID_VIA_82C686:
  606. /* The VT82C686 is special, it attaches to PCI and can have
  607. any device number. All its subdevices are functions of
  608. that single device. */
  609. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  610. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  611. break;
  612. case PCI_DEVICE_ID_VIA_8237:
  613. case PCI_DEVICE_ID_VIA_8237A:
  614. via_vlink_dev_lo = 15;
  615. break;
  616. case PCI_DEVICE_ID_VIA_8235:
  617. via_vlink_dev_lo = 16;
  618. break;
  619. case PCI_DEVICE_ID_VIA_8231:
  620. case PCI_DEVICE_ID_VIA_8233_0:
  621. case PCI_DEVICE_ID_VIA_8233A:
  622. case PCI_DEVICE_ID_VIA_8233C_0:
  623. via_vlink_dev_lo = 17;
  624. break;
  625. }
  626. }
  627. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  628. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  630. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  631. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  632. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  633. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  634. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  635. /**
  636. * quirk_via_vlink - VIA VLink IRQ number update
  637. * @dev: PCI device
  638. *
  639. * If the device we are dealing with is on a PIC IRQ we need to
  640. * ensure that the IRQ line register which usually is not relevant
  641. * for PCI cards, is actually written so that interrupts get sent
  642. * to the right place.
  643. * We only do this on systems where a VIA south bridge was detected,
  644. * and only for VIA devices on the motherboard (see quirk_via_bridge
  645. * above).
  646. */
  647. static void quirk_via_vlink(struct pci_dev *dev)
  648. {
  649. u8 irq, new_irq;
  650. /* Check if we have VLink at all */
  651. if (via_vlink_dev_lo == -1)
  652. return;
  653. new_irq = dev->irq;
  654. /* Don't quirk interrupts outside the legacy IRQ range */
  655. if (!new_irq || new_irq > 15)
  656. return;
  657. /* Internal device ? */
  658. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  659. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  660. return;
  661. /* This is an internal VLink device on a PIC interrupt. The BIOS
  662. ought to have set this but may not have, so we redo it */
  663. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  664. if (new_irq != irq) {
  665. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  666. irq, new_irq);
  667. udelay(15); /* unknown if delay really needed */
  668. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  669. }
  670. }
  671. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  672. /*
  673. * VIA VT82C598 has its device ID settable and many BIOSes
  674. * set it to the ID of VT82C597 for backward compatibility.
  675. * We need to switch it off to be able to recognize the real
  676. * type of the chip.
  677. */
  678. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  679. {
  680. pci_write_config_byte(dev, 0xfc, 0);
  681. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  682. }
  683. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  684. /*
  685. * CardBus controllers have a legacy base address that enables them
  686. * to respond as i82365 pcmcia controllers. We don't want them to
  687. * do this even if the Linux CardBus driver is not loaded, because
  688. * the Linux i82365 driver does not (and should not) handle CardBus.
  689. */
  690. static void quirk_cardbus_legacy(struct pci_dev *dev)
  691. {
  692. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  693. return;
  694. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  695. }
  696. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  697. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  698. /*
  699. * Following the PCI ordering rules is optional on the AMD762. I'm not
  700. * sure what the designers were smoking but let's not inhale...
  701. *
  702. * To be fair to AMD, it follows the spec by default, its BIOS people
  703. * who turn it off!
  704. */
  705. static void quirk_amd_ordering(struct pci_dev *dev)
  706. {
  707. u32 pcic;
  708. pci_read_config_dword(dev, 0x4C, &pcic);
  709. if ((pcic&6)!=6) {
  710. pcic |= 6;
  711. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  712. pci_write_config_dword(dev, 0x4C, pcic);
  713. pci_read_config_dword(dev, 0x84, &pcic);
  714. pcic |= (1<<23); /* Required in this mode */
  715. pci_write_config_dword(dev, 0x84, pcic);
  716. }
  717. }
  718. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  719. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  720. /*
  721. * DreamWorks provided workaround for Dunord I-3000 problem
  722. *
  723. * This card decodes and responds to addresses not apparently
  724. * assigned to it. We force a larger allocation to ensure that
  725. * nothing gets put too close to it.
  726. */
  727. static void __devinit quirk_dunord ( struct pci_dev * dev )
  728. {
  729. struct resource *r = &dev->resource [1];
  730. r->start = 0;
  731. r->end = 0xffffff;
  732. }
  733. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  734. /*
  735. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  736. * is subtractive decoding (transparent), and does indicate this
  737. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  738. * instead of 0x01.
  739. */
  740. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  741. {
  742. dev->transparent = 1;
  743. }
  744. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  745. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  746. /*
  747. * Common misconfiguration of the MediaGX/Geode PCI master that will
  748. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  749. * datasheets found at http://www.national.com/ds/GX for info on what
  750. * these bits do. <christer@weinigel.se>
  751. */
  752. static void quirk_mediagx_master(struct pci_dev *dev)
  753. {
  754. u8 reg;
  755. pci_read_config_byte(dev, 0x41, &reg);
  756. if (reg & 2) {
  757. reg &= ~2;
  758. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  759. pci_write_config_byte(dev, 0x41, reg);
  760. }
  761. }
  762. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  763. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  764. /*
  765. * Ensure C0 rev restreaming is off. This is normally done by
  766. * the BIOS but in the odd case it is not the results are corruption
  767. * hence the presence of a Linux check
  768. */
  769. static void quirk_disable_pxb(struct pci_dev *pdev)
  770. {
  771. u16 config;
  772. if (pdev->revision != 0x04) /* Only C0 requires this */
  773. return;
  774. pci_read_config_word(pdev, 0x40, &config);
  775. if (config & (1<<6)) {
  776. config &= ~(1<<6);
  777. pci_write_config_word(pdev, 0x40, config);
  778. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  779. }
  780. }
  781. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  782. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  783. static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
  784. {
  785. /* set sb600/sb700/sb800 sata to ahci mode */
  786. u8 tmp;
  787. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  788. if (tmp == 0x01) {
  789. pci_read_config_byte(pdev, 0x40, &tmp);
  790. pci_write_config_byte(pdev, 0x40, tmp|1);
  791. pci_write_config_byte(pdev, 0x9, 1);
  792. pci_write_config_byte(pdev, 0xa, 6);
  793. pci_write_config_byte(pdev, 0x40, tmp);
  794. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  795. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  796. }
  797. }
  798. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  799. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  800. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  801. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  802. /*
  803. * Serverworks CSB5 IDE does not fully support native mode
  804. */
  805. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  806. {
  807. u8 prog;
  808. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  809. if (prog & 5) {
  810. prog &= ~5;
  811. pdev->class &= ~5;
  812. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  813. /* PCI layer will sort out resources */
  814. }
  815. }
  816. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  817. /*
  818. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  819. */
  820. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  821. {
  822. u8 prog;
  823. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  824. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  825. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  826. prog &= ~5;
  827. pdev->class &= ~5;
  828. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  829. }
  830. }
  831. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  832. /*
  833. * Some ATA devices break if put into D3
  834. */
  835. static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
  836. {
  837. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  838. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
  839. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  840. }
  841. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
  842. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
  843. /* This was originally an Alpha specific thing, but it really fits here.
  844. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  845. */
  846. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  847. {
  848. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  849. }
  850. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  851. /*
  852. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  853. * is not activated. The myth is that Asus said that they do not want the
  854. * users to be irritated by just another PCI Device in the Win98 device
  855. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  856. * package 2.7.0 for details)
  857. *
  858. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  859. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  860. * becomes necessary to do this tweak in two steps -- the chosen trigger
  861. * is either the Host bridge (preferred) or on-board VGA controller.
  862. *
  863. * Note that we used to unhide the SMBus that way on Toshiba laptops
  864. * (Satellite A40 and Tecra M2) but then found that the thermal management
  865. * was done by SMM code, which could cause unsynchronized concurrent
  866. * accesses to the SMBus registers, with potentially bad effects. Thus you
  867. * should be very careful when adding new entries: if SMM is accessing the
  868. * Intel SMBus, this is a very good reason to leave it hidden.
  869. *
  870. * Likewise, many recent laptops use ACPI for thermal management. If the
  871. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  872. * natively, and keeping the SMBus hidden is the right thing to do. If you
  873. * are about to add an entry in the table below, please first disassemble
  874. * the DSDT and double-check that there is no code accessing the SMBus.
  875. */
  876. static int asus_hides_smbus;
  877. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  878. {
  879. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  880. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  881. switch(dev->subsystem_device) {
  882. case 0x8025: /* P4B-LX */
  883. case 0x8070: /* P4B */
  884. case 0x8088: /* P4B533 */
  885. case 0x1626: /* L3C notebook */
  886. asus_hides_smbus = 1;
  887. }
  888. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  889. switch(dev->subsystem_device) {
  890. case 0x80b1: /* P4GE-V */
  891. case 0x80b2: /* P4PE */
  892. case 0x8093: /* P4B533-V */
  893. asus_hides_smbus = 1;
  894. }
  895. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  896. switch(dev->subsystem_device) {
  897. case 0x8030: /* P4T533 */
  898. asus_hides_smbus = 1;
  899. }
  900. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  901. switch (dev->subsystem_device) {
  902. case 0x8070: /* P4G8X Deluxe */
  903. asus_hides_smbus = 1;
  904. }
  905. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  906. switch (dev->subsystem_device) {
  907. case 0x80c9: /* PU-DLS */
  908. asus_hides_smbus = 1;
  909. }
  910. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  911. switch (dev->subsystem_device) {
  912. case 0x1751: /* M2N notebook */
  913. case 0x1821: /* M5N notebook */
  914. asus_hides_smbus = 1;
  915. }
  916. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  917. switch (dev->subsystem_device) {
  918. case 0x184b: /* W1N notebook */
  919. case 0x186a: /* M6Ne notebook */
  920. asus_hides_smbus = 1;
  921. }
  922. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  923. switch (dev->subsystem_device) {
  924. case 0x80f2: /* P4P800-X */
  925. asus_hides_smbus = 1;
  926. }
  927. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  928. switch (dev->subsystem_device) {
  929. case 0x1882: /* M6V notebook */
  930. case 0x1977: /* A6VA notebook */
  931. asus_hides_smbus = 1;
  932. }
  933. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  934. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  935. switch(dev->subsystem_device) {
  936. case 0x088C: /* HP Compaq nc8000 */
  937. case 0x0890: /* HP Compaq nc6000 */
  938. asus_hides_smbus = 1;
  939. }
  940. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  941. switch (dev->subsystem_device) {
  942. case 0x12bc: /* HP D330L */
  943. case 0x12bd: /* HP D530 */
  944. asus_hides_smbus = 1;
  945. }
  946. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  947. switch (dev->subsystem_device) {
  948. case 0x12bf: /* HP xw4100 */
  949. asus_hides_smbus = 1;
  950. }
  951. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  952. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  953. switch(dev->subsystem_device) {
  954. case 0xC00C: /* Samsung P35 notebook */
  955. asus_hides_smbus = 1;
  956. }
  957. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  958. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  959. switch(dev->subsystem_device) {
  960. case 0x0058: /* Compaq Evo N620c */
  961. asus_hides_smbus = 1;
  962. }
  963. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  964. switch(dev->subsystem_device) {
  965. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  966. /* Motherboard doesn't have Host bridge
  967. * subvendor/subdevice IDs, therefore checking
  968. * its on-board VGA controller */
  969. asus_hides_smbus = 1;
  970. }
  971. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_IG)
  972. switch(dev->subsystem_device) {
  973. case 0x00b8: /* Compaq Evo D510 CMT */
  974. case 0x00b9: /* Compaq Evo D510 SFF */
  975. asus_hides_smbus = 1;
  976. }
  977. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  978. switch (dev->subsystem_device) {
  979. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  980. /* Motherboard doesn't have host bridge
  981. * subvendor/subdevice IDs, therefore checking
  982. * its on-board VGA controller */
  983. asus_hides_smbus = 1;
  984. }
  985. }
  986. }
  987. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  988. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  989. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  990. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  991. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  992. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  993. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  994. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  995. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  996. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  997. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  998. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_IG, asus_hides_smbus_hostbridge);
  999. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1000. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1001. {
  1002. u16 val;
  1003. if (likely(!asus_hides_smbus))
  1004. return;
  1005. pci_read_config_word(dev, 0xF2, &val);
  1006. if (val & 0x8) {
  1007. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1008. pci_read_config_word(dev, 0xF2, &val);
  1009. if (val & 0x8)
  1010. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  1011. else
  1012. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1013. }
  1014. }
  1015. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1016. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1017. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1018. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1019. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1020. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1021. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1022. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1023. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1024. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1025. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1026. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1027. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1028. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1029. /* It appears we just have one such device. If not, we have a warning */
  1030. static void __iomem *asus_rcba_base;
  1031. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1032. {
  1033. u32 rcba;
  1034. if (likely(!asus_hides_smbus))
  1035. return;
  1036. WARN_ON(asus_rcba_base);
  1037. pci_read_config_dword(dev, 0xF0, &rcba);
  1038. /* use bits 31:14, 16 kB aligned */
  1039. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1040. if (asus_rcba_base == NULL)
  1041. return;
  1042. }
  1043. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1044. {
  1045. u32 val;
  1046. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1047. return;
  1048. /* read the Function Disable register, dword mode only */
  1049. val = readl(asus_rcba_base + 0x3418);
  1050. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1051. }
  1052. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1053. {
  1054. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1055. return;
  1056. iounmap(asus_rcba_base);
  1057. asus_rcba_base = NULL;
  1058. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1059. }
  1060. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1061. {
  1062. asus_hides_smbus_lpc_ich6_suspend(dev);
  1063. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1064. asus_hides_smbus_lpc_ich6_resume(dev);
  1065. }
  1066. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1067. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1068. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1069. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1070. /*
  1071. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1072. */
  1073. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1074. {
  1075. u8 val = 0;
  1076. pci_read_config_byte(dev, 0x77, &val);
  1077. if (val & 0x10) {
  1078. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1079. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1080. }
  1081. }
  1082. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1083. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1084. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1085. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1086. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1087. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1088. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1089. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1090. /*
  1091. * ... This is further complicated by the fact that some SiS96x south
  1092. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1093. * spotted a compatible north bridge to make sure.
  1094. * (pci_find_device doesn't work yet)
  1095. *
  1096. * We can also enable the sis96x bit in the discovery register..
  1097. */
  1098. #define SIS_DETECT_REGISTER 0x40
  1099. static void quirk_sis_503(struct pci_dev *dev)
  1100. {
  1101. u8 reg;
  1102. u16 devid;
  1103. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1104. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1105. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1106. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1107. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1108. return;
  1109. }
  1110. /*
  1111. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1112. * hand in case it has already been processed.
  1113. * (depends on link order, which is apparently not guaranteed)
  1114. */
  1115. dev->device = devid;
  1116. quirk_sis_96x_smbus(dev);
  1117. }
  1118. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1119. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1120. /*
  1121. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1122. * and MC97 modem controller are disabled when a second PCI soundcard is
  1123. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1124. * -- bjd
  1125. */
  1126. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1127. {
  1128. u8 val;
  1129. int asus_hides_ac97 = 0;
  1130. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1131. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1132. asus_hides_ac97 = 1;
  1133. }
  1134. if (!asus_hides_ac97)
  1135. return;
  1136. pci_read_config_byte(dev, 0x50, &val);
  1137. if (val & 0xc0) {
  1138. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1139. pci_read_config_byte(dev, 0x50, &val);
  1140. if (val & 0xc0)
  1141. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1142. else
  1143. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1144. }
  1145. }
  1146. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1147. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1148. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1149. /*
  1150. * If we are using libata we can drive this chip properly but must
  1151. * do this early on to make the additional device appear during
  1152. * the PCI scanning.
  1153. */
  1154. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1155. {
  1156. u32 conf1, conf5, class;
  1157. u8 hdr;
  1158. /* Only poke fn 0 */
  1159. if (PCI_FUNC(pdev->devfn))
  1160. return;
  1161. pci_read_config_dword(pdev, 0x40, &conf1);
  1162. pci_read_config_dword(pdev, 0x80, &conf5);
  1163. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1164. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1165. switch (pdev->device) {
  1166. case PCI_DEVICE_ID_JMICRON_JMB360:
  1167. /* The controller should be in single function ahci mode */
  1168. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1169. break;
  1170. case PCI_DEVICE_ID_JMICRON_JMB365:
  1171. case PCI_DEVICE_ID_JMICRON_JMB366:
  1172. /* Redirect IDE second PATA port to the right spot */
  1173. conf5 |= (1 << 24);
  1174. /* Fall through */
  1175. case PCI_DEVICE_ID_JMICRON_JMB361:
  1176. case PCI_DEVICE_ID_JMICRON_JMB363:
  1177. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1178. /* Set the class codes correctly and then direct IDE 0 */
  1179. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1180. break;
  1181. case PCI_DEVICE_ID_JMICRON_JMB368:
  1182. /* The controller should be in single function IDE mode */
  1183. conf1 |= 0x00C00000; /* Set 22, 23 */
  1184. break;
  1185. }
  1186. pci_write_config_dword(pdev, 0x40, conf1);
  1187. pci_write_config_dword(pdev, 0x80, conf5);
  1188. /* Update pdev accordingly */
  1189. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1190. pdev->hdr_type = hdr & 0x7f;
  1191. pdev->multifunction = !!(hdr & 0x80);
  1192. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1193. pdev->class = class >> 8;
  1194. }
  1195. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1196. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1197. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1198. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1199. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1200. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1201. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1202. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1203. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1204. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1205. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1206. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1207. #endif
  1208. #ifdef CONFIG_X86_IO_APIC
  1209. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1210. {
  1211. int i;
  1212. if ((pdev->class >> 8) != 0xff00)
  1213. return;
  1214. /* the first BAR is the location of the IO APIC...we must
  1215. * not touch this (and it's already covered by the fixmap), so
  1216. * forcibly insert it into the resource tree */
  1217. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1218. insert_resource(&iomem_resource, &pdev->resource[0]);
  1219. /* The next five BARs all seem to be rubbish, so just clean
  1220. * them out */
  1221. for (i=1; i < 6; i++) {
  1222. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1223. }
  1224. }
  1225. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1226. #endif
  1227. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1228. {
  1229. pcie_mch_quirk = 1;
  1230. }
  1231. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1232. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1233. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1234. /*
  1235. * It's possible for the MSI to get corrupted if shpc and acpi
  1236. * are used together on certain PXH-based systems.
  1237. */
  1238. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1239. {
  1240. pci_msi_off(dev);
  1241. dev->no_msi = 1;
  1242. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1243. }
  1244. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1245. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1246. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1247. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1248. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1249. /*
  1250. * Some Intel PCI Express chipsets have trouble with downstream
  1251. * device power management.
  1252. */
  1253. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1254. {
  1255. pci_pm_d3_delay = 120;
  1256. dev->no_d1d2 = 1;
  1257. }
  1258. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1259. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1260. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1261. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1262. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1263. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1264. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1265. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1266. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1267. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1268. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1269. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1270. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1271. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1272. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1273. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1274. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1275. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1276. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1277. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1278. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1279. /*
  1280. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1281. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1282. * Re-allocate the region if needed...
  1283. */
  1284. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1285. {
  1286. struct resource *r = &dev->resource[0];
  1287. if (r->start & 0x8) {
  1288. r->start = 0;
  1289. r->end = 0xf;
  1290. }
  1291. }
  1292. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1293. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1294. quirk_tc86c001_ide);
  1295. static void __devinit quirk_netmos(struct pci_dev *dev)
  1296. {
  1297. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1298. unsigned int num_serial = dev->subsystem_device & 0xf;
  1299. /*
  1300. * These Netmos parts are multiport serial devices with optional
  1301. * parallel ports. Even when parallel ports are present, they
  1302. * are identified as class SERIAL, which means the serial driver
  1303. * will claim them. To prevent this, mark them as class OTHER.
  1304. * These combo devices should be claimed by parport_serial.
  1305. *
  1306. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1307. * of parallel ports and <S> is the number of serial ports.
  1308. */
  1309. switch (dev->device) {
  1310. case PCI_DEVICE_ID_NETMOS_9735:
  1311. case PCI_DEVICE_ID_NETMOS_9745:
  1312. case PCI_DEVICE_ID_NETMOS_9835:
  1313. case PCI_DEVICE_ID_NETMOS_9845:
  1314. case PCI_DEVICE_ID_NETMOS_9855:
  1315. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1316. num_parallel) {
  1317. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1318. "%u serial); changing class SERIAL to OTHER "
  1319. "(use parport_serial)\n",
  1320. dev->device, num_parallel, num_serial);
  1321. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1322. (dev->class & 0xff);
  1323. }
  1324. }
  1325. }
  1326. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1327. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1328. {
  1329. u16 command, pmcsr;
  1330. u8 __iomem *csr;
  1331. u8 cmd_hi;
  1332. int pm;
  1333. switch (dev->device) {
  1334. /* PCI IDs taken from drivers/net/e100.c */
  1335. case 0x1029:
  1336. case 0x1030 ... 0x1034:
  1337. case 0x1038 ... 0x103E:
  1338. case 0x1050 ... 0x1057:
  1339. case 0x1059:
  1340. case 0x1064 ... 0x106B:
  1341. case 0x1091 ... 0x1095:
  1342. case 0x1209:
  1343. case 0x1229:
  1344. case 0x2449:
  1345. case 0x2459:
  1346. case 0x245D:
  1347. case 0x27DC:
  1348. break;
  1349. default:
  1350. return;
  1351. }
  1352. /*
  1353. * Some firmware hands off the e100 with interrupts enabled,
  1354. * which can cause a flood of interrupts if packets are
  1355. * received before the driver attaches to the device. So
  1356. * disable all e100 interrupts here. The driver will
  1357. * re-enable them when it's ready.
  1358. */
  1359. pci_read_config_word(dev, PCI_COMMAND, &command);
  1360. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1361. return;
  1362. /*
  1363. * Check that the device is in the D0 power state. If it's not,
  1364. * there is no point to look any further.
  1365. */
  1366. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1367. if (pm) {
  1368. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  1369. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1370. return;
  1371. }
  1372. /* Convert from PCI bus to resource space. */
  1373. csr = ioremap(pci_resource_start(dev, 0), 8);
  1374. if (!csr) {
  1375. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1376. return;
  1377. }
  1378. cmd_hi = readb(csr + 3);
  1379. if (cmd_hi == 0) {
  1380. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1381. "disabling\n");
  1382. writeb(1, csr + 3);
  1383. }
  1384. iounmap(csr);
  1385. }
  1386. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1387. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1388. {
  1389. /* rev 1 ncr53c810 chips don't set the class at all which means
  1390. * they don't get their resources remapped. Fix that here.
  1391. */
  1392. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1393. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1394. dev->class = PCI_CLASS_STORAGE_SCSI;
  1395. }
  1396. }
  1397. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1398. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1399. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1400. {
  1401. u16 en1k;
  1402. u8 io_base_lo, io_limit_lo;
  1403. unsigned long base, limit;
  1404. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1405. pci_read_config_word(dev, 0x40, &en1k);
  1406. if (en1k & 0x200) {
  1407. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1408. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1409. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1410. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1411. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1412. if (base <= limit) {
  1413. res->start = base;
  1414. res->end = limit + 0x3ff;
  1415. }
  1416. }
  1417. }
  1418. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1419. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1420. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1421. * in drivers/pci/setup-bus.c
  1422. */
  1423. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1424. {
  1425. u16 en1k, iobl_adr, iobl_adr_1k;
  1426. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1427. pci_read_config_word(dev, 0x40, &en1k);
  1428. if (en1k & 0x200) {
  1429. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1430. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1431. if (iobl_adr != iobl_adr_1k) {
  1432. dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
  1433. iobl_adr,iobl_adr_1k);
  1434. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1435. }
  1436. }
  1437. }
  1438. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1439. /* Under some circumstances, AER is not linked with extended capabilities.
  1440. * Force it to be linked by setting the corresponding control bit in the
  1441. * config space.
  1442. */
  1443. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1444. {
  1445. uint8_t b;
  1446. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1447. if (!(b & 0x20)) {
  1448. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1449. dev_info(&dev->dev,
  1450. "Linking AER extended capability\n");
  1451. }
  1452. }
  1453. }
  1454. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1455. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1456. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1457. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1458. static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1459. {
  1460. /*
  1461. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1462. * which causes unspecified timing errors with a VT6212L on the PCI
  1463. * bus leading to USB2.0 packet loss. The defaults are that these
  1464. * features are turned off but some BIOSes turn them on.
  1465. */
  1466. uint8_t b;
  1467. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1468. if (b & 0x40) {
  1469. /* Turn off PCI Bus Parking */
  1470. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1471. dev_info(&dev->dev,
  1472. "Disabling VIA CX700 PCI parking\n");
  1473. }
  1474. }
  1475. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1476. if (b != 0) {
  1477. /* Turn off PCI Master read caching */
  1478. pci_write_config_byte(dev, 0x72, 0x0);
  1479. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1480. pci_write_config_byte(dev, 0x75, 0x1);
  1481. /* Disable "Read FIFO Timer" */
  1482. pci_write_config_byte(dev, 0x77, 0x0);
  1483. dev_info(&dev->dev,
  1484. "Disabling VIA CX700 PCI caching\n");
  1485. }
  1486. }
  1487. }
  1488. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1489. /*
  1490. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1491. * VPD end tag will hang the device. This problem was initially
  1492. * observed when a vpd entry was created in sysfs
  1493. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1494. * will dump 32k of data. Reading a full 32k will cause an access
  1495. * beyond the VPD end tag causing the device to hang. Once the device
  1496. * is hung, the bnx2 driver will not be able to reset the device.
  1497. * We believe that it is legal to read beyond the end tag and
  1498. * therefore the solution is to limit the read/write length.
  1499. */
  1500. static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1501. {
  1502. /*
  1503. * Only disable the VPD capability for 5706, 5706S, 5708,
  1504. * 5708S and 5709 rev. A
  1505. */
  1506. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1507. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1508. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1509. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1510. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1511. (dev->revision & 0xf0) == 0x0)) {
  1512. if (dev->vpd)
  1513. dev->vpd->len = 0x80;
  1514. }
  1515. }
  1516. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1517. PCI_DEVICE_ID_NX2_5706,
  1518. quirk_brcm_570x_limit_vpd);
  1519. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1520. PCI_DEVICE_ID_NX2_5706S,
  1521. quirk_brcm_570x_limit_vpd);
  1522. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1523. PCI_DEVICE_ID_NX2_5708,
  1524. quirk_brcm_570x_limit_vpd);
  1525. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1526. PCI_DEVICE_ID_NX2_5708S,
  1527. quirk_brcm_570x_limit_vpd);
  1528. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1529. PCI_DEVICE_ID_NX2_5709,
  1530. quirk_brcm_570x_limit_vpd);
  1531. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1532. PCI_DEVICE_ID_NX2_5709S,
  1533. quirk_brcm_570x_limit_vpd);
  1534. #ifdef CONFIG_PCI_MSI
  1535. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1536. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1537. * some other busses controlled by the chipset even if Linux is not
  1538. * aware of it. Instead of setting the flag on all busses in the
  1539. * machine, simply disable MSI globally.
  1540. */
  1541. static void __init quirk_disable_all_msi(struct pci_dev *dev)
  1542. {
  1543. pci_no_msi();
  1544. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1545. }
  1546. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1547. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1548. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1549. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1550. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1551. /* Disable MSI on chipsets that are known to not support it */
  1552. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1553. {
  1554. if (dev->subordinate) {
  1555. dev_warn(&dev->dev, "MSI quirk detected; "
  1556. "subordinate MSI disabled\n");
  1557. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1558. }
  1559. }
  1560. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1561. /* Go through the list of Hypertransport capabilities and
  1562. * return 1 if a HT MSI capability is found and enabled */
  1563. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1564. {
  1565. int pos, ttl = 48;
  1566. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1567. while (pos && ttl--) {
  1568. u8 flags;
  1569. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1570. &flags) == 0)
  1571. {
  1572. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  1573. flags & HT_MSI_FLAGS_ENABLE ?
  1574. "enabled" : "disabled");
  1575. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1576. }
  1577. pos = pci_find_next_ht_capability(dev, pos,
  1578. HT_CAPTYPE_MSI_MAPPING);
  1579. }
  1580. return 0;
  1581. }
  1582. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1583. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1584. {
  1585. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1586. dev_warn(&dev->dev, "MSI quirk detected; "
  1587. "subordinate MSI disabled\n");
  1588. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1589. }
  1590. }
  1591. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1592. quirk_msi_ht_cap);
  1593. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1594. * MSI are supported if the MSI capability set in any of these mappings.
  1595. */
  1596. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1597. {
  1598. struct pci_dev *pdev;
  1599. if (!dev->subordinate)
  1600. return;
  1601. /* check HT MSI cap on this chipset and the root one.
  1602. * a single one having MSI is enough to be sure that MSI are supported.
  1603. */
  1604. pdev = pci_get_slot(dev->bus, 0);
  1605. if (!pdev)
  1606. return;
  1607. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1608. dev_warn(&dev->dev, "MSI quirk detected; "
  1609. "subordinate MSI disabled\n");
  1610. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1611. }
  1612. pci_dev_put(pdev);
  1613. }
  1614. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1615. quirk_nvidia_ck804_msi_ht_cap);
  1616. /* Force enable MSI mapping capability on HT bridges */
  1617. static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
  1618. {
  1619. int pos, ttl = 48;
  1620. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1621. while (pos && ttl--) {
  1622. u8 flags;
  1623. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1624. &flags) == 0) {
  1625. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  1626. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  1627. flags | HT_MSI_FLAGS_ENABLE);
  1628. }
  1629. pos = pci_find_next_ht_capability(dev, pos,
  1630. HT_CAPTYPE_MSI_MAPPING);
  1631. }
  1632. }
  1633. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  1634. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  1635. ht_enable_msi_mapping);
  1636. /* The P5N32-SLI Premium motherboard from Asus has a problem with msi
  1637. * for the MCP55 NIC. It is not yet determined whether the msi problem
  1638. * also affects other devices. As for now, turn off msi for this device.
  1639. */
  1640. static void __devinit nvenet_msi_disable(struct pci_dev *dev)
  1641. {
  1642. if (dmi_name_in_vendors("P5N32-SLI PREMIUM")) {
  1643. dev_info(&dev->dev,
  1644. "Disabling msi for MCP55 NIC on P5N32-SLI Premium\n");
  1645. dev->no_msi = 1;
  1646. }
  1647. }
  1648. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  1649. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  1650. nvenet_msi_disable);
  1651. static void __devinit nv_msi_ht_cap_quirk(struct pci_dev *dev)
  1652. {
  1653. struct pci_dev *host_bridge;
  1654. int pos, ttl = 48;
  1655. /*
  1656. * HT MSI mapping should be disabled on devices that are below
  1657. * a non-Hypertransport host bridge. Locate the host bridge...
  1658. */
  1659. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  1660. if (host_bridge == NULL) {
  1661. dev_warn(&dev->dev,
  1662. "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  1663. return;
  1664. }
  1665. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  1666. if (pos != 0) {
  1667. /* Host bridge is to HT */
  1668. ht_enable_msi_mapping(dev);
  1669. return;
  1670. }
  1671. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  1672. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1673. while (pos && ttl--) {
  1674. u8 flags;
  1675. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1676. &flags) == 0) {
  1677. dev_info(&dev->dev, "Disabling HT MSI mapping");
  1678. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  1679. flags & ~HT_MSI_FLAGS_ENABLE);
  1680. }
  1681. pos = pci_find_next_ht_capability(dev, pos,
  1682. HT_CAPTYPE_MSI_MAPPING);
  1683. }
  1684. }
  1685. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk);
  1686. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk);
  1687. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  1688. {
  1689. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  1690. }
  1691. static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  1692. {
  1693. struct pci_dev *p;
  1694. /* SB700 MSI issue will be fixed at HW level from revision A21,
  1695. * we need check PCI REVISION ID of SMBus controller to get SB700
  1696. * revision.
  1697. */
  1698. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  1699. NULL);
  1700. if (!p)
  1701. return;
  1702. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  1703. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  1704. pci_dev_put(p);
  1705. }
  1706. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1707. PCI_DEVICE_ID_TIGON3_5780,
  1708. quirk_msi_intx_disable_bug);
  1709. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1710. PCI_DEVICE_ID_TIGON3_5780S,
  1711. quirk_msi_intx_disable_bug);
  1712. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1713. PCI_DEVICE_ID_TIGON3_5714,
  1714. quirk_msi_intx_disable_bug);
  1715. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1716. PCI_DEVICE_ID_TIGON3_5714S,
  1717. quirk_msi_intx_disable_bug);
  1718. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1719. PCI_DEVICE_ID_TIGON3_5715,
  1720. quirk_msi_intx_disable_bug);
  1721. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1722. PCI_DEVICE_ID_TIGON3_5715S,
  1723. quirk_msi_intx_disable_bug);
  1724. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  1725. quirk_msi_intx_disable_ati_bug);
  1726. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  1727. quirk_msi_intx_disable_ati_bug);
  1728. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  1729. quirk_msi_intx_disable_ati_bug);
  1730. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  1731. quirk_msi_intx_disable_ati_bug);
  1732. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  1733. quirk_msi_intx_disable_ati_bug);
  1734. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  1735. quirk_msi_intx_disable_bug);
  1736. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  1737. quirk_msi_intx_disable_bug);
  1738. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  1739. quirk_msi_intx_disable_bug);
  1740. #endif /* CONFIG_PCI_MSI */
  1741. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1742. {
  1743. while (f < end) {
  1744. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1745. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1746. dev_dbg(&dev->dev, "calling %pF\n", f->hook);
  1747. f->hook(dev);
  1748. }
  1749. f++;
  1750. }
  1751. }
  1752. extern struct pci_fixup __start_pci_fixups_early[];
  1753. extern struct pci_fixup __end_pci_fixups_early[];
  1754. extern struct pci_fixup __start_pci_fixups_header[];
  1755. extern struct pci_fixup __end_pci_fixups_header[];
  1756. extern struct pci_fixup __start_pci_fixups_final[];
  1757. extern struct pci_fixup __end_pci_fixups_final[];
  1758. extern struct pci_fixup __start_pci_fixups_enable[];
  1759. extern struct pci_fixup __end_pci_fixups_enable[];
  1760. extern struct pci_fixup __start_pci_fixups_resume[];
  1761. extern struct pci_fixup __end_pci_fixups_resume[];
  1762. extern struct pci_fixup __start_pci_fixups_resume_early[];
  1763. extern struct pci_fixup __end_pci_fixups_resume_early[];
  1764. extern struct pci_fixup __start_pci_fixups_suspend[];
  1765. extern struct pci_fixup __end_pci_fixups_suspend[];
  1766. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1767. {
  1768. struct pci_fixup *start, *end;
  1769. switch(pass) {
  1770. case pci_fixup_early:
  1771. start = __start_pci_fixups_early;
  1772. end = __end_pci_fixups_early;
  1773. break;
  1774. case pci_fixup_header:
  1775. start = __start_pci_fixups_header;
  1776. end = __end_pci_fixups_header;
  1777. break;
  1778. case pci_fixup_final:
  1779. start = __start_pci_fixups_final;
  1780. end = __end_pci_fixups_final;
  1781. break;
  1782. case pci_fixup_enable:
  1783. start = __start_pci_fixups_enable;
  1784. end = __end_pci_fixups_enable;
  1785. break;
  1786. case pci_fixup_resume:
  1787. start = __start_pci_fixups_resume;
  1788. end = __end_pci_fixups_resume;
  1789. break;
  1790. case pci_fixup_resume_early:
  1791. start = __start_pci_fixups_resume_early;
  1792. end = __end_pci_fixups_resume_early;
  1793. break;
  1794. case pci_fixup_suspend:
  1795. start = __start_pci_fixups_suspend;
  1796. end = __end_pci_fixups_suspend;
  1797. break;
  1798. default:
  1799. /* stupid compiler warning, you would think with an enum... */
  1800. return;
  1801. }
  1802. pci_do_fixups(dev, start, end);
  1803. }
  1804. #else
  1805. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev) {}
  1806. #endif
  1807. EXPORT_SYMBOL(pci_fixup_device);